blob: ef24cf765b2f9644d6efa87a90b0dc7cb749ec13 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19/* Ugh. Need to stop exporting this to modules. */
20LIST_HEAD(pci_root_buses);
21EXPORT_SYMBOL(pci_root_buses);
22
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080023static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 * PCI Bus Class
47 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040048static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070049{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040050 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52 if (pci_bus->bridge)
53 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070054 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +100055 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 kfree(pci_bus);
57}
58
59static struct class pcibus_class = {
60 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040061 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070062 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063};
64
65static int __init pcibus_class_init(void)
66{
67 return class_register(&pcibus_class);
68}
69postcore_initcall(pcibus_class_init);
70
Matthew Wilcox6ac665c2008-07-28 13:38:59 -040071static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -080072{
73 u64 size = mask & maxbase; /* Find the significant bits */
74 if (!size)
75 return 0;
76
77 /* Get the lowest of them to find the decode size, and
78 from that the extent. */
79 size = (size & ~(size-1)) - 1;
80
81 /* base == maxbase can be valid only if the BAR has
82 already been programmed with all 1s. */
83 if (base == maxbase && ((base | size) & mask) != mask)
84 return 0;
85
86 return size;
87}
88
Bjorn Helgaas28c68212011-06-14 13:04:35 -060089static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -080090{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -060091 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -060092 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -060093
Matthew Wilcox6ac665c2008-07-28 13:38:59 -040094 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -060095 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
96 flags |= IORESOURCE_IO;
97 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -040098 }
99
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600100 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
101 flags |= IORESOURCE_MEM;
102 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
103 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400104
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600105 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
106 switch (mem_type) {
107 case PCI_BASE_ADDRESS_MEM_TYPE_32:
108 break;
109 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
110 dev_info(&dev->dev, "1M mem BAR treated as 32-bit BAR\n");
111 break;
112 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600113 flags |= IORESOURCE_MEM_64;
114 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600115 default:
116 dev_warn(&dev->dev,
117 "mem unknown type %x treated as 32-bit BAR\n",
118 mem_type);
119 break;
120 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600121 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400122}
123
Yu Zhao0b400c72008-11-22 02:40:40 +0800124/**
125 * pci_read_base - read a PCI BAR
126 * @dev: the PCI device
127 * @type: type of the BAR
128 * @res: resource buffer to be filled in
129 * @pos: BAR position in the config space
130 *
131 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800133int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400134 struct resource *res, unsigned int pos)
135{
136 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700137 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700138 struct pci_bus_region region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400139
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200140 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Jacob Pan253d2e52010-07-16 10:19:22 -0700142 if (!dev->mmio_always_on) {
143 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
144 pci_write_config_word(dev, PCI_COMMAND,
145 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
146 }
147
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400148 res->name = pci_name(dev);
149
150 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200151 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400152 pci_read_config_dword(dev, pos, &sz);
153 pci_write_config_dword(dev, pos, l);
154
Jacob Pan253d2e52010-07-16 10:19:22 -0700155 if (!dev->mmio_always_on)
156 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
157
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158 /*
159 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600160 * If the BAR isn't implemented, all bits must be 0. If it's a
161 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
162 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400163 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600164 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400165 goto fail;
166
167 /*
168 * I don't know how l can have all bits set. Copied from old code.
169 * Maybe it fixes a bug on some ancient platform.
170 */
171 if (l == 0xffffffff)
172 l = 0;
173
174 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600175 res->flags = decode_bar(dev, l);
176 res->flags |= IORESOURCE_SIZEALIGN;
177 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700179 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180 } else {
181 l &= PCI_BASE_ADDRESS_MEM_MASK;
182 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
183 }
184 } else {
185 res->flags |= (l & IORESOURCE_ROM_ENABLE);
186 l &= PCI_ROM_ADDRESS_MASK;
187 mask = (u32)PCI_ROM_ADDRESS_MASK;
188 }
189
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600190 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400191 u64 l64 = l;
192 u64 sz64 = sz;
193 u64 mask64 = mask | (u64)~0 << 32;
194
195 pci_read_config_dword(dev, pos + 4, &l);
196 pci_write_config_dword(dev, pos + 4, ~0);
197 pci_read_config_dword(dev, pos + 4, &sz);
198 pci_write_config_dword(dev, pos + 4, l);
199
200 l64 |= ((u64)l << 32);
201 sz64 |= ((u64)sz << 32);
202
203 sz64 = pci_size(l64, sz64, mask64);
204
205 if (!sz64)
206 goto fail;
207
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400208 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700209 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
210 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400211 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600212 }
213
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600214 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400215 /* Address above 32-bit boundary; disable the BAR */
216 pci_write_config_dword(dev, pos, 0);
217 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700218 region.start = 0;
219 region.end = sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700220 pcibios_bus_to_resource(dev, res, &region);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400221 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700222 region.start = l64;
223 region.end = l64 + sz64;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700224 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600225 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600226 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400227 }
228 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600229 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600231 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400232 goto fail;
233
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700234 region.start = l;
235 region.end = l + sz;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700236 pcibios_bus_to_resource(dev, res, &region);
Vincent Legollf393d9b2008-10-12 12:26:12 +0200237
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600238 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400239 }
240
241 out:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600242 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400243 fail:
244 res->flags = 0;
245 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800246}
247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
249{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400250 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400252 for (pos = 0; pos < howmany; pos++) {
253 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400259 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400261 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
262 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
263 IORESOURCE_SIZEALIGN;
264 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 }
266}
267
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700268static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269{
270 struct pci_dev *dev = child->self;
271 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600272 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700273 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600274 struct resource *res;
275
276 io_mask = PCI_IO_RANGE_MASK;
277 io_granularity = 0x1000;
278 if (dev->io_window_1k) {
279 /* Support 1K I/O space granularity */
280 io_mask = PCI_IO_1K_RANGE_MASK;
281 io_granularity = 0x400;
282 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 res = child->resource[0];
285 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
286 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600287 base = (io_base_lo & io_mask) << 8;
288 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
291 u16 io_base_hi, io_limit_hi;
292 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
293 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
294 base |= (io_base_hi << 16);
295 limit |= (io_limit_hi << 16);
296 }
297
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600298 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700300 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600301 region.end = limit + io_granularity - 1;
302 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600303 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700305}
306
307static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
308{
309 struct pci_dev *dev = child->self;
310 u16 mem_base_lo, mem_limit_lo;
311 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700312 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700313 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315 res = child->resource[1];
316 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
317 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
318 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
319 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600320 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700322 region.start = base;
323 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700324 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600325 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700327}
328
329static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
330{
331 struct pci_dev *dev = child->self;
332 u16 mem_base_lo, mem_limit_lo;
333 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700334 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700335 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337 res = child->resource[2];
338 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
339 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
340 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
341 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
342
343 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
344 u32 mem_base_hi, mem_limit_hi;
345 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
346 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
347
348 /*
349 * Some bridges set the base > limit by default, and some
350 * (broken) BIOSes do not initialize them. If we find
351 * this, just assume they are not being used.
352 */
353 if (mem_base_hi <= mem_limit_hi) {
354#if BITS_PER_LONG == 64
355 base |= ((long) mem_base_hi) << 32;
356 limit |= ((long) mem_limit_hi) << 32;
357#else
358 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600359 dev_err(&dev->dev, "can't handle 64-bit "
360 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 return;
362 }
363#endif
364 }
365 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600366 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700367 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
368 IORESOURCE_MEM | IORESOURCE_PREFETCH;
369 if (res->flags & PCI_PREF_RANGE_TYPE_64)
370 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700371 region.start = base;
372 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700373 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600374 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
376}
377
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700378void __devinit pci_read_bridge_bases(struct pci_bus *child)
379{
380 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700381 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700382 int i;
383
384 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
385 return;
386
387 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
388 child->secondary, child->subordinate,
389 dev->transparent ? " (subtractive decode)" : "");
390
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700391 pci_bus_remove_resources(child);
392 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
393 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
394
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395 pci_read_bridge_io(child);
396 pci_read_bridge_mmio(child);
397 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700398
399 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700400 pci_bus_for_each_resource(child->parent, res, i) {
401 if (res) {
402 pci_bus_add_resource(child, res,
403 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700404 dev_printk(KERN_DEBUG, &dev->dev,
405 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700406 res);
407 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700408 }
409 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700410}
411
Sam Ravnborg96bde062007-03-26 21:53:30 -0800412static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413{
414 struct pci_bus *b;
415
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100416 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 INIT_LIST_HEAD(&b->node);
419 INIT_LIST_HEAD(&b->children);
420 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600421 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700422 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500423 b->max_bus_speed = PCI_SPEED_UNKNOWN;
424 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 }
426 return b;
427}
428
Yinghai Lu7b543662012-04-02 18:31:53 -0700429static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
430{
431 struct pci_host_bridge *bridge;
432
433 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
434 if (bridge) {
435 INIT_LIST_HEAD(&bridge->windows);
436 bridge->bus = b;
437 }
438
439 return bridge;
440}
441
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500442static unsigned char pcix_bus_speed[] = {
443 PCI_SPEED_UNKNOWN, /* 0 */
444 PCI_SPEED_66MHz_PCIX, /* 1 */
445 PCI_SPEED_100MHz_PCIX, /* 2 */
446 PCI_SPEED_133MHz_PCIX, /* 3 */
447 PCI_SPEED_UNKNOWN, /* 4 */
448 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
449 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
450 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
451 PCI_SPEED_UNKNOWN, /* 8 */
452 PCI_SPEED_66MHz_PCIX_266, /* 9 */
453 PCI_SPEED_100MHz_PCIX_266, /* A */
454 PCI_SPEED_133MHz_PCIX_266, /* B */
455 PCI_SPEED_UNKNOWN, /* C */
456 PCI_SPEED_66MHz_PCIX_533, /* D */
457 PCI_SPEED_100MHz_PCIX_533, /* E */
458 PCI_SPEED_133MHz_PCIX_533 /* F */
459};
460
Matthew Wilcox3749c512009-12-13 08:11:32 -0500461static unsigned char pcie_link_speed[] = {
462 PCI_SPEED_UNKNOWN, /* 0 */
463 PCIE_SPEED_2_5GT, /* 1 */
464 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500465 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500466 PCI_SPEED_UNKNOWN, /* 4 */
467 PCI_SPEED_UNKNOWN, /* 5 */
468 PCI_SPEED_UNKNOWN, /* 6 */
469 PCI_SPEED_UNKNOWN, /* 7 */
470 PCI_SPEED_UNKNOWN, /* 8 */
471 PCI_SPEED_UNKNOWN, /* 9 */
472 PCI_SPEED_UNKNOWN, /* A */
473 PCI_SPEED_UNKNOWN, /* B */
474 PCI_SPEED_UNKNOWN, /* C */
475 PCI_SPEED_UNKNOWN, /* D */
476 PCI_SPEED_UNKNOWN, /* E */
477 PCI_SPEED_UNKNOWN /* F */
478};
479
480void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
481{
482 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
483}
484EXPORT_SYMBOL_GPL(pcie_update_link_speed);
485
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500486static unsigned char agp_speeds[] = {
487 AGP_UNKNOWN,
488 AGP_1X,
489 AGP_2X,
490 AGP_4X,
491 AGP_8X
492};
493
494static enum pci_bus_speed agp_speed(int agp3, int agpstat)
495{
496 int index = 0;
497
498 if (agpstat & 4)
499 index = 3;
500 else if (agpstat & 2)
501 index = 2;
502 else if (agpstat & 1)
503 index = 1;
504 else
505 goto out;
506
507 if (agp3) {
508 index += 2;
509 if (index == 5)
510 index = 0;
511 }
512
513 out:
514 return agp_speeds[index];
515}
516
517
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500518static void pci_set_bus_speed(struct pci_bus *bus)
519{
520 struct pci_dev *bridge = bus->self;
521 int pos;
522
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500523 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
524 if (!pos)
525 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
526 if (pos) {
527 u32 agpstat, agpcmd;
528
529 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
530 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
531
532 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
533 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
534 }
535
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500536 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
537 if (pos) {
538 u16 status;
539 enum pci_bus_speed max;
540 pci_read_config_word(bridge, pos + 2, &status);
541
542 if (status & 0x8000) {
543 max = PCI_SPEED_133MHz_PCIX_533;
544 } else if (status & 0x4000) {
545 max = PCI_SPEED_133MHz_PCIX_266;
546 } else if (status & 0x0002) {
547 if (((status >> 12) & 0x3) == 2) {
548 max = PCI_SPEED_133MHz_PCIX_ECC;
549 } else {
550 max = PCI_SPEED_133MHz_PCIX;
551 }
552 } else {
553 max = PCI_SPEED_66MHz_PCIX;
554 }
555
556 bus->max_bus_speed = max;
557 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
558
559 return;
560 }
561
562 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
563 if (pos) {
564 u32 linkcap;
565 u16 linksta;
566
567 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
568 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
569
570 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
571 pcie_update_link_speed(bus, linksta);
572 }
573}
574
575
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700576static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
577 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578{
579 struct pci_bus *child;
580 int i;
581
582 /*
583 * Allocate a new bus, and inherit stuff from the parent..
584 */
585 child = pci_alloc_bus();
586 if (!child)
587 return NULL;
588
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 child->parent = parent;
590 child->ops = parent->ops;
591 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200592 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400594 /* initialize some portions of the bus device, but don't register it
595 * now as the parent is not properly set up yet. This device will get
596 * registered later in pci_bus_add_devices()
597 */
598 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100599 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
601 /*
602 * Set up the primary, secondary and subordinate
603 * bus numbers.
604 */
605 child->number = child->secondary = busnr;
606 child->primary = parent->secondary;
607 child->subordinate = 0xff;
608
Yu Zhao3789fa82008-11-22 02:41:07 +0800609 if (!bridge)
610 return child;
611
612 child->self = bridge;
613 child->bridge = get_device(&bridge->dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +1000614 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500615 pci_set_bus_speed(child);
616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800618 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
620 child->resource[i]->name = child->name;
621 }
622 bridge->subordinate = child;
623
624 return child;
625}
626
Sam Ravnborg451124a2008-02-02 22:33:43 +0100627struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628{
629 struct pci_bus *child;
630
631 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700632 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800633 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800635 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700636 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 return child;
638}
639
Sam Ravnborg96bde062007-03-26 21:53:30 -0800640static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700641{
642 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700643
644 /* Attempts to fix that up are really dangerous unless
645 we're going to re-assign all bus numbers. */
646 if (!pcibios_assign_all_busses())
647 return;
648
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700649 while (parent->parent && parent->subordinate < max) {
650 parent->subordinate = max;
651 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
652 parent = parent->parent;
653 }
654}
655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656/*
657 * If it's a bridge, configure it and scan the bus behind it.
658 * For CardBus bridges, we don't scan behind as the devices will
659 * be handled by the bridge driver itself.
660 *
661 * We need to process bridges in two passes -- first we scan those
662 * already configured by the BIOS and after we are done with all of
663 * them, we proceed to assigning numbers to the remaining buses in
664 * order to avoid overlaps between old and new bus numbers.
665 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100666int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
668 struct pci_bus *child;
669 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100670 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600672 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100673 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600676 primary = buses & 0xFF;
677 secondary = (buses >> 8) & 0xFF;
678 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600680 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
681 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100683 if (!primary && (primary != bus->number) && secondary && subordinate) {
684 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
685 primary = bus->number;
686 }
687
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100688 /* Check if setup is sensible at all */
689 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600690 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100691 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
692 broken = 1;
693 }
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695 /* Disable MasterAbortMode during probing to avoid reporting
696 of bus errors (in some architectures) */
697 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
698 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
699 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
700
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600701 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
702 !is_cardbus && !broken) {
703 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 /*
705 * Bus already configured by firmware, process it in the first
706 * pass and just note the configuration.
707 */
708 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000709 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
711 /*
712 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600713 * don't re-add it. This can happen with the i450NX chipset.
714 *
715 * However, we continue to descend down the hierarchy and
716 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600718 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600719 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600720 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600721 if (!child)
722 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600723 child->primary = primary;
724 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600725 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 }
727
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 cmax = pci_scan_child_bus(child);
729 if (cmax > max)
730 max = cmax;
731 if (child->subordinate > max)
732 max = child->subordinate;
733 } else {
734 /*
735 * We need to assign a number to this bus which we always
736 * do in the second pass.
737 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700738 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100739 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700740 /* Temporarily disable forwarding of the
741 configuration cycles on all bridges in
742 this bus segment to avoid possible
743 conflicts in the second pass between two
744 bridges programmed with overlapping
745 bus ranges. */
746 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
747 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000748 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700749 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
751 /* Clear errors */
752 pci_write_config_word(dev, PCI_STATUS, 0xffff);
753
Rajesh Shahcc574502005-04-28 00:25:47 -0700754 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800755 * This can happen when a bridge is hot-plugged, so in
756 * this case we only re-scan this bus. */
757 child = pci_find_bus(pci_domain_nr(bus), max+1);
758 if (!child) {
759 child = pci_add_new_bus(bus, dev, ++max);
760 if (!child)
761 goto out;
762 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 buses = (buses & 0xff000000)
764 | ((unsigned int)(child->primary) << 0)
765 | ((unsigned int)(child->secondary) << 8)
766 | ((unsigned int)(child->subordinate) << 16);
767
768 /*
769 * yenta.c forces a secondary latency timer of 176.
770 * Copy that behaviour here.
771 */
772 if (is_cardbus) {
773 buses &= ~0xff000000;
774 buses |= CARDBUS_LATENCY_TIMER << 24;
775 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100776
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 /*
778 * We need to blast all three values with a single write.
779 */
780 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
781
782 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700783 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700784 /*
785 * Adjust subordinate busnr in parent buses.
786 * We do this before scanning for children because
787 * some devices may not be detected if the bios
788 * was lazy.
789 */
790 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 /* Now we can scan all subordinate buses... */
792 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800793 /*
794 * now fix it up again since we have found
795 * the real value of max.
796 */
797 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 } else {
799 /*
800 * For CardBus bridges, we leave 4 bus numbers
801 * as cards with a PCI-to-PCI bridge can be
802 * inserted later.
803 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100804 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
805 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700806 if (pci_find_bus(pci_domain_nr(bus),
807 max+i+1))
808 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100809 while (parent->parent) {
810 if ((!pcibios_assign_all_busses()) &&
811 (parent->subordinate > max) &&
812 (parent->subordinate <= max+i)) {
813 j = 1;
814 }
815 parent = parent->parent;
816 }
817 if (j) {
818 /*
819 * Often, there are two cardbus bridges
820 * -- try to leave one valid bus number
821 * for each one.
822 */
823 i /= 2;
824 break;
825 }
826 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700827 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700828 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 }
830 /*
831 * Set the subordinate bus number to its real value.
832 */
833 child->subordinate = max;
834 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
835 }
836
Gary Hadecb3576f2008-02-08 14:00:52 -0800837 sprintf(child->name,
838 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
839 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200841 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100842 while (bus->parent) {
843 if ((child->subordinate > bus->subordinate) ||
844 (child->number > bus->subordinate) ||
845 (child->number < bus->number) ||
846 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700847 dev_info(&child->dev, "[bus %02x-%02x] %s "
848 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200849 child->number, child->subordinate,
850 (bus->number > child->subordinate &&
851 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800852 "wholly" : "partially",
853 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700854 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200855 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100856 }
857 bus = bus->parent;
858 }
859
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000860out:
861 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
862
Linus Torvalds1da177e2005-04-16 15:20:36 -0700863 return max;
864}
865
866/*
867 * Read interrupt line and base address registers.
868 * The architecture-dependent code can tweak these, of course.
869 */
870static void pci_read_irq(struct pci_dev *dev)
871{
872 unsigned char irq;
873
874 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800875 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 if (irq)
877 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
878 dev->irq = irq;
879}
880
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000881void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800882{
883 int pos;
884 u16 reg16;
885
886 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
887 if (!pos)
888 return;
889 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900890 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800891 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
892 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
Jon Masonb03e7492011-07-20 15:20:54 -0500893 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
894 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800895}
896
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000897void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700898{
899 int pos;
900 u16 reg16;
901 u32 reg32;
902
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900903 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700904 if (!pos)
905 return;
906 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
907 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
908 return;
909 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
910 if (reg32 & PCI_EXP_SLTCAP_HPC)
911 pdev->is_hotplug_bridge = 1;
912}
913
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200914#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916/**
917 * pci_setup_device - fill in class and map information of a device
918 * @dev: the device structure to fill
919 *
920 * Initialize the device structure with information about the device's
921 * vendor,class,memory and IO-space addresses,IRQ lines etc.
922 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800923 * Returns 0 on success and negative if unknown type of device (not normal,
924 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800926int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927{
928 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800929 u8 hdr_type;
930 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500931 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700932 struct pci_bus_region region;
933 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800934
935 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
936 return -EIO;
937
938 dev->sysdata = dev->bus->sysdata;
939 dev->dev.parent = dev->bus->bridge;
940 dev->dev.bus = &pci_bus_type;
941 dev->hdr_type = hdr_type & 0x7f;
942 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800943 dev->error_state = pci_channel_io_normal;
944 set_pcie_port_type(dev);
945
946 list_for_each_entry(slot, &dev->bus->slots, list)
947 if (PCI_SLOT(dev->devfn) == slot->number)
948 dev->slot = slot;
949
950 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
951 set this higher, assuming the system even supports it. */
952 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700954 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
955 dev->bus->number, PCI_SLOT(dev->devfn),
956 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
958 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700959 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800960 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
Yinghai Lu2dd8ba92012-02-19 14:50:12 -0800962 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
963 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700964
Yu Zhao853346e2009-03-21 22:05:11 +0800965 /* need to have dev->class ready */
966 dev->cfg_size = pci_cfg_space_size(dev);
967
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700969 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970
971 /* Early fixups, before probing the BARs */
972 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800973 /* device class may be changed after fixup */
974 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
976 switch (dev->hdr_type) { /* header type */
977 case PCI_HEADER_TYPE_NORMAL: /* standard header */
978 if (class == PCI_CLASS_BRIDGE_PCI)
979 goto bad;
980 pci_read_irq(dev);
981 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
982 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
983 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100984
985 /*
986 * Do the ugly legacy mode stuff here rather than broken chip
987 * quirk code. Legacy mode ATA controllers have fixed
988 * addresses. These are not always echoed in BAR0-3, and
989 * BAR0-3 in a few cases contain junk!
990 */
991 if (class == PCI_CLASS_STORAGE_IDE) {
992 u8 progif;
993 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
994 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700995 region.start = 0x1F0;
996 region.end = 0x1F7;
997 res = &dev->resource[0];
998 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700999 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001000 region.start = 0x3F6;
1001 region.end = 0x3F6;
1002 res = &dev->resource[1];
1003 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001004 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001005 }
1006 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001007 region.start = 0x170;
1008 region.end = 0x177;
1009 res = &dev->resource[2];
1010 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001011 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001012 region.start = 0x376;
1013 region.end = 0x376;
1014 res = &dev->resource[3];
1015 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001016 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001017 }
1018 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 break;
1020
1021 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1022 if (class != PCI_CLASS_BRIDGE_PCI)
1023 goto bad;
1024 /* The PCI-to-PCI bridge spec requires that subtractive
1025 decoding (i.e. transparent) bridge must have programming
1026 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001027 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028 dev->transparent = ((dev->class & 0xff) == 1);
1029 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001030 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001031 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1032 if (pos) {
1033 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1034 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1035 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 break;
1037
1038 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1039 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1040 goto bad;
1041 pci_read_irq(dev);
1042 pci_read_bases(dev, 1, 0);
1043 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1044 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1045 break;
1046
1047 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001048 dev_err(&dev->dev, "unknown header type %02x, "
1049 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001050 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051
1052 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001053 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1054 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 dev->class = PCI_CLASS_NOT_DEFINED;
1056 }
1057
1058 /* We found a fine healthy device, go go go... */
1059 return 0;
1060}
1061
Zhao, Yu201de562008-10-13 19:49:55 +08001062static void pci_release_capabilities(struct pci_dev *dev)
1063{
1064 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001065 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001066 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001067}
1068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069/**
1070 * pci_release_dev - free a pci device structure when all users of it are finished.
1071 * @dev: device that's been disconnected
1072 *
1073 * Will be called only by the device core when all users of this pci device are
1074 * done.
1075 */
1076static void pci_release_dev(struct device *dev)
1077{
1078 struct pci_dev *pci_dev;
1079
1080 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001081 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001082 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 kfree(pci_dev);
1084}
1085
1086/**
1087 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001088 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 *
1090 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1091 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1092 * access it. Maybe we don't have a way to generate extended config space
1093 * accesses, or the device is behind a reverse Express bridge. So we try
1094 * reading the dword at 0x100 which must either be 0 or a valid extended
1095 * capability header.
1096 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001097int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001100 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101
Zhao, Yu557848c2008-10-13 19:18:07 +08001102 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 goto fail;
1104 if (status == 0xffffffff)
1105 goto fail;
1106
1107 return PCI_CFG_SPACE_EXP_SIZE;
1108
1109 fail:
1110 return PCI_CFG_SPACE_SIZE;
1111}
1112
Yinghai Lu57741a72008-02-15 01:32:50 -08001113int pci_cfg_space_size(struct pci_dev *dev)
1114{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001115 int pos;
1116 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001117 u16 class;
1118
1119 class = dev->class >> 8;
1120 if (class == PCI_CLASS_BRIDGE_HOST)
1121 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001122
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001123 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001124 if (!pos) {
1125 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1126 if (!pos)
1127 goto fail;
1128
1129 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1130 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1131 goto fail;
1132 }
1133
1134 return pci_cfg_space_size_ext(dev);
1135
1136 fail:
1137 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001138}
1139
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140static void pci_release_bus_bridge_dev(struct device *dev)
1141{
Yinghai Lu7b543662012-04-02 18:31:53 -07001142 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1143
Yinghai Lu4fa26492012-04-02 18:31:53 -07001144 if (bridge->release_fn)
1145 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001146
1147 pci_free_resource_list(&bridge->windows);
1148
1149 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150}
1151
Michael Ellerman65891212007-04-05 17:19:08 +10001152struct pci_dev *alloc_pci_dev(void)
1153{
1154 struct pci_dev *dev;
1155
1156 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1157 if (!dev)
1158 return NULL;
1159
Michael Ellerman65891212007-04-05 17:19:08 +10001160 INIT_LIST_HEAD(&dev->bus_list);
1161
1162 return dev;
1163}
1164EXPORT_SYMBOL(alloc_pci_dev);
1165
Yinghai Luefdc87d2012-01-27 10:55:10 -08001166bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1167 int crs_timeout)
1168{
1169 int delay = 1;
1170
1171 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1172 return false;
1173
1174 /* some broken boards return 0 or ~0 if a slot is empty: */
1175 if (*l == 0xffffffff || *l == 0x00000000 ||
1176 *l == 0x0000ffff || *l == 0xffff0000)
1177 return false;
1178
1179 /* Configuration request Retry Status */
1180 while (*l == 0xffff0001) {
1181 if (!crs_timeout)
1182 return false;
1183
1184 msleep(delay);
1185 delay *= 2;
1186 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1187 return false;
1188 /* Card hasn't responded in 60 seconds? Must be stuck. */
1189 if (delay > crs_timeout) {
1190 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1191 "responding\n", pci_domain_nr(bus),
1192 bus->number, PCI_SLOT(devfn),
1193 PCI_FUNC(devfn));
1194 return false;
1195 }
1196 }
1197
1198 return true;
1199}
1200EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202/*
1203 * Read the config data for a PCI device, sanity-check it
1204 * and fill in the dev structure...
1205 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001206static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207{
1208 struct pci_dev *dev;
1209 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Yinghai Luefdc87d2012-01-27 10:55:10 -08001211 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212 return NULL;
1213
Michael Ellermanbab41e92007-04-05 17:19:09 +10001214 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215 if (!dev)
1216 return NULL;
1217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 dev->vendor = l & 0xffff;
1221 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001223 pci_set_of_node(dev);
1224
Yu Zhao480b93b2009-03-20 11:25:14 +08001225 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001226 kfree(dev);
1227 return NULL;
1228 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001229
1230 return dev;
1231}
1232
Zhao, Yu201de562008-10-13 19:49:55 +08001233static void pci_init_capabilities(struct pci_dev *dev)
1234{
1235 /* MSI/MSI-X list */
1236 pci_msi_init_pci_dev(dev);
1237
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001238 /* Buffers for saving PCIe and PCI-X capabilities */
1239 pci_allocate_cap_save_buffers(dev);
1240
Zhao, Yu201de562008-10-13 19:49:55 +08001241 /* Power Management */
1242 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001243 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001244
1245 /* Vital Product Data */
1246 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001247
1248 /* Alternative Routing-ID Forwarding */
1249 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001250
1251 /* Single Root I/O Virtualization */
1252 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001253
1254 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001255 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001256}
1257
Sam Ravnborg96bde062007-03-26 21:53:30 -08001258void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001259{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 device_initialize(&dev->dev);
1261 dev->dev.release = pci_release_dev;
1262 pci_dev_get(dev);
1263
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001265 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 dev->dev.coherent_dma_mask = 0xffffffffull;
1267
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001268 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001269 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001270
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 /* Fix up broken headers */
1272 pci_fixup_device(pci_fixup_header, dev);
1273
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001274 /* moved out from quirk header fixup code */
1275 pci_reassigndev_resource_alignment(dev);
1276
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001277 /* Clear the state_saved flag. */
1278 dev->state_saved = false;
1279
Zhao, Yu201de562008-10-13 19:49:55 +08001280 /* Initialize various capabilities */
1281 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001282
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 /*
1284 * Add the device to our list of discovered devices
1285 * and the bus list for fixup functions, etc.
1286 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001287 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001289 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001290}
1291
Sam Ravnborg451124a2008-02-02 22:33:43 +01001292struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001293{
1294 struct pci_dev *dev;
1295
Trent Piepho90bdb312009-03-20 14:56:00 -06001296 dev = pci_get_slot(bus, devfn);
1297 if (dev) {
1298 pci_dev_put(dev);
1299 return dev;
1300 }
1301
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001302 dev = pci_scan_device(bus, devfn);
1303 if (!dev)
1304 return NULL;
1305
1306 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001307
1308 return dev;
1309}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001310EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001312static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1313{
1314 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001315 unsigned pos, next_fn;
1316
1317 if (!dev)
1318 return 0;
1319
1320 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001321 if (!pos)
1322 return 0;
1323 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001324 next_fn = cap >> 8;
1325 if (next_fn <= fn)
1326 return 0;
1327 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001328}
1329
1330static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1331{
1332 return (fn + 1) % 8;
1333}
1334
1335static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1336{
1337 return 0;
1338}
1339
1340static int only_one_child(struct pci_bus *bus)
1341{
1342 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001343
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001344 if (!parent || !pci_is_pcie(parent))
1345 return 0;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001346 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT)
1347 return 1;
1348 if (parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM &&
1349 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001350 return 1;
1351 return 0;
1352}
1353
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354/**
1355 * pci_scan_slot - scan a PCI slot on a bus for devices.
1356 * @bus: PCI bus to scan
1357 * @devfn: slot number to scan (must have zero function.)
1358 *
1359 * Scan a PCI slot on the specified PCI bus for devices, adding
1360 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001361 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001362 *
1363 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001365int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001367 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001368 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001369 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1370
1371 if (only_one_child(bus) && (devfn > 0))
1372 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001374 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001375 if (!dev)
1376 return 0;
1377 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001378 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001380 if (pci_ari_enabled(bus))
1381 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001382 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001383 next_fn = next_trad_fn;
1384
1385 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1386 dev = pci_scan_single_device(bus, devfn + fn);
1387 if (dev) {
1388 if (!dev->is_added)
1389 nr++;
1390 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001391 }
1392 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001393
Shaohua Li149e1632008-07-23 10:32:31 +08001394 /* only one slot has pcie device */
1395 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001396 pcie_aspm_init_link_state(bus->self);
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 return nr;
1399}
1400
Jon Masonb03e7492011-07-20 15:20:54 -05001401static int pcie_find_smpss(struct pci_dev *dev, void *data)
1402{
1403 u8 *smpss = data;
1404
1405 if (!pci_is_pcie(dev))
1406 return 0;
1407
1408 /* For PCIE hotplug enabled slots not connected directly to a
1409 * PCI-E root port, there can be problems when hotplugging
1410 * devices. This is due to the possibility of hotplugging a
1411 * device into the fabric with a smaller MPS that the devices
1412 * currently running have configured. Modifying the MPS on the
1413 * running devices could cause a fatal bus error due to an
1414 * incoming frame being larger than the newly configured MPS.
1415 * To work around this, the MPS for the entire fabric must be
1416 * set to the minimum size. Any devices hotplugged into this
1417 * fabric will have the minimum MPS set. If the PCI hotplug
1418 * slot is directly connected to the root port and there are not
1419 * other devices on the fabric (which seems to be the most
1420 * common case), then this is not an issue and MPS discovery
1421 * will occur as normal.
1422 */
1423 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001424 (dev->bus->self &&
1425 dev->bus->self->pcie_type != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001426 *smpss = 0;
1427
1428 if (*smpss > dev->pcie_mpss)
1429 *smpss = dev->pcie_mpss;
1430
1431 return 0;
1432}
1433
1434static void pcie_write_mps(struct pci_dev *dev, int mps)
1435{
Jon Mason62f392e2011-10-14 14:56:14 -05001436 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001437
1438 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001439 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001440
Jon Mason62f392e2011-10-14 14:56:14 -05001441 if (dev->pcie_type != PCI_EXP_TYPE_ROOT_PORT && dev->bus->self)
1442 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001443 * downstream communication will never be larger than
1444 * the MRRS. So, the MPS only needs to be configured
1445 * for the upstream communication. This being the case,
1446 * walk from the top down and set the MPS of the child
1447 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001448 *
1449 * Configure the device MPS with the smaller of the
1450 * device MPSS or the bridge MPS (which is assumed to be
1451 * properly configured at this point to the largest
1452 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001453 */
Jon Mason62f392e2011-10-14 14:56:14 -05001454 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001455 }
1456
1457 rc = pcie_set_mps(dev, mps);
1458 if (rc)
1459 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1460}
1461
Jon Mason62f392e2011-10-14 14:56:14 -05001462static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001463{
Jon Mason62f392e2011-10-14 14:56:14 -05001464 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001465
Jon Masoned2888e2011-09-08 16:41:18 -05001466 /* In the "safe" case, do not configure the MRRS. There appear to be
1467 * issues with setting MRRS to 0 on a number of devices.
1468 */
Jon Masoned2888e2011-09-08 16:41:18 -05001469 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1470 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001471
Jon Masoned2888e2011-09-08 16:41:18 -05001472 /* For Max performance, the MRRS must be set to the largest supported
1473 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001474 * device or the bus can support. This should already be properly
1475 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001476 */
Jon Mason62f392e2011-10-14 14:56:14 -05001477 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001478
1479 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001480 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001481 * If the MRRS value provided is not acceptable (e.g., too large),
1482 * shrink the value until it is acceptable to the HW.
1483 */
1484 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1485 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001486 if (!rc)
1487 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001488
Jon Mason62f392e2011-10-14 14:56:14 -05001489 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001490 mrrs /= 2;
1491 }
Jon Mason62f392e2011-10-14 14:56:14 -05001492
1493 if (mrrs < 128)
1494 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1495 "safe value. If problems are experienced, try running "
1496 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001497}
1498
1499static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1500{
Jon Masona513a992011-10-14 14:56:16 -05001501 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001502
1503 if (!pci_is_pcie(dev))
1504 return 0;
1505
Jon Masona513a992011-10-14 14:56:16 -05001506 mps = 128 << *(u8 *)data;
1507 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001508
1509 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001510 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001511
Jon Masona513a992011-10-14 14:56:16 -05001512 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1513 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1514 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001515
1516 return 0;
1517}
1518
Jon Masona513a992011-10-14 14:56:16 -05001519/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001520 * parents then children fashion. If this changes, then this code will not
1521 * work as designed.
1522 */
1523void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1524{
Jon Mason5f39e672011-10-03 09:50:20 -05001525 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001526
Jon Masonb03e7492011-07-20 15:20:54 -05001527 if (!pci_is_pcie(bus->self))
1528 return;
1529
Jon Mason5f39e672011-10-03 09:50:20 -05001530 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1531 return;
1532
1533 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1534 * to be aware to the MPS of the destination. To work around this,
1535 * simply force the MPS of the entire system to the smallest possible.
1536 */
1537 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1538 smpss = 0;
1539
Jon Masonb03e7492011-07-20 15:20:54 -05001540 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001541 smpss = mpss;
1542
Jon Masonb03e7492011-07-20 15:20:54 -05001543 pcie_find_smpss(bus->self, &smpss);
1544 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1545 }
1546
1547 pcie_bus_configure_set(bus->self, &smpss);
1548 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1549}
Jon Masondebc3b72011-08-02 00:01:18 -05001550EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001551
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001552unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553{
1554 unsigned int devfn, pass, max = bus->secondary;
1555 struct pci_dev *dev;
1556
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001557 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558
1559 /* Go find them, Rover! */
1560 for (devfn = 0; devfn < 0x100; devfn += 8)
1561 pci_scan_slot(bus, devfn);
1562
Yu Zhaoa28724b2009-03-20 11:25:13 +08001563 /* Reserve buses for SR-IOV capability. */
1564 max += pci_iov_bus_range(bus);
1565
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 /*
1567 * After performing arch-dependent fixup of the bus, look behind
1568 * all PCI-to-PCI bridges on this bus.
1569 */
Alex Chiang74710de2009-03-20 14:56:10 -06001570 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001571 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001572 pcibios_fixup_bus(bus);
1573 if (pci_is_root_bus(bus))
1574 bus->is_added = 1;
1575 }
1576
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 for (pass=0; pass < 2; pass++)
1578 list_for_each_entry(dev, &bus->devices, bus_list) {
1579 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1580 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1581 max = pci_scan_bridge(bus, dev, max, pass);
1582 }
1583
1584 /*
1585 * We've scanned the bus and so we know all about what's on
1586 * the other side of any bridges that may be on this bus plus
1587 * any devices.
1588 *
1589 * Return how far we've got finding sub-buses.
1590 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001591 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 return max;
1593}
1594
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001595struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1596 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001598 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001599 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001600 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001601 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001602 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001603 resource_size_t offset;
1604 char bus_addr[64];
1605 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001608 b = pci_alloc_bus();
1609 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001610 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
1612 b->sysdata = sysdata;
1613 b->ops = ops;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001614 b2 = pci_find_bus(pci_domain_nr(b), bus);
1615 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001617 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 goto err_out;
1619 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001620
Yinghai Lu7b543662012-04-02 18:31:53 -07001621 bridge = pci_alloc_host_bridge(b);
1622 if (!bridge)
1623 goto err_out;
1624
1625 bridge->dev.parent = parent;
1626 bridge->dev.release = pci_release_bus_bridge_dev;
1627 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
1628 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001630 goto bridge_dev_reg_err;
1631 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001632 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f302011-04-11 11:37:07 +10001633 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
Yinghai Lu0d358f22008-02-19 03:20:41 -08001635 if (!parent)
1636 set_dev_node(b->bridge, pcibus_to_node(b));
1637
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001638 b->dev.class = &pcibus_class;
1639 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001640 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001641 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 if (error)
1643 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
1645 /* Create legacy_io and legacy_mem files for this bus */
1646 pci_create_legacy_files(b);
1647
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 b->number = b->secondary = bus;
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001649
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001650 if (parent)
1651 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1652 else
1653 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1654
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001655 /* Add initial resources to the bus */
1656 list_for_each_entry_safe(window, n, resources, list) {
1657 list_move_tail(&window->list, &bridge->windows);
1658 res = window->res;
1659 offset = window->offset;
1660 pci_bus_add_resource(b, res, 0);
1661 if (offset) {
1662 if (resource_type(res) == IORESOURCE_IO)
1663 fmt = " (bus address [%#06llx-%#06llx])";
1664 else
1665 fmt = " (bus address [%#010llx-%#010llx])";
1666 snprintf(bus_addr, sizeof(bus_addr), fmt,
1667 (unsigned long long) (res->start - offset),
1668 (unsigned long long) (res->end - offset));
1669 } else
1670 bus_addr[0] = '\0';
1671 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001672 }
1673
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001674 down_write(&pci_bus_sem);
1675 list_add_tail(&b->node, &pci_root_buses);
1676 up_write(&pci_bus_sem);
1677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678 return b;
1679
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001681 put_device(&bridge->dev);
1682 device_unregister(&bridge->dev);
1683bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001684 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001685err_out:
1686 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 return NULL;
1688}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001689
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001690struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
1691 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1692{
1693 struct pci_bus *b;
1694
1695 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1696 if (!b)
1697 return NULL;
1698
1699 b->subordinate = pci_scan_child_bus(b);
1700 pci_bus_add_devices(b);
1701 return b;
1702}
1703EXPORT_SYMBOL(pci_scan_root_bus);
1704
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001705/* Deprecated; use pci_scan_root_bus() instead */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001706struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001707 int bus, struct pci_ops *ops, void *sysdata)
1708{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001709 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001710 struct pci_bus *b;
1711
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001712 pci_add_resource(&resources, &ioport_resource);
1713 pci_add_resource(&resources, &iomem_resource);
1714 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001715 if (b)
1716 b->subordinate = pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001717 else
1718 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001719 return b;
1720}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721EXPORT_SYMBOL(pci_scan_bus_parented);
1722
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001723struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
1724 void *sysdata)
1725{
1726 LIST_HEAD(resources);
1727 struct pci_bus *b;
1728
1729 pci_add_resource(&resources, &ioport_resource);
1730 pci_add_resource(&resources, &iomem_resource);
1731 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1732 if (b) {
1733 b->subordinate = pci_scan_child_bus(b);
1734 pci_bus_add_devices(b);
1735 } else {
1736 pci_free_resource_list(&resources);
1737 }
1738 return b;
1739}
1740EXPORT_SYMBOL(pci_scan_bus);
1741
Linus Torvalds1da177e2005-04-16 15:20:36 -07001742#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001743/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001744 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1745 * @bridge: PCI bridge for the bus to scan
1746 *
1747 * Scan a PCI bus and child buses for new devices, add them,
1748 * and enable them, resizing bridge mmio/io resource if necessary
1749 * and possible. The caller must ensure the child devices are already
1750 * removed for resizing to occur.
1751 *
1752 * Returns the max number of subordinate bus discovered.
1753 */
1754unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1755{
1756 unsigned int max;
1757 struct pci_bus *bus = bridge->subordinate;
1758
1759 max = pci_scan_child_bus(bus);
1760
1761 pci_assign_unassigned_bridge_resources(bridge);
1762
1763 pci_bus_add_devices(bus);
1764
1765 return max;
1766}
1767
Linus Torvalds1da177e2005-04-16 15:20:36 -07001768EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769EXPORT_SYMBOL(pci_scan_slot);
1770EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001771EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1772#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001773
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001774static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001775{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001776 const struct pci_dev *a = to_pci_dev(d_a);
1777 const struct pci_dev *b = to_pci_dev(d_b);
1778
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001779 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1780 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1781
1782 if (a->bus->number < b->bus->number) return -1;
1783 else if (a->bus->number > b->bus->number) return 1;
1784
1785 if (a->devfn < b->devfn) return -1;
1786 else if (a->devfn > b->devfn) return 1;
1787
1788 return 0;
1789}
1790
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001791void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001792{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001793 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001794}