blob: 50a2362ef8f882cba159af3ad0a1c6defd6a820b [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200103struct dss_clock_info {
104 /* rates that we get with dividers below */
105 unsigned long fck;
106
107 /* dividers */
108 u16 fck_div;
109};
110
111struct dispc_clock_info {
112 /* rates that we get with dividers below */
113 unsigned long lck;
114 unsigned long pck;
115
116 /* dividers */
117 u16 lck_div;
118 u16 pck_div;
119};
120
121struct dsi_clock_info {
122 /* rates that we get with dividers below */
123 unsigned long fint;
124 unsigned long clkin4ddr;
125 unsigned long clkin;
Taneja, Architea751592011-03-08 05:50:35 -0600126 unsigned long dsi_pll_hsdiv_dispc_clk; /* OMAP3: DSI1_PLL_CLK
127 * OMAP4: PLLx_CLK1 */
128 unsigned long dsi_pll_hsdiv_dsi_clk; /* OMAP3: DSI2_PLL_CLK
129 * OMAP4: PLLx_CLK2 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200130 unsigned long lp_clk;
131
132 /* dividers */
133 u16 regn;
134 u16 regm;
Taneja, Architea751592011-03-08 05:50:35 -0600135 u16 regm_dispc; /* OMAP3: REGM3
136 * OMAP4: REGM4 */
137 u16 regm_dsi; /* OMAP3: REGM4
138 * OMAP4: REGM5 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139 u16 lp_clk_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140};
141
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +0530142struct reg_field {
143 u16 reg;
144 u8 high;
145 u8 low;
146};
147
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530148struct dss_lcd_mgr_config {
149 enum dss_io_pad_mode io_pad_mode;
150
151 bool stallmode;
152 bool fifohandcheck;
153
154 struct dispc_clock_info clock_info;
155
156 int video_port_width;
157
158 int lcden_sig_polarity;
159};
160
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161struct seq_file;
162struct platform_device;
163
164/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300165struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200167struct regulator *dss_get_vdds_dsi(void);
168struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200169int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
170void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200171int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200172int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200173
Tomi Valkeinen52744842012-09-10 13:58:29 +0300174struct omap_dss_device *dss_alloc_and_init_device(struct device *parent);
175int dss_add_device(struct omap_dss_device *dssdev);
176void dss_unregister_device(struct omap_dss_device *dssdev);
177void dss_unregister_child_devices(struct device *parent);
178void dss_put_device(struct omap_dss_device *dssdev);
179void dss_copy_device_pdata(struct omap_dss_device *dst,
180 const struct omap_dss_device *src);
Tomi Valkeinen35deca32012-03-01 15:45:53 +0200181
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200182/* display */
183int dss_suspend_all_devices(void);
184int dss_resume_all_devices(void);
185void dss_disable_all_devices(void);
186
Tomi Valkeinen94140f02013-02-13 13:40:19 +0200187int display_init_sysfs(struct platform_device *pdev);
188void display_uninit_sysfs(struct platform_device *pdev);
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200189
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200190/* manager */
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +0300191int dss_init_overlay_managers(void);
192void dss_uninit_overlay_managers(void);
193int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
194void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200195int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
196 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530197int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
198 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200199int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200200 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530201 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530202 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200203 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200204
Archit Tanejaf476ae92012-06-29 14:37:03 +0530205static inline bool dss_mgr_is_lcd(enum omap_channel id)
206{
207 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
208 id == OMAP_DSS_CHANNEL_LCD3)
209 return true;
210 else
211 return false;
212}
213
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300214int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
215 struct platform_device *pdev);
216void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
217
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200218/* overlay */
219void dss_init_overlays(struct platform_device *pdev);
220void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200221void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200222int dss_ovl_simple_check(struct omap_overlay *ovl,
223 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530224int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
225 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530226bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
227 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300228int dss_overlay_kobj_init(struct omap_overlay *ovl,
229 struct platform_device *pdev);
230void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200231
232/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200233int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000234void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200235
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200236unsigned long dss_get_dispc_clk_rate(void);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300237int dss_dpi_select_source(enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530238void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300239enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530240const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000241void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200242
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530243#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000244void dss_debug_dump_clocks(struct seq_file *s);
245#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200246
Archit Tanejabdb736a2012-11-28 17:01:39 +0530247int dss_get_ctx_loss_count(void);
248
Archit Taneja889b4fd2012-07-20 17:18:49 +0530249void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200250int dss_sdi_enable(void);
251void dss_sdi_disable(void);
252
Archit Taneja5a8b5722011-05-12 17:26:29 +0530253void dss_select_dsi_clk_source(int dsi_module,
254 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600255void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530256 enum omap_dss_clk_source clk_src);
257enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530258enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530259enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200260
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261void dss_set_venc_output(enum omap_dss_venc_type type);
262void dss_set_dac_pwrdn_bgz(bool enable);
263
264unsigned long dss_get_dpll4_rate(void);
Tomi Valkeinen930b0272012-10-15 13:27:04 +0300265int dss_calc_clock_rates(struct dss_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266int dss_set_clock_div(struct dss_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200267
Tomi Valkeinen43417822013-03-05 16:34:05 +0200268typedef bool (*dss_div_calc_func)(int fckd, unsigned long fck, void *data);
269bool dss_div_calc(unsigned long fck_min, dss_div_calc_func func, void *data);
270
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200272int sdi_init_platform_driver(void) __init;
273void sdi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274
275/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300276
277typedef bool (*dsi_pll_calc_func)(int regn, int regm, unsigned long fint,
278 unsigned long pll, void *data);
279typedef bool (*dsi_hsdiv_calc_func)(int regm_dispc, unsigned long dispc,
280 void *data);
281
Jani Nikula368a1482010-05-07 11:58:41 +0200282#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530283
284struct dentry;
285struct file_operations;
286
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200287int dsi_init_platform_driver(void) __init;
288void dsi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300290int dsi_runtime_get(struct platform_device *dsidev);
291void dsi_runtime_put(struct platform_device *dsidev);
292
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200293void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200295void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530296u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
297
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200298unsigned long dsi_get_pll_clkin(struct platform_device *dsidev);
299
Tomi Valkeinen72658f02013-03-05 16:39:00 +0200300bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
301 unsigned long out_min, dsi_hsdiv_calc_func func, void *data);
302bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
303 unsigned long pll_min, unsigned long pll_max,
304 dsi_pll_calc_func func, void *data);
305
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530306unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev);
307int dsi_pll_set_clock_div(struct platform_device *dsidev,
308 struct dsi_clock_info *cinfo);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530309int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
310 bool enable_hsdiv);
311void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530312void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev);
313void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev);
314struct platform_device *dsi_get_dsidev_from_id(int module);
Jani Nikula368a1482010-05-07 11:58:41 +0200315#else
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300316static inline int dsi_runtime_get(struct platform_device *dsidev)
317{
318 return 0;
319}
320static inline void dsi_runtime_put(struct platform_device *dsidev)
321{
322}
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530323static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
324{
325 WARN("%s: DSI not compiled in, returning pixel_size as 0\n", __func__);
326 return 0;
327}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530328static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Taneja, Archit66534e82011-03-08 05:50:34 -0600329{
330 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
331 return 0;
332}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300333static inline int dsi_pll_set_clock_div(struct platform_device *dsidev,
334 struct dsi_clock_info *cinfo)
335{
336 WARN("%s: DSI not compiled in\n", __func__);
337 return -ENODEV;
338}
Tomi Valkeinen943e4452011-04-30 15:38:15 +0300339static inline int dsi_pll_init(struct platform_device *dsidev,
340 bool enable_hsclk, bool enable_hsdiv)
341{
342 WARN("%s: DSI not compiled in\n", __func__);
343 return -ENODEV;
344}
345static inline void dsi_pll_uninit(struct platform_device *dsidev,
346 bool disconnect_lanes)
347{
348}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530349static inline void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300350{
351}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530352static inline void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300353{
354}
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530355static inline struct platform_device *dsi_get_dsidev_from_id(int module)
356{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530357 return NULL;
358}
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300359
360static inline unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
361{
362 return 0;
363}
364
365static inline bool dsi_hsdiv_calc(struct platform_device *dsidev,
366 unsigned long pll, unsigned long out_min,
367 dsi_hsdiv_calc_func func, void *data)
368{
369 return false;
370}
371
372static inline bool dsi_pll_calc(struct platform_device *dsidev,
373 unsigned long clkin,
374 unsigned long pll_min, unsigned long pll_max,
375 dsi_pll_calc_func func, void *data)
376{
377 return false;
378}
379
Jani Nikula368a1482010-05-07 11:58:41 +0200380#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381
382/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200383int dpi_init_platform_driver(void) __init;
384void dpi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200385
386/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200387int dispc_init_platform_driver(void) __init;
388void dispc_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390
391void dispc_enable_sidle(void);
392void dispc_disable_sidle(void);
393
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200394void dispc_lcd_enable_signal(bool enable);
395void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300396void dispc_enable_fifomerge(bool enable);
397void dispc_enable_gamma_table(bool enable);
398void dispc_set_loadmode(enum omap_dss_load_mode mode);
399
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200400typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
401 unsigned long pck, void *data);
402bool dispc_div_calc(unsigned long dispc,
403 unsigned long pck_min, unsigned long pck_max,
404 dispc_div_calc_func func, void *data);
405
Archit Taneja8f366162012-04-16 12:53:44 +0530406bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530407 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300408unsigned long dispc_fclk_rate(void);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300409int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
410 struct dispc_clock_info *cinfo);
411
412
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200413void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200414void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300415 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
416 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300417
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300418unsigned long dispc_mgr_lclk_rate(enum omap_channel channel);
419unsigned long dispc_mgr_pclk_rate(enum omap_channel channel);
Chandrabhanu Mahapatra8b53d992012-04-23 12:16:50 +0530420unsigned long dispc_core_clk_rate(void);
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530421void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200422 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300423int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000424 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300425void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200426
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530427u32 dispc_wb_get_framedone_irq(void);
428bool dispc_wb_go_busy(void);
429void dispc_wb_go(void);
430void dispc_wb_enable(bool enable);
431bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530432void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530433int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530434 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530435
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200436/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200437int venc_init_platform_driver(void) __init;
438void venc_uninit_platform_driver(void) __exit;
Archit Taneja156fd992012-07-06 20:52:37 +0530439int omapdss_venc_display_enable(struct omap_dss_device *dssdev);
440void omapdss_venc_display_disable(struct omap_dss_device *dssdev);
441void omapdss_venc_set_timings(struct omap_dss_device *dssdev,
442 struct omap_video_timings *timings);
443int omapdss_venc_check_timings(struct omap_dss_device *dssdev,
444 struct omap_video_timings *timings);
445u32 omapdss_venc_get_wss(struct omap_dss_device *dssdev);
446int omapdss_venc_set_wss(struct omap_dss_device *dssdev, u32 wss);
Archit Tanejafebe2902012-08-16 11:55:15 +0530447void omapdss_venc_set_type(struct omap_dss_device *dssdev,
448 enum omap_dss_venc_type type);
Archit Taneja89e71952012-08-16 11:56:31 +0530449void omapdss_venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
450 bool invert_polarity);
Archit Taneja156fd992012-07-06 20:52:37 +0530451int venc_panel_init(void);
452void venc_panel_exit(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200453
Mythri P Kc3198a52011-03-12 12:04:27 +0530454/* HDMI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200455int hdmi_init_platform_driver(void) __init;
456void hdmi_uninit_platform_driver(void) __exit;
Mythri P Kc3198a52011-03-12 12:04:27 +0530457int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev);
458void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen44898232012-10-19 17:42:27 +0300459int omapdss_hdmi_core_enable(struct omap_dss_device *dssdev);
460void omapdss_hdmi_core_disable(struct omap_dss_device *dssdev);
Archit Taneja78493982012-08-08 16:50:42 +0530461void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev,
462 struct omap_video_timings *timings);
Mythri P Kc3198a52011-03-12 12:04:27 +0530463int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev,
464 struct omap_video_timings *timings);
Tomi Valkeinen47024562011-08-25 17:12:56 +0300465int omapdss_hdmi_read_edid(u8 *buf, int len);
Tomi Valkeinen759593f2011-08-29 18:10:20 +0300466bool omapdss_hdmi_detect(void);
Mythri P K70be8322011-03-10 15:48:48 +0530467int hdmi_panel_init(void);
468void hdmi_panel_exit(void);
Ricardo Nerif3a974912012-05-09 21:09:50 -0500469#ifdef CONFIG_OMAP4_DSS_HDMI_AUDIO
470int hdmi_audio_enable(void);
471void hdmi_audio_disable(void);
472int hdmi_audio_start(void);
473void hdmi_audio_stop(void);
474bool hdmi_mode_has_audio(void);
475int hdmi_audio_config(struct omap_dss_audio *audio);
476#endif
Mythri P Kc3198a52011-03-12 12:04:27 +0530477
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200478/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200479int rfbi_init_platform_driver(void) __init;
480void rfbi_uninit_platform_driver(void) __exit;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200481
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200482
483#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
484static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
485{
486 int b;
487 for (b = 0; b < 32; ++b) {
488 if (irqstatus & (1 << b))
489 irq_arr[b]++;
490 }
491}
492#endif
493
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200494#endif