blob: aa33d741e5e60211c5c8c15c70a7f14647d420e1 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesch060210f2009-01-25 15:49:59 +01007 Copyright (c) 2005-2009 Michael Buesch <mb@bu3sch.de>
Michael Buesche4d6b792007-09-18 15:39:42 -04008 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
Albert Herranz3dbba8e2009-09-10 19:34:49 +020011 SDIO support
12 Copyright (c) 2009 Albert Herranz <albert_herranz@yahoo.es>
13
Michael Buesche4d6b792007-09-18 15:39:42 -040014 Some parts of the code in this file are derived from the ipw2200
15 driver Copyright(c) 2003 - 2004 Intel Corporation.
16
17 This program is free software; you can redistribute it and/or modify
18 it under the terms of the GNU General Public License as published by
19 the Free Software Foundation; either version 2 of the License, or
20 (at your option) any later version.
21
22 This program is distributed in the hope that it will be useful,
23 but WITHOUT ANY WARRANTY; without even the implied warranty of
24 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
25 GNU General Public License for more details.
26
27 You should have received a copy of the GNU General Public License
28 along with this program; see the file COPYING. If not, write to
29 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
30 Boston, MA 02110-1301, USA.
31
32*/
33
34#include <linux/delay.h>
35#include <linux/init.h>
36#include <linux/moduleparam.h>
37#include <linux/if_arp.h>
38#include <linux/etherdevice.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040039#include <linux/firmware.h>
40#include <linux/wireless.h>
41#include <linux/workqueue.h>
42#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080043#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040044#include <linux/dma-mapping.h>
45#include <asm/unaligned.h>
46
47#include "b43.h"
48#include "main.h"
49#include "debugfs.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020050#include "phy_common.h"
51#include "phy_g.h"
Michael Buesch3d0da752008-08-30 02:27:19 +020052#include "phy_n.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040053#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010054#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040055#include "sysfs.h"
56#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040057#include "lo.h"
58#include "pcmcia.h"
Albert Herranz3dbba8e2009-09-10 19:34:49 +020059#include "sdio.h"
60#include <linux/mmc/sdio_func.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040061
62MODULE_DESCRIPTION("Broadcom B43 wireless driver");
63MODULE_AUTHOR("Martin Langer");
64MODULE_AUTHOR("Stefano Brivio");
65MODULE_AUTHOR("Michael Buesch");
Gábor Stefanik0136e512009-08-28 22:32:17 +020066MODULE_AUTHOR("Gábor Stefanik");
Michael Buesche4d6b792007-09-18 15:39:42 -040067MODULE_LICENSE("GPL");
68
Michael Buesch9c7d99d2008-02-09 10:23:49 +010069MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
Tim Gardner6021e082010-01-07 11:10:38 -070070MODULE_FIRMWARE("b43/ucode11.fw");
71MODULE_FIRMWARE("b43/ucode13.fw");
72MODULE_FIRMWARE("b43/ucode14.fw");
73MODULE_FIRMWARE("b43/ucode15.fw");
74MODULE_FIRMWARE("b43/ucode5.fw");
75MODULE_FIRMWARE("b43/ucode9.fw");
Michael Buesche4d6b792007-09-18 15:39:42 -040076
77static int modparam_bad_frames_preempt;
78module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
79MODULE_PARM_DESC(bad_frames_preempt,
80 "enable(1) / disable(0) Bad Frames Preemption");
81
Michael Buesche4d6b792007-09-18 15:39:42 -040082static char modparam_fwpostfix[16];
83module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
84MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
85
Michael Buesche4d6b792007-09-18 15:39:42 -040086static int modparam_hwpctl;
87module_param_named(hwpctl, modparam_hwpctl, int, 0444);
88MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
89
90static int modparam_nohwcrypt;
91module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
92MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
93
gregor kowski035d0242009-08-19 22:35:45 +020094static int modparam_hwtkip;
95module_param_named(hwtkip, modparam_hwtkip, int, 0444);
96MODULE_PARM_DESC(hwtkip, "Enable hardware tkip.");
97
Michael Buesch403a3a12009-06-08 21:04:57 +020098static int modparam_qos = 1;
99module_param_named(qos, modparam_qos, int, 0444);
Michael Buesche6f5b932008-03-05 21:18:49 +0100100MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
101
Michael Buesch1855ba72008-04-18 20:51:41 +0200102static int modparam_btcoex = 1;
103module_param_named(btcoex, modparam_btcoex, int, 0444);
Gábor Stefanikc71dbd32009-08-28 22:34:21 +0200104MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistence (default on)");
Michael Buesch1855ba72008-04-18 20:51:41 +0200105
Michael Buesch060210f2009-01-25 15:49:59 +0100106int b43_modparam_verbose = B43_VERBOSITY_DEFAULT;
107module_param_named(verbose, b43_modparam_verbose, int, 0644);
108MODULE_PARM_DESC(verbose, "Log message verbosity: 0=error, 1=warn, 2=info(default), 3=debug");
109
Larry Fingerb02914a2009-12-10 17:35:01 -0600110static int modparam_pio;
111module_param_named(pio, modparam_pio, int, 0444);
112MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
Michael Buesche6f5b932008-03-05 21:18:49 +0100113
Michael Buesche4d6b792007-09-18 15:39:42 -0400114static const struct ssb_device_id b43_ssb_tbl[] = {
115 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
116 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
117 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
118 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
119 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +0100120 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Rafał Miłecki003d6d22010-01-15 12:10:53 +0100121 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 12),
Larry Finger013978b2007-11-26 10:29:47 -0600122 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesch6b1c7c62008-12-25 00:39:28 +0100123 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 15),
Johannes Berg92d61282008-12-24 12:44:09 +0100124 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 16),
Michael Buesche4d6b792007-09-18 15:39:42 -0400125 SSB_DEVTABLE_END
126};
127
128MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
129
130/* Channel and ratetables are shared for all devices.
131 * They can't be const, because ieee80211 puts some precalculated
132 * data in there. This data is the same for all devices, so we don't
133 * get concurrency issues */
134#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100135 { \
136 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
137 .hw_value = (_rateid), \
138 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400139 }
Johannes Berg8318d782008-01-24 19:38:38 +0100140
141/*
142 * NOTE: When changing this, sync with xmit.c's
143 * b43_plcp_get_bitrate_idx_* functions!
144 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400145static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100146 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
147 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
148 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
149 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
150 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
151 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
152 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
153 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
154 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
155 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
156 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
157 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400158};
159
160#define b43_a_ratetable (__b43_ratetable + 4)
161#define b43_a_ratetable_size 8
162#define b43_b_ratetable (__b43_ratetable + 0)
163#define b43_b_ratetable_size 4
164#define b43_g_ratetable (__b43_ratetable + 0)
165#define b43_g_ratetable_size 12
166
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100167#define CHAN4G(_channel, _freq, _flags) { \
168 .band = IEEE80211_BAND_2GHZ, \
169 .center_freq = (_freq), \
170 .hw_value = (_channel), \
171 .flags = (_flags), \
172 .max_antenna_gain = 0, \
173 .max_power = 30, \
174}
Michael Buesch96c755a2008-01-06 00:09:46 +0100175static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100176 CHAN4G(1, 2412, 0),
177 CHAN4G(2, 2417, 0),
178 CHAN4G(3, 2422, 0),
179 CHAN4G(4, 2427, 0),
180 CHAN4G(5, 2432, 0),
181 CHAN4G(6, 2437, 0),
182 CHAN4G(7, 2442, 0),
183 CHAN4G(8, 2447, 0),
184 CHAN4G(9, 2452, 0),
185 CHAN4G(10, 2457, 0),
186 CHAN4G(11, 2462, 0),
187 CHAN4G(12, 2467, 0),
188 CHAN4G(13, 2472, 0),
189 CHAN4G(14, 2484, 0),
190};
191#undef CHAN4G
192
193#define CHAN5G(_channel, _flags) { \
194 .band = IEEE80211_BAND_5GHZ, \
195 .center_freq = 5000 + (5 * (_channel)), \
196 .hw_value = (_channel), \
197 .flags = (_flags), \
198 .max_antenna_gain = 0, \
199 .max_power = 30, \
200}
201static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
202 CHAN5G(32, 0), CHAN5G(34, 0),
203 CHAN5G(36, 0), CHAN5G(38, 0),
204 CHAN5G(40, 0), CHAN5G(42, 0),
205 CHAN5G(44, 0), CHAN5G(46, 0),
206 CHAN5G(48, 0), CHAN5G(50, 0),
207 CHAN5G(52, 0), CHAN5G(54, 0),
208 CHAN5G(56, 0), CHAN5G(58, 0),
209 CHAN5G(60, 0), CHAN5G(62, 0),
210 CHAN5G(64, 0), CHAN5G(66, 0),
211 CHAN5G(68, 0), CHAN5G(70, 0),
212 CHAN5G(72, 0), CHAN5G(74, 0),
213 CHAN5G(76, 0), CHAN5G(78, 0),
214 CHAN5G(80, 0), CHAN5G(82, 0),
215 CHAN5G(84, 0), CHAN5G(86, 0),
216 CHAN5G(88, 0), CHAN5G(90, 0),
217 CHAN5G(92, 0), CHAN5G(94, 0),
218 CHAN5G(96, 0), CHAN5G(98, 0),
219 CHAN5G(100, 0), CHAN5G(102, 0),
220 CHAN5G(104, 0), CHAN5G(106, 0),
221 CHAN5G(108, 0), CHAN5G(110, 0),
222 CHAN5G(112, 0), CHAN5G(114, 0),
223 CHAN5G(116, 0), CHAN5G(118, 0),
224 CHAN5G(120, 0), CHAN5G(122, 0),
225 CHAN5G(124, 0), CHAN5G(126, 0),
226 CHAN5G(128, 0), CHAN5G(130, 0),
227 CHAN5G(132, 0), CHAN5G(134, 0),
228 CHAN5G(136, 0), CHAN5G(138, 0),
229 CHAN5G(140, 0), CHAN5G(142, 0),
230 CHAN5G(144, 0), CHAN5G(145, 0),
231 CHAN5G(146, 0), CHAN5G(147, 0),
232 CHAN5G(148, 0), CHAN5G(149, 0),
233 CHAN5G(150, 0), CHAN5G(151, 0),
234 CHAN5G(152, 0), CHAN5G(153, 0),
235 CHAN5G(154, 0), CHAN5G(155, 0),
236 CHAN5G(156, 0), CHAN5G(157, 0),
237 CHAN5G(158, 0), CHAN5G(159, 0),
238 CHAN5G(160, 0), CHAN5G(161, 0),
239 CHAN5G(162, 0), CHAN5G(163, 0),
240 CHAN5G(164, 0), CHAN5G(165, 0),
241 CHAN5G(166, 0), CHAN5G(168, 0),
242 CHAN5G(170, 0), CHAN5G(172, 0),
243 CHAN5G(174, 0), CHAN5G(176, 0),
244 CHAN5G(178, 0), CHAN5G(180, 0),
245 CHAN5G(182, 0), CHAN5G(184, 0),
246 CHAN5G(186, 0), CHAN5G(188, 0),
247 CHAN5G(190, 0), CHAN5G(192, 0),
248 CHAN5G(194, 0), CHAN5G(196, 0),
249 CHAN5G(198, 0), CHAN5G(200, 0),
250 CHAN5G(202, 0), CHAN5G(204, 0),
251 CHAN5G(206, 0), CHAN5G(208, 0),
252 CHAN5G(210, 0), CHAN5G(212, 0),
253 CHAN5G(214, 0), CHAN5G(216, 0),
254 CHAN5G(218, 0), CHAN5G(220, 0),
255 CHAN5G(222, 0), CHAN5G(224, 0),
256 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400257};
258
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100259static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
260 CHAN5G(34, 0), CHAN5G(36, 0),
261 CHAN5G(38, 0), CHAN5G(40, 0),
262 CHAN5G(42, 0), CHAN5G(44, 0),
263 CHAN5G(46, 0), CHAN5G(48, 0),
264 CHAN5G(52, 0), CHAN5G(56, 0),
265 CHAN5G(60, 0), CHAN5G(64, 0),
266 CHAN5G(100, 0), CHAN5G(104, 0),
267 CHAN5G(108, 0), CHAN5G(112, 0),
268 CHAN5G(116, 0), CHAN5G(120, 0),
269 CHAN5G(124, 0), CHAN5G(128, 0),
270 CHAN5G(132, 0), CHAN5G(136, 0),
271 CHAN5G(140, 0), CHAN5G(149, 0),
272 CHAN5G(153, 0), CHAN5G(157, 0),
273 CHAN5G(161, 0), CHAN5G(165, 0),
274 CHAN5G(184, 0), CHAN5G(188, 0),
275 CHAN5G(192, 0), CHAN5G(196, 0),
276 CHAN5G(200, 0), CHAN5G(204, 0),
277 CHAN5G(208, 0), CHAN5G(212, 0),
278 CHAN5G(216, 0),
279};
280#undef CHAN5G
281
282static struct ieee80211_supported_band b43_band_5GHz_nphy = {
283 .band = IEEE80211_BAND_5GHZ,
284 .channels = b43_5ghz_nphy_chantable,
285 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
286 .bitrates = b43_a_ratetable,
287 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400288};
Johannes Berg8318d782008-01-24 19:38:38 +0100289
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100290static struct ieee80211_supported_band b43_band_5GHz_aphy = {
291 .band = IEEE80211_BAND_5GHZ,
292 .channels = b43_5ghz_aphy_chantable,
293 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
294 .bitrates = b43_a_ratetable,
295 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100296};
Michael Buesche4d6b792007-09-18 15:39:42 -0400297
Johannes Berg8318d782008-01-24 19:38:38 +0100298static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100299 .band = IEEE80211_BAND_2GHZ,
300 .channels = b43_2ghz_chantable,
301 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
302 .bitrates = b43_g_ratetable,
303 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100304};
305
Michael Buesche4d6b792007-09-18 15:39:42 -0400306static void b43_wireless_core_exit(struct b43_wldev *dev);
307static int b43_wireless_core_init(struct b43_wldev *dev);
Michael Buesch36dbd952009-09-04 22:51:29 +0200308static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev);
Michael Buesche4d6b792007-09-18 15:39:42 -0400309static int b43_wireless_core_start(struct b43_wldev *dev);
310
311static int b43_ratelimit(struct b43_wl *wl)
312{
313 if (!wl || !wl->current_dev)
314 return 1;
315 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
316 return 1;
317 /* We are up and running.
318 * Ratelimit the messages to avoid DoS over the net. */
319 return net_ratelimit();
320}
321
322void b43info(struct b43_wl *wl, const char *fmt, ...)
323{
324 va_list args;
325
Michael Buesch060210f2009-01-25 15:49:59 +0100326 if (b43_modparam_verbose < B43_VERBOSITY_INFO)
327 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400328 if (!b43_ratelimit(wl))
329 return;
330 va_start(args, fmt);
331 printk(KERN_INFO "b43-%s: ",
332 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
333 vprintk(fmt, args);
334 va_end(args);
335}
336
337void b43err(struct b43_wl *wl, const char *fmt, ...)
338{
339 va_list args;
340
Michael Buesch060210f2009-01-25 15:49:59 +0100341 if (b43_modparam_verbose < B43_VERBOSITY_ERROR)
342 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400343 if (!b43_ratelimit(wl))
344 return;
345 va_start(args, fmt);
346 printk(KERN_ERR "b43-%s ERROR: ",
347 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
348 vprintk(fmt, args);
349 va_end(args);
350}
351
352void b43warn(struct b43_wl *wl, const char *fmt, ...)
353{
354 va_list args;
355
Michael Buesch060210f2009-01-25 15:49:59 +0100356 if (b43_modparam_verbose < B43_VERBOSITY_WARN)
357 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400358 if (!b43_ratelimit(wl))
359 return;
360 va_start(args, fmt);
361 printk(KERN_WARNING "b43-%s warning: ",
362 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
363 vprintk(fmt, args);
364 va_end(args);
365}
366
Michael Buesche4d6b792007-09-18 15:39:42 -0400367void b43dbg(struct b43_wl *wl, const char *fmt, ...)
368{
369 va_list args;
370
Michael Buesch060210f2009-01-25 15:49:59 +0100371 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
372 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400373 va_start(args, fmt);
374 printk(KERN_DEBUG "b43-%s debug: ",
375 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
376 vprintk(fmt, args);
377 va_end(args);
378}
Michael Buesche4d6b792007-09-18 15:39:42 -0400379
380static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
381{
382 u32 macctl;
383
384 B43_WARN_ON(offset % 4 != 0);
385
386 macctl = b43_read32(dev, B43_MMIO_MACCTL);
387 if (macctl & B43_MACCTL_BE)
388 val = swab32(val);
389
390 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
391 mmiowb();
392 b43_write32(dev, B43_MMIO_RAM_DATA, val);
393}
394
Michael Buesch280d0e12007-12-26 18:26:17 +0100395static inline void b43_shm_control_word(struct b43_wldev *dev,
396 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400397{
398 u32 control;
399
400 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400401 control = routing;
402 control <<= 16;
403 control |= offset;
404 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
405}
406
Michael Buesch69eddc82009-09-04 22:57:26 +0200407u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400408{
409 u32 ret;
410
411 if (routing == B43_SHM_SHARED) {
412 B43_WARN_ON(offset & 0x0001);
413 if (offset & 0x0003) {
414 /* Unaligned access */
415 b43_shm_control_word(dev, routing, offset >> 2);
416 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
Michael Buesche4d6b792007-09-18 15:39:42 -0400417 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200418 ret |= ((u32)b43_read16(dev, B43_MMIO_SHM_DATA)) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400419
Michael Buesch280d0e12007-12-26 18:26:17 +0100420 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400421 }
422 offset >>= 2;
423 }
424 b43_shm_control_word(dev, routing, offset);
425 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100426out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200427 return ret;
428}
429
Michael Buesch69eddc82009-09-04 22:57:26 +0200430u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400431{
432 u16 ret;
433
434 if (routing == B43_SHM_SHARED) {
435 B43_WARN_ON(offset & 0x0001);
436 if (offset & 0x0003) {
437 /* Unaligned access */
438 b43_shm_control_word(dev, routing, offset >> 2);
439 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
440
Michael Buesch280d0e12007-12-26 18:26:17 +0100441 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400442 }
443 offset >>= 2;
444 }
445 b43_shm_control_word(dev, routing, offset);
446 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100447out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200448 return ret;
449}
450
Michael Buesch69eddc82009-09-04 22:57:26 +0200451void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400452{
453 if (routing == B43_SHM_SHARED) {
454 B43_WARN_ON(offset & 0x0001);
455 if (offset & 0x0003) {
456 /* Unaligned access */
457 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400458 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200459 value & 0xFFFF);
Michael Buesche4d6b792007-09-18 15:39:42 -0400460 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Bueschf62ae6c2009-07-31 20:51:41 +0200461 b43_write16(dev, B43_MMIO_SHM_DATA,
462 (value >> 16) & 0xFFFF);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200463 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400464 }
465 offset >>= 2;
466 }
467 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400468 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200469}
470
Michael Buesch69eddc82009-09-04 22:57:26 +0200471void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
Michael Buesch6bbc3212008-06-19 19:33:51 +0200472{
473 if (routing == B43_SHM_SHARED) {
474 B43_WARN_ON(offset & 0x0001);
475 if (offset & 0x0003) {
476 /* Unaligned access */
477 b43_shm_control_word(dev, routing, offset >> 2);
478 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
479 return;
480 }
481 offset >>= 2;
482 }
483 b43_shm_control_word(dev, routing, offset);
484 b43_write16(dev, B43_MMIO_SHM_DATA, value);
485}
486
Michael Buesche4d6b792007-09-18 15:39:42 -0400487/* Read HostFlags */
John Daiker99da1852009-02-24 02:16:42 -0800488u64 b43_hf_read(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400489{
Michael Buesch35f0d352008-02-13 14:31:08 +0100490 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400491
492 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
493 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100494 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
495 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400496 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
497
498 return ret;
499}
500
501/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100502void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400503{
Michael Buesch35f0d352008-02-13 14:31:08 +0100504 u16 lo, mi, hi;
505
506 lo = (value & 0x00000000FFFFULL);
507 mi = (value & 0x0000FFFF0000ULL) >> 16;
508 hi = (value & 0xFFFF00000000ULL) >> 32;
509 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
510 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
511 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400512}
513
Michael Buesch403a3a12009-06-08 21:04:57 +0200514/* Read the firmware capabilities bitmask (Opensource firmware only) */
515static u16 b43_fwcapa_read(struct b43_wldev *dev)
516{
517 B43_WARN_ON(!dev->fw.opensource);
518 return b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_FWCAPA);
519}
520
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100521void b43_tsf_read(struct b43_wldev *dev, u64 *tsf)
Michael Buesche4d6b792007-09-18 15:39:42 -0400522{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100523 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400524
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100525 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400526
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100527 /* The hardware guarantees us an atomic read, if we
528 * read the low register first. */
529 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
530 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
Michael Buesche4d6b792007-09-18 15:39:42 -0400531
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100532 *tsf = high;
533 *tsf <<= 32;
534 *tsf |= low;
Michael Buesche4d6b792007-09-18 15:39:42 -0400535}
536
537static void b43_time_lock(struct b43_wldev *dev)
538{
539 u32 macctl;
540
541 macctl = b43_read32(dev, B43_MMIO_MACCTL);
542 macctl |= B43_MACCTL_TBTTHOLD;
543 b43_write32(dev, B43_MMIO_MACCTL, macctl);
544 /* Commit the write */
545 b43_read32(dev, B43_MMIO_MACCTL);
546}
547
548static void b43_time_unlock(struct b43_wldev *dev)
549{
550 u32 macctl;
551
552 macctl = b43_read32(dev, B43_MMIO_MACCTL);
553 macctl &= ~B43_MACCTL_TBTTHOLD;
554 b43_write32(dev, B43_MMIO_MACCTL, macctl);
555 /* Commit the write */
556 b43_read32(dev, B43_MMIO_MACCTL);
557}
558
559static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
560{
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100561 u32 low, high;
Michael Buesche4d6b792007-09-18 15:39:42 -0400562
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100563 B43_WARN_ON(dev->dev->id.revision < 3);
Michael Buesche4d6b792007-09-18 15:39:42 -0400564
Michael Buesch3ebbbb52008-12-19 22:51:57 +0100565 low = tsf;
566 high = (tsf >> 32);
567 /* The hardware guarantees us an atomic write, if we
568 * write the low register first. */
569 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, low);
570 mmiowb();
571 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, high);
572 mmiowb();
Michael Buesche4d6b792007-09-18 15:39:42 -0400573}
574
575void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
576{
577 b43_time_lock(dev);
578 b43_tsf_write_locked(dev, tsf);
579 b43_time_unlock(dev);
580}
581
582static
John Daiker99da1852009-02-24 02:16:42 -0800583void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 *mac)
Michael Buesche4d6b792007-09-18 15:39:42 -0400584{
585 static const u8 zero_addr[ETH_ALEN] = { 0 };
586 u16 data;
587
588 if (!mac)
589 mac = zero_addr;
590
591 offset |= 0x0020;
592 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
593
594 data = mac[0];
595 data |= mac[1] << 8;
596 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
597 data = mac[2];
598 data |= mac[3] << 8;
599 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
600 data = mac[4];
601 data |= mac[5] << 8;
602 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
603}
604
605static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
606{
607 const u8 *mac;
608 const u8 *bssid;
609 u8 mac_bssid[ETH_ALEN * 2];
610 int i;
611 u32 tmp;
612
613 bssid = dev->wl->bssid;
614 mac = dev->wl->mac_addr;
615
616 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
617
618 memcpy(mac_bssid, mac, ETH_ALEN);
619 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
620
621 /* Write our MAC address and BSSID to template ram */
622 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
623 tmp = (u32) (mac_bssid[i + 0]);
624 tmp |= (u32) (mac_bssid[i + 1]) << 8;
625 tmp |= (u32) (mac_bssid[i + 2]) << 16;
626 tmp |= (u32) (mac_bssid[i + 3]) << 24;
627 b43_ram_write(dev, 0x20 + i, tmp);
628 }
629}
630
Johannes Berg4150c572007-09-17 01:29:23 -0400631static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400632{
Michael Buesche4d6b792007-09-18 15:39:42 -0400633 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400634 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400635}
636
637static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
638{
639 /* slot_time is in usec. */
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600640 /* This test used to exit for all but a G PHY. */
641 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
Michael Buesche4d6b792007-09-18 15:39:42 -0400642 return;
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600643 b43_write16(dev, B43_MMIO_IFSSLOT, 510 + slot_time);
644 /* Shared memory location 0x0010 is the slot time and should be
645 * set to slot_time; however, this register is initially 0 and changing
646 * the value adversely affects the transmit rate for BCM4311
647 * devices. Until this behavior is unterstood, delete this step
648 *
649 * b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
650 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400651}
652
653static void b43_short_slot_timing_enable(struct b43_wldev *dev)
654{
655 b43_set_slot_time(dev, 9);
Michael Buesche4d6b792007-09-18 15:39:42 -0400656}
657
658static void b43_short_slot_timing_disable(struct b43_wldev *dev)
659{
660 b43_set_slot_time(dev, 20);
Michael Buesche4d6b792007-09-18 15:39:42 -0400661}
662
Michael Buesche4d6b792007-09-18 15:39:42 -0400663/* DummyTransmission function, as documented on
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200664 * http://bcm-v4.sipsolutions.net/802.11/DummyTransmission
Michael Buesche4d6b792007-09-18 15:39:42 -0400665 */
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200666void b43_dummy_transmission(struct b43_wldev *dev, bool ofdm, bool pa_on)
Michael Buesche4d6b792007-09-18 15:39:42 -0400667{
668 struct b43_phy *phy = &dev->phy;
669 unsigned int i, max_loop;
670 u16 value;
671 u32 buffer[5] = {
672 0x00000000,
673 0x00D40000,
674 0x00000000,
675 0x01000000,
676 0x00000000,
677 };
678
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200679 if (ofdm) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400680 max_loop = 0x1E;
681 buffer[0] = 0x000201CC;
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200682 } else {
Michael Buesche4d6b792007-09-18 15:39:42 -0400683 max_loop = 0xFA;
684 buffer[0] = 0x000B846E;
Michael Buesche4d6b792007-09-18 15:39:42 -0400685 }
686
687 for (i = 0; i < 5; i++)
688 b43_ram_write(dev, i * 4, buffer[i]);
689
Michael Buesche4d6b792007-09-18 15:39:42 -0400690 b43_write16(dev, 0x0568, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200691 if (dev->dev->id.revision < 11)
692 b43_write16(dev, 0x07C0, 0x0000);
693 else
694 b43_write16(dev, 0x07C0, 0x0100);
695 value = (ofdm ? 0x41 : 0x40);
Michael Buesche4d6b792007-09-18 15:39:42 -0400696 b43_write16(dev, 0x050C, value);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200697 if ((phy->type == B43_PHYTYPE_N) || (phy->type == B43_PHYTYPE_LP))
698 b43_write16(dev, 0x0514, 0x1A02);
Michael Buesche4d6b792007-09-18 15:39:42 -0400699 b43_write16(dev, 0x0508, 0x0000);
700 b43_write16(dev, 0x050A, 0x0000);
701 b43_write16(dev, 0x054C, 0x0000);
702 b43_write16(dev, 0x056A, 0x0014);
703 b43_write16(dev, 0x0568, 0x0826);
704 b43_write16(dev, 0x0500, 0x0000);
Gábor Stefanik2f19c282009-08-13 16:51:51 +0200705 if (!pa_on && (phy->type == B43_PHYTYPE_N)) {
706 //SPEC TODO
707 }
708
709 switch (phy->type) {
710 case B43_PHYTYPE_N:
711 b43_write16(dev, 0x0502, 0x00D0);
712 break;
713 case B43_PHYTYPE_LP:
714 b43_write16(dev, 0x0502, 0x0050);
715 break;
716 default:
717 b43_write16(dev, 0x0502, 0x0030);
718 }
Michael Buesche4d6b792007-09-18 15:39:42 -0400719
720 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
721 b43_radio_write16(dev, 0x0051, 0x0017);
722 for (i = 0x00; i < max_loop; i++) {
723 value = b43_read16(dev, 0x050E);
724 if (value & 0x0080)
725 break;
726 udelay(10);
727 }
728 for (i = 0x00; i < 0x0A; i++) {
729 value = b43_read16(dev, 0x050E);
730 if (value & 0x0400)
731 break;
732 udelay(10);
733 }
Larry Finger1d280dd2008-09-29 14:19:29 -0500734 for (i = 0x00; i < 0x19; i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400735 value = b43_read16(dev, 0x0690);
736 if (!(value & 0x0100))
737 break;
738 udelay(10);
739 }
740 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
741 b43_radio_write16(dev, 0x0051, 0x0037);
742}
743
744static void key_write(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -0800745 u8 index, u8 algorithm, const u8 *key)
Michael Buesche4d6b792007-09-18 15:39:42 -0400746{
747 unsigned int i;
748 u32 offset;
749 u16 value;
750 u16 kidx;
751
752 /* Key index/algo block */
753 kidx = b43_kidx_to_fw(dev, index);
754 value = ((kidx << 4) | algorithm);
755 b43_shm_write16(dev, B43_SHM_SHARED,
756 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
757
758 /* Write the key to the Key Table Pointer offset */
759 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
760 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
761 value = key[i];
762 value |= (u16) (key[i + 1]) << 8;
763 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
764 }
765}
766
John Daiker99da1852009-02-24 02:16:42 -0800767static void keymac_write(struct b43_wldev *dev, u8 index, const u8 *addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400768{
769 u32 addrtmp[2] = { 0, 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200770 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400771
772 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200773 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400774
Michael Buesch66d2d082009-08-06 10:36:50 +0200775 B43_WARN_ON(index < pairwise_keys_start);
776 /* We have four default TX keys and possibly four default RX keys.
Michael Buesche4d6b792007-09-18 15:39:42 -0400777 * Physical mac 0 is mapped to physical key 4 or 8, depending
778 * on the firmware version.
779 * So we must adjust the index here.
780 */
Michael Buesch66d2d082009-08-06 10:36:50 +0200781 index -= pairwise_keys_start;
782 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
Michael Buesche4d6b792007-09-18 15:39:42 -0400783
784 if (addr) {
785 addrtmp[0] = addr[0];
786 addrtmp[0] |= ((u32) (addr[1]) << 8);
787 addrtmp[0] |= ((u32) (addr[2]) << 16);
788 addrtmp[0] |= ((u32) (addr[3]) << 24);
789 addrtmp[1] = addr[4];
790 addrtmp[1] |= ((u32) (addr[5]) << 8);
791 }
792
Michael Buesch66d2d082009-08-06 10:36:50 +0200793 /* Receive match transmitter address (RCMTA) mechanism */
794 b43_shm_write32(dev, B43_SHM_RCMTA,
795 (index * 2) + 0, addrtmp[0]);
796 b43_shm_write16(dev, B43_SHM_RCMTA,
797 (index * 2) + 1, addrtmp[1]);
Michael Buesche4d6b792007-09-18 15:39:42 -0400798}
799
gregor kowski035d0242009-08-19 22:35:45 +0200800/* The ucode will use phase1 key with TEK key to decrypt rx packets.
801 * When a packet is received, the iv32 is checked.
802 * - if it doesn't the packet is returned without modification (and software
803 * decryption can be done). That's what happen when iv16 wrap.
804 * - if it does, the rc4 key is computed, and decryption is tried.
805 * Either it will success and B43_RX_MAC_DEC is returned,
806 * either it fails and B43_RX_MAC_DEC|B43_RX_MAC_DECERR is returned
807 * and the packet is not usable (it got modified by the ucode).
808 * So in order to never have B43_RX_MAC_DECERR, we should provide
809 * a iv32 and phase1key that match. Because we drop packets in case of
810 * B43_RX_MAC_DECERR, if we have a correct iv32 but a wrong phase1key, all
811 * packets will be lost without higher layer knowing (ie no resync possible
812 * until next wrap).
813 *
814 * NOTE : this should support 50 key like RCMTA because
815 * (B43_SHM_SH_KEYIDXBLOCK - B43_SHM_SH_TKIPTSCTTAK)/14 = 50
816 */
817static void rx_tkip_phase1_write(struct b43_wldev *dev, u8 index, u32 iv32,
818 u16 *phase1key)
819{
820 unsigned int i;
821 u32 offset;
822 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
823
824 if (!modparam_hwtkip)
825 return;
826
827 if (b43_new_kidx_api(dev))
828 pairwise_keys_start = B43_NR_GROUP_KEYS;
829
830 B43_WARN_ON(index < pairwise_keys_start);
831 /* We have four default TX keys and possibly four default RX keys.
832 * Physical mac 0 is mapped to physical key 4 or 8, depending
833 * on the firmware version.
834 * So we must adjust the index here.
835 */
836 index -= pairwise_keys_start;
837 B43_WARN_ON(index >= B43_NR_PAIRWISE_KEYS);
838
839 if (b43_debug(dev, B43_DBG_KEYS)) {
840 b43dbg(dev->wl, "rx_tkip_phase1_write : idx 0x%x, iv32 0x%x\n",
841 index, iv32);
842 }
843 /* Write the key to the RX tkip shared mem */
844 offset = B43_SHM_SH_TKIPTSCTTAK + index * (10 + 4);
845 for (i = 0; i < 10; i += 2) {
846 b43_shm_write16(dev, B43_SHM_SHARED, offset + i,
847 phase1key ? phase1key[i / 2] : 0);
848 }
849 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, iv32);
850 b43_shm_write16(dev, B43_SHM_SHARED, offset + i + 2, iv32 >> 16);
851}
852
853static void b43_op_update_tkip_key(struct ieee80211_hw *hw,
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100854 struct ieee80211_vif *vif,
855 struct ieee80211_key_conf *keyconf,
856 struct ieee80211_sta *sta,
857 u32 iv32, u16 *phase1key)
gregor kowski035d0242009-08-19 22:35:45 +0200858{
859 struct b43_wl *wl = hw_to_b43_wl(hw);
860 struct b43_wldev *dev;
861 int index = keyconf->hw_key_idx;
862
863 if (B43_WARN_ON(!modparam_hwtkip))
864 return;
865
Michael Buesch96869a32010-01-24 13:13:32 +0100866 /* This is only called from the RX path through mac80211, where
867 * our mutex is already locked. */
868 B43_WARN_ON(!mutex_is_locked(&wl->mutex));
gregor kowski035d0242009-08-19 22:35:45 +0200869 dev = wl->current_dev;
Michael Buesch96869a32010-01-24 13:13:32 +0100870 B43_WARN_ON(!dev || b43_status(dev) < B43_STAT_INITIALIZED);
gregor kowski035d0242009-08-19 22:35:45 +0200871
872 keymac_write(dev, index, NULL); /* First zero out mac to avoid race */
873
874 rx_tkip_phase1_write(dev, index, iv32, phase1key);
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100875 /* only pairwise TKIP keys are supported right now */
876 if (WARN_ON(!sta))
Michael Buesch96869a32010-01-24 13:13:32 +0100877 return;
Johannes Bergb3fbdcf2010-01-21 11:40:47 +0100878 keymac_write(dev, index, sta->addr);
gregor kowski035d0242009-08-19 22:35:45 +0200879}
880
Michael Buesche4d6b792007-09-18 15:39:42 -0400881static void do_key_write(struct b43_wldev *dev,
882 u8 index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800883 const u8 *key, size_t key_len, const u8 *mac_addr)
Michael Buesche4d6b792007-09-18 15:39:42 -0400884{
885 u8 buf[B43_SEC_KEYSIZE] = { 0, };
Michael Buesch66d2d082009-08-06 10:36:50 +0200886 u8 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
Michael Buesche4d6b792007-09-18 15:39:42 -0400887
888 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200889 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400890
Michael Buesch66d2d082009-08-06 10:36:50 +0200891 B43_WARN_ON(index >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400892 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
893
Michael Buesch66d2d082009-08-06 10:36:50 +0200894 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400895 keymac_write(dev, index, NULL); /* First zero out mac. */
gregor kowski035d0242009-08-19 22:35:45 +0200896 if (algorithm == B43_SEC_ALGO_TKIP) {
897 /*
898 * We should provide an initial iv32, phase1key pair.
899 * We could start with iv32=0 and compute the corresponding
900 * phase1key, but this means calling ieee80211_get_tkip_key
901 * with a fake skb (or export other tkip function).
902 * Because we are lazy we hope iv32 won't start with
903 * 0xffffffff and let's b43_op_update_tkip_key provide a
904 * correct pair.
905 */
906 rx_tkip_phase1_write(dev, index, 0xffffffff, (u16*)buf);
907 } else if (index >= pairwise_keys_start) /* clear it */
908 rx_tkip_phase1_write(dev, index, 0, NULL);
Michael Buesche4d6b792007-09-18 15:39:42 -0400909 if (key)
910 memcpy(buf, key, key_len);
911 key_write(dev, index, algorithm, buf);
Michael Buesch66d2d082009-08-06 10:36:50 +0200912 if (index >= pairwise_keys_start)
Michael Buesche4d6b792007-09-18 15:39:42 -0400913 keymac_write(dev, index, mac_addr);
914
915 dev->key[index].algorithm = algorithm;
916}
917
918static int b43_key_write(struct b43_wldev *dev,
919 int index, u8 algorithm,
John Daiker99da1852009-02-24 02:16:42 -0800920 const u8 *key, size_t key_len,
921 const u8 *mac_addr,
Michael Buesche4d6b792007-09-18 15:39:42 -0400922 struct ieee80211_key_conf *keyconf)
923{
924 int i;
Michael Buesch66d2d082009-08-06 10:36:50 +0200925 int pairwise_keys_start;
Michael Buesche4d6b792007-09-18 15:39:42 -0400926
gregor kowski035d0242009-08-19 22:35:45 +0200927 /* For ALG_TKIP the key is encoded as a 256-bit (32 byte) data block:
928 * - Temporal Encryption Key (128 bits)
929 * - Temporal Authenticator Tx MIC Key (64 bits)
930 * - Temporal Authenticator Rx MIC Key (64 bits)
931 *
932 * Hardware only store TEK
933 */
934 if (algorithm == B43_SEC_ALGO_TKIP && key_len == 32)
935 key_len = 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400936 if (key_len > B43_SEC_KEYSIZE)
937 return -EINVAL;
Michael Buesch66d2d082009-08-06 10:36:50 +0200938 for (i = 0; i < ARRAY_SIZE(dev->key); i++) {
Michael Buesche4d6b792007-09-18 15:39:42 -0400939 /* Check that we don't already have this key. */
940 B43_WARN_ON(dev->key[i].keyconf == keyconf);
941 }
942 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100943 /* Pairwise key. Get an empty slot for the key. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400944 if (b43_new_kidx_api(dev))
Michael Buesch66d2d082009-08-06 10:36:50 +0200945 pairwise_keys_start = B43_NR_GROUP_KEYS;
Michael Buesche4d6b792007-09-18 15:39:42 -0400946 else
Michael Buesch66d2d082009-08-06 10:36:50 +0200947 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
948 for (i = pairwise_keys_start;
949 i < pairwise_keys_start + B43_NR_PAIRWISE_KEYS;
950 i++) {
951 B43_WARN_ON(i >= ARRAY_SIZE(dev->key));
Michael Buesche4d6b792007-09-18 15:39:42 -0400952 if (!dev->key[i].keyconf) {
953 /* found empty */
954 index = i;
955 break;
956 }
957 }
958 if (index < 0) {
Michael Buesche808e582008-12-19 21:30:52 +0100959 b43warn(dev->wl, "Out of hardware key memory\n");
Michael Buesche4d6b792007-09-18 15:39:42 -0400960 return -ENOSPC;
961 }
962 } else
963 B43_WARN_ON(index > 3);
964
965 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
966 if ((index <= 3) && !b43_new_kidx_api(dev)) {
967 /* Default RX key */
968 B43_WARN_ON(mac_addr);
969 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
970 }
971 keyconf->hw_key_idx = index;
972 dev->key[index].keyconf = keyconf;
973
974 return 0;
975}
976
977static int b43_key_clear(struct b43_wldev *dev, int index)
978{
Michael Buesch66d2d082009-08-06 10:36:50 +0200979 if (B43_WARN_ON((index < 0) || (index >= ARRAY_SIZE(dev->key))))
Michael Buesche4d6b792007-09-18 15:39:42 -0400980 return -EINVAL;
981 do_key_write(dev, index, B43_SEC_ALGO_NONE,
982 NULL, B43_SEC_KEYSIZE, NULL);
983 if ((index <= 3) && !b43_new_kidx_api(dev)) {
984 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
985 NULL, B43_SEC_KEYSIZE, NULL);
986 }
987 dev->key[index].keyconf = NULL;
988
989 return 0;
990}
991
992static void b43_clear_keys(struct b43_wldev *dev)
993{
Michael Buesch66d2d082009-08-06 10:36:50 +0200994 int i, count;
Michael Buesche4d6b792007-09-18 15:39:42 -0400995
Michael Buesch66d2d082009-08-06 10:36:50 +0200996 if (b43_new_kidx_api(dev))
997 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
998 else
999 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1000 for (i = 0; i < count; i++)
Michael Buesche4d6b792007-09-18 15:39:42 -04001001 b43_key_clear(dev, i);
1002}
1003
Michael Buesch9cf7f242008-12-19 20:24:30 +01001004static void b43_dump_keymemory(struct b43_wldev *dev)
1005{
Michael Buesch66d2d082009-08-06 10:36:50 +02001006 unsigned int i, index, count, offset, pairwise_keys_start;
Michael Buesch9cf7f242008-12-19 20:24:30 +01001007 u8 mac[ETH_ALEN];
1008 u16 algo;
1009 u32 rcmta0;
1010 u16 rcmta1;
1011 u64 hf;
1012 struct b43_key *key;
1013
1014 if (!b43_debug(dev, B43_DBG_KEYS))
1015 return;
1016
1017 hf = b43_hf_read(dev);
1018 b43dbg(dev->wl, "Hardware key memory dump: USEDEFKEYS=%u\n",
1019 !!(hf & B43_HF_USEDEFKEYS));
Michael Buesch66d2d082009-08-06 10:36:50 +02001020 if (b43_new_kidx_api(dev)) {
1021 pairwise_keys_start = B43_NR_GROUP_KEYS;
1022 count = B43_NR_GROUP_KEYS + B43_NR_PAIRWISE_KEYS;
1023 } else {
1024 pairwise_keys_start = B43_NR_GROUP_KEYS * 2;
1025 count = B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS;
1026 }
1027 for (index = 0; index < count; index++) {
Michael Buesch9cf7f242008-12-19 20:24:30 +01001028 key = &(dev->key[index]);
1029 printk(KERN_DEBUG "Key slot %02u: %s",
1030 index, (key->keyconf == NULL) ? " " : "*");
1031 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
1032 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
1033 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1034 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1035 }
1036
1037 algo = b43_shm_read16(dev, B43_SHM_SHARED,
1038 B43_SHM_SH_KEYIDXBLOCK + (index * 2));
1039 printk(" Algo: %04X/%02X", algo, key->algorithm);
1040
Michael Buesch66d2d082009-08-06 10:36:50 +02001041 if (index >= pairwise_keys_start) {
gregor kowski035d0242009-08-19 22:35:45 +02001042 if (key->algorithm == B43_SEC_ALGO_TKIP) {
1043 printk(" TKIP: ");
1044 offset = B43_SHM_SH_TKIPTSCTTAK + (index - 4) * (10 + 4);
1045 for (i = 0; i < 14; i += 2) {
1046 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, offset + i);
1047 printk("%02X%02X", (tmp & 0xFF), ((tmp >> 8) & 0xFF));
1048 }
1049 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01001050 rcmta0 = b43_shm_read32(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001051 ((index - pairwise_keys_start) * 2) + 0);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001052 rcmta1 = b43_shm_read16(dev, B43_SHM_RCMTA,
Michael Buesch66d2d082009-08-06 10:36:50 +02001053 ((index - pairwise_keys_start) * 2) + 1);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001054 *((__le32 *)(&mac[0])) = cpu_to_le32(rcmta0);
1055 *((__le16 *)(&mac[4])) = cpu_to_le16(rcmta1);
Johannes Berge91d8332009-07-15 17:21:41 +02001056 printk(" MAC: %pM", mac);
Michael Buesch9cf7f242008-12-19 20:24:30 +01001057 } else
1058 printk(" DEFAULT KEY");
1059 printk("\n");
1060 }
1061}
1062
Michael Buesche4d6b792007-09-18 15:39:42 -04001063void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
1064{
1065 u32 macctl;
1066 u16 ucstat;
1067 bool hwps;
1068 bool awake;
1069 int i;
1070
1071 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1072 (ps_flags & B43_PS_DISABLED));
1073 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1074
1075 if (ps_flags & B43_PS_ENABLED) {
1076 hwps = 1;
1077 } else if (ps_flags & B43_PS_DISABLED) {
1078 hwps = 0;
1079 } else {
1080 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1081 // and thus is not an AP and we are associated, set bit 25
1082 }
1083 if (ps_flags & B43_PS_AWAKE) {
1084 awake = 1;
1085 } else if (ps_flags & B43_PS_ASLEEP) {
1086 awake = 0;
1087 } else {
1088 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1089 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1090 // successful, set bit26
1091 }
1092
1093/* FIXME: For now we force awake-on and hwps-off */
1094 hwps = 0;
1095 awake = 1;
1096
1097 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1098 if (hwps)
1099 macctl |= B43_MACCTL_HWPS;
1100 else
1101 macctl &= ~B43_MACCTL_HWPS;
1102 if (awake)
1103 macctl |= B43_MACCTL_AWAKE;
1104 else
1105 macctl &= ~B43_MACCTL_AWAKE;
1106 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1107 /* Commit write */
1108 b43_read32(dev, B43_MMIO_MACCTL);
1109 if (awake && dev->dev->id.revision >= 5) {
1110 /* Wait for the microcode to wake up. */
1111 for (i = 0; i < 100; i++) {
1112 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1113 B43_SHM_SH_UCODESTAT);
1114 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1115 break;
1116 udelay(10);
1117 }
1118 }
1119}
1120
Michael Buesche4d6b792007-09-18 15:39:42 -04001121void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1122{
1123 u32 tmslow;
1124 u32 macctl;
1125
1126 flags |= B43_TMSLOW_PHYCLKEN;
1127 flags |= B43_TMSLOW_PHYRESET;
1128 ssb_device_enable(dev->dev, flags);
1129 msleep(2); /* Wait for the PLL to turn on. */
1130
1131 /* Now take the PHY out of Reset again */
1132 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1133 tmslow |= SSB_TMSLOW_FGC;
1134 tmslow &= ~B43_TMSLOW_PHYRESET;
1135 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1136 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1137 msleep(1);
1138 tmslow &= ~SSB_TMSLOW_FGC;
1139 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1140 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1141 msleep(1);
1142
Michael Bueschfb111372008-09-02 13:00:34 +02001143 /* Turn Analog ON, but only if we already know the PHY-type.
1144 * This protects against very early setup where we don't know the
1145 * PHY-type, yet. wireless_core_reset will be called once again later,
1146 * when we know the PHY-type. */
1147 if (dev->phy.ops)
Michael Bueschcb24f572008-09-03 12:12:20 +02001148 dev->phy.ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001149
1150 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1151 macctl &= ~B43_MACCTL_GMODE;
1152 if (flags & B43_TMSLOW_GMODE)
1153 macctl |= B43_MACCTL_GMODE;
1154 macctl |= B43_MACCTL_IHR_ENABLED;
1155 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1156}
1157
1158static void handle_irq_transmit_status(struct b43_wldev *dev)
1159{
1160 u32 v0, v1;
1161 u16 tmp;
1162 struct b43_txstatus stat;
1163
1164 while (1) {
1165 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1166 if (!(v0 & 0x00000001))
1167 break;
1168 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1169
1170 stat.cookie = (v0 >> 16);
1171 stat.seq = (v1 & 0x0000FFFF);
1172 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1173 tmp = (v0 & 0x0000FFFF);
1174 stat.frame_count = ((tmp & 0xF000) >> 12);
1175 stat.rts_count = ((tmp & 0x0F00) >> 8);
1176 stat.supp_reason = ((tmp & 0x001C) >> 2);
1177 stat.pm_indicated = !!(tmp & 0x0080);
1178 stat.intermediate = !!(tmp & 0x0040);
1179 stat.for_ampdu = !!(tmp & 0x0020);
1180 stat.acked = !!(tmp & 0x0002);
1181
1182 b43_handle_txstatus(dev, &stat);
1183 }
1184}
1185
1186static void drain_txstatus_queue(struct b43_wldev *dev)
1187{
1188 u32 dummy;
1189
1190 if (dev->dev->id.revision < 5)
1191 return;
1192 /* Read all entries from the microcode TXstatus FIFO
1193 * and throw them away.
1194 */
1195 while (1) {
1196 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1197 if (!(dummy & 0x00000001))
1198 break;
1199 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1200 }
1201}
1202
1203static u32 b43_jssi_read(struct b43_wldev *dev)
1204{
1205 u32 val = 0;
1206
1207 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1208 val <<= 16;
1209 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1210
1211 return val;
1212}
1213
1214static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1215{
1216 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1217 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1218}
1219
1220static void b43_generate_noise_sample(struct b43_wldev *dev)
1221{
1222 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001223 b43_write32(dev, B43_MMIO_MACCMD,
1224 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001225}
1226
1227static void b43_calculate_link_quality(struct b43_wldev *dev)
1228{
1229 /* Top half of Link Quality calculation. */
1230
Michael Bueschef1a6282008-08-27 18:53:02 +02001231 if (dev->phy.type != B43_PHYTYPE_G)
1232 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001233 if (dev->noisecalc.calculation_running)
1234 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001235 dev->noisecalc.calculation_running = 1;
1236 dev->noisecalc.nr_samples = 0;
1237
1238 b43_generate_noise_sample(dev);
1239}
1240
1241static void handle_irq_noise(struct b43_wldev *dev)
1242{
Michael Bueschef1a6282008-08-27 18:53:02 +02001243 struct b43_phy_g *phy = dev->phy.g;
Michael Buesche4d6b792007-09-18 15:39:42 -04001244 u16 tmp;
1245 u8 noise[4];
1246 u8 i, j;
1247 s32 average;
1248
1249 /* Bottom half of Link Quality calculation. */
1250
Michael Bueschef1a6282008-08-27 18:53:02 +02001251 if (dev->phy.type != B43_PHYTYPE_G)
1252 return;
1253
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001254 /* Possible race condition: It might be possible that the user
1255 * changed to a different channel in the meantime since we
1256 * started the calculation. We ignore that fact, since it's
1257 * not really that much of a problem. The background noise is
1258 * an estimation only anyway. Slightly wrong results will get damped
1259 * by the averaging of the 8 sample rounds. Additionally the
1260 * value is shortlived. So it will be replaced by the next noise
1261 * calculation round soon. */
1262
Michael Buesche4d6b792007-09-18 15:39:42 -04001263 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001264 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001265 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1266 noise[2] == 0x7F || noise[3] == 0x7F)
1267 goto generate_new;
1268
1269 /* Get the noise samples. */
1270 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1271 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001272 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1273 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1274 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1275 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001276 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1277 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1278 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1279 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1280 dev->noisecalc.nr_samples++;
1281 if (dev->noisecalc.nr_samples == 8) {
1282 /* Calculate the Link Quality by the noise samples. */
1283 average = 0;
1284 for (i = 0; i < 8; i++) {
1285 for (j = 0; j < 4; j++)
1286 average += dev->noisecalc.samples[i][j];
1287 }
1288 average /= (8 * 4);
1289 average *= 125;
1290 average += 64;
1291 average /= 128;
1292 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1293 tmp = (tmp / 128) & 0x1F;
1294 if (tmp >= 8)
1295 average += 2;
1296 else
1297 average -= 25;
1298 if (tmp == 8)
1299 average -= 72;
1300 else
1301 average -= 48;
1302
1303 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001304 dev->noisecalc.calculation_running = 0;
1305 return;
1306 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001307generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001308 b43_generate_noise_sample(dev);
1309}
1310
1311static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1312{
Johannes Berg05c914f2008-09-11 00:01:58 +02001313 if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001314 ///TODO: PS TBTT
1315 } else {
1316 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1317 b43_power_saving_ctl_bits(dev, 0);
1318 }
Johannes Berg05c914f2008-09-11 00:01:58 +02001319 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001320 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001321}
1322
1323static void handle_irq_atim_end(struct b43_wldev *dev)
1324{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001325 if (dev->dfq_valid) {
1326 b43_write32(dev, B43_MMIO_MACCMD,
1327 b43_read32(dev, B43_MMIO_MACCMD)
1328 | B43_MACCMD_DFQ_VALID);
1329 dev->dfq_valid = 0;
1330 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001331}
1332
1333static void handle_irq_pmq(struct b43_wldev *dev)
1334{
1335 u32 tmp;
1336
1337 //TODO: AP mode.
1338
1339 while (1) {
1340 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1341 if (!(tmp & 0x00000008))
1342 break;
1343 }
1344 /* 16bit write is odd, but correct. */
1345 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1346}
1347
1348static void b43_write_template_common(struct b43_wldev *dev,
John Daiker99da1852009-02-24 02:16:42 -08001349 const u8 *data, u16 size,
Michael Buesche4d6b792007-09-18 15:39:42 -04001350 u16 ram_offset,
1351 u16 shm_size_offset, u8 rate)
1352{
1353 u32 i, tmp;
1354 struct b43_plcp_hdr4 plcp;
1355
1356 plcp.data = 0;
1357 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1358 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1359 ram_offset += sizeof(u32);
1360 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1361 * So leave the first two bytes of the next write blank.
1362 */
1363 tmp = (u32) (data[0]) << 16;
1364 tmp |= (u32) (data[1]) << 24;
1365 b43_ram_write(dev, ram_offset, tmp);
1366 ram_offset += sizeof(u32);
1367 for (i = 2; i < size; i += sizeof(u32)) {
1368 tmp = (u32) (data[i + 0]);
1369 if (i + 1 < size)
1370 tmp |= (u32) (data[i + 1]) << 8;
1371 if (i + 2 < size)
1372 tmp |= (u32) (data[i + 2]) << 16;
1373 if (i + 3 < size)
1374 tmp |= (u32) (data[i + 3]) << 24;
1375 b43_ram_write(dev, ram_offset + i - 2, tmp);
1376 }
1377 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1378 size + sizeof(struct b43_plcp_hdr6));
1379}
1380
Michael Buesch5042c502008-04-05 15:05:00 +02001381/* Check if the use of the antenna that ieee80211 told us to
1382 * use is possible. This will fall back to DEFAULT.
1383 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1384u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1385 u8 antenna_nr)
1386{
1387 u8 antenna_mask;
1388
1389 if (antenna_nr == 0) {
1390 /* Zero means "use default antenna". That's always OK. */
1391 return 0;
1392 }
1393
1394 /* Get the mask of available antennas. */
1395 if (dev->phy.gmode)
1396 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1397 else
1398 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1399
1400 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1401 /* This antenna is not available. Fall back to default. */
1402 return 0;
1403 }
1404
1405 return antenna_nr;
1406}
1407
Michael Buesch5042c502008-04-05 15:05:00 +02001408/* Convert a b43 antenna number value to the PHY TX control value. */
1409static u16 b43_antenna_to_phyctl(int antenna)
1410{
1411 switch (antenna) {
1412 case B43_ANTENNA0:
1413 return B43_TXH_PHY_ANT0;
1414 case B43_ANTENNA1:
1415 return B43_TXH_PHY_ANT1;
1416 case B43_ANTENNA2:
1417 return B43_TXH_PHY_ANT2;
1418 case B43_ANTENNA3:
1419 return B43_TXH_PHY_ANT3;
Gábor Stefanik64e368b2009-08-27 22:49:49 +02001420 case B43_ANTENNA_AUTO0:
1421 case B43_ANTENNA_AUTO1:
Michael Buesch5042c502008-04-05 15:05:00 +02001422 return B43_TXH_PHY_ANT01AUTO;
1423 }
1424 B43_WARN_ON(1);
1425 return 0;
1426}
1427
Michael Buesche4d6b792007-09-18 15:39:42 -04001428static void b43_write_beacon_template(struct b43_wldev *dev,
1429 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001430 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001431{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001432 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001433 const struct ieee80211_mgmt *bcn;
1434 const u8 *ie;
1435 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001436 unsigned int rate;
1437 u16 ctl;
1438 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001439 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001440
Michael Buesche66fee62007-12-26 17:47:10 +01001441 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1442 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001443 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001444 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001445
1446 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001447 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001448
Michael Buesch5042c502008-04-05 15:05:00 +02001449 /* Write the PHY TX control parameters. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02001450 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch5042c502008-04-05 15:05:00 +02001451 antenna = b43_antenna_to_phyctl(antenna);
1452 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1453 /* We can't send beacons with short preamble. Would get PHY errors. */
1454 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1455 ctl &= ~B43_TXH_PHY_ANT;
1456 ctl &= ~B43_TXH_PHY_ENC;
1457 ctl |= antenna;
1458 if (b43_is_cck_rate(rate))
1459 ctl |= B43_TXH_PHY_ENC_CCK;
1460 else
1461 ctl |= B43_TXH_PHY_ENC_OFDM;
1462 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1463
Michael Buesche66fee62007-12-26 17:47:10 +01001464 /* Find the position of the TIM and the DTIM_period value
1465 * and write them to SHM. */
1466 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001467 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1468 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001469 uint8_t ie_id, ie_len;
1470
1471 ie_id = ie[i];
1472 ie_len = ie[i + 1];
1473 if (ie_id == 5) {
1474 u16 tim_position;
1475 u16 dtim_period;
1476 /* This is the TIM Information Element */
1477
1478 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001479 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001480 break;
1481 /* A valid TIM is at least 4 bytes long. */
1482 if (ie_len < 4)
1483 break;
1484 tim_found = 1;
1485
1486 tim_position = sizeof(struct b43_plcp_hdr6);
1487 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1488 tim_position += i;
1489
1490 dtim_period = ie[i + 3];
1491
1492 b43_shm_write16(dev, B43_SHM_SHARED,
1493 B43_SHM_SH_TIMBPOS, tim_position);
1494 b43_shm_write16(dev, B43_SHM_SHARED,
1495 B43_SHM_SH_DTIMPER, dtim_period);
1496 break;
1497 }
1498 i += ie_len + 2;
1499 }
1500 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001501 /*
1502 * If ucode wants to modify TIM do it behind the beacon, this
1503 * will happen, for example, when doing mesh networking.
1504 */
1505 b43_shm_write16(dev, B43_SHM_SHARED,
1506 B43_SHM_SH_TIMBPOS,
1507 len + sizeof(struct b43_plcp_hdr6));
1508 b43_shm_write16(dev, B43_SHM_SHARED,
1509 B43_SHM_SH_DTIMPER, 0);
1510 }
1511 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001512}
1513
Michael Buesch6b4bec02008-05-20 12:16:28 +02001514static void b43_upload_beacon0(struct b43_wldev *dev)
1515{
1516 struct b43_wl *wl = dev->wl;
1517
1518 if (wl->beacon0_uploaded)
1519 return;
1520 b43_write_beacon_template(dev, 0x68, 0x18);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001521 wl->beacon0_uploaded = 1;
1522}
1523
1524static void b43_upload_beacon1(struct b43_wldev *dev)
1525{
1526 struct b43_wl *wl = dev->wl;
1527
1528 if (wl->beacon1_uploaded)
1529 return;
1530 b43_write_beacon_template(dev, 0x468, 0x1A);
1531 wl->beacon1_uploaded = 1;
1532}
1533
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001534static void handle_irq_beacon(struct b43_wldev *dev)
1535{
1536 struct b43_wl *wl = dev->wl;
1537 u32 cmd, beacon0_valid, beacon1_valid;
1538
Johannes Berg05c914f2008-09-11 00:01:58 +02001539 if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
1540 !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001541 return;
1542
1543 /* This is the bottom half of the asynchronous beacon update. */
1544
1545 /* Ignore interrupt in the future. */
Michael Buesch13790722009-04-08 21:26:27 +02001546 dev->irq_mask &= ~B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001547
1548 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1549 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1550 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1551
1552 /* Schedule interrupt manually, if busy. */
1553 if (beacon0_valid && beacon1_valid) {
1554 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
Michael Buesch13790722009-04-08 21:26:27 +02001555 dev->irq_mask |= B43_IRQ_BEACON;
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001556 return;
1557 }
1558
Michael Buesch6b4bec02008-05-20 12:16:28 +02001559 if (unlikely(wl->beacon_templates_virgin)) {
1560 /* We never uploaded a beacon before.
1561 * Upload both templates now, but only mark one valid. */
1562 wl->beacon_templates_virgin = 0;
1563 b43_upload_beacon0(dev);
1564 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001565 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1566 cmd |= B43_MACCMD_BEACON0_VALID;
1567 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec02008-05-20 12:16:28 +02001568 } else {
1569 if (!beacon0_valid) {
1570 b43_upload_beacon0(dev);
1571 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1572 cmd |= B43_MACCMD_BEACON0_VALID;
1573 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1574 } else if (!beacon1_valid) {
1575 b43_upload_beacon1(dev);
1576 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1577 cmd |= B43_MACCMD_BEACON1_VALID;
1578 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001579 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001580 }
1581}
1582
Michael Buesch36dbd952009-09-04 22:51:29 +02001583static void b43_do_beacon_update_trigger_work(struct b43_wldev *dev)
1584{
1585 u32 old_irq_mask = dev->irq_mask;
1586
1587 /* update beacon right away or defer to irq */
1588 handle_irq_beacon(dev);
1589 if (old_irq_mask != dev->irq_mask) {
1590 /* The handler updated the IRQ mask. */
1591 B43_WARN_ON(!dev->irq_mask);
1592 if (b43_read32(dev, B43_MMIO_GEN_IRQ_MASK)) {
1593 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
1594 } else {
1595 /* Device interrupts are currently disabled. That means
1596 * we just ran the hardirq handler and scheduled the
1597 * IRQ thread. The thread will write the IRQ mask when
1598 * it finished, so there's nothing to do here. Writing
1599 * the mask _here_ would incorrectly re-enable IRQs. */
1600 }
1601 }
1602}
1603
Michael Buescha82d9922008-04-04 21:40:06 +02001604static void b43_beacon_update_trigger_work(struct work_struct *work)
1605{
1606 struct b43_wl *wl = container_of(work, struct b43_wl,
1607 beacon_update_trigger);
1608 struct b43_wldev *dev;
1609
1610 mutex_lock(&wl->mutex);
1611 dev = wl->current_dev;
1612 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001613 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02001614 /* wl->mutex is enough. */
1615 b43_do_beacon_update_trigger_work(dev);
1616 mmiowb();
1617 } else {
1618 spin_lock_irq(&wl->hardirq_lock);
1619 b43_do_beacon_update_trigger_work(dev);
1620 mmiowb();
1621 spin_unlock_irq(&wl->hardirq_lock);
1622 }
Michael Buescha82d9922008-04-04 21:40:06 +02001623 }
1624 mutex_unlock(&wl->mutex);
1625}
1626
Michael Bueschd4df6f12007-12-26 18:04:14 +01001627/* Asynchronously update the packet templates in template RAM.
Michael Buesch36dbd952009-09-04 22:51:29 +02001628 * Locking: Requires wl->mutex to be locked. */
Johannes Berg9d139c82008-07-09 14:40:37 +02001629static void b43_update_templates(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04001630{
Johannes Berg9d139c82008-07-09 14:40:37 +02001631 struct sk_buff *beacon;
1632
Michael Buesche66fee62007-12-26 17:47:10 +01001633 /* This is the top half of the ansynchronous beacon update.
1634 * The bottom half is the beacon IRQ.
1635 * Beacon update must be asynchronous to avoid sending an
1636 * invalid beacon. This can happen for example, if the firmware
1637 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001638
Johannes Berg9d139c82008-07-09 14:40:37 +02001639 /* We could modify the existing beacon and set the aid bit in
1640 * the TIM field, but that would probably require resizing and
1641 * moving of data within the beacon template.
1642 * Simply request a new beacon and let mac80211 do the hard work. */
1643 beacon = ieee80211_beacon_get(wl->hw, wl->vif);
1644 if (unlikely(!beacon))
1645 return;
1646
Michael Buesche66fee62007-12-26 17:47:10 +01001647 if (wl->current_beacon)
1648 dev_kfree_skb_any(wl->current_beacon);
1649 wl->current_beacon = beacon;
1650 wl->beacon0_uploaded = 0;
1651 wl->beacon1_uploaded = 0;
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04001652 ieee80211_queue_work(wl->hw, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001653}
1654
Michael Buesche4d6b792007-09-18 15:39:42 -04001655static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1656{
1657 b43_time_lock(dev);
1658 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001659 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1660 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001661 } else {
1662 b43_write16(dev, 0x606, (beacon_int >> 6));
1663 b43_write16(dev, 0x610, beacon_int);
1664 }
1665 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001666 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001667}
1668
Michael Bueschafa83e22008-05-19 23:51:37 +02001669static void b43_handle_firmware_panic(struct b43_wldev *dev)
1670{
1671 u16 reason;
1672
1673 /* Read the register that contains the reason code for the panic. */
1674 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1675 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1676
1677 switch (reason) {
1678 default:
1679 b43dbg(dev->wl, "The panic reason is unknown.\n");
1680 /* fallthrough */
1681 case B43_FWPANIC_DIE:
1682 /* Do not restart the controller or firmware.
1683 * The device is nonfunctional from now on.
1684 * Restarting would result in this panic to trigger again,
1685 * so we avoid that recursion. */
1686 break;
1687 case B43_FWPANIC_RESTART:
1688 b43_controller_restart(dev, "Microcode panic");
1689 break;
1690 }
1691}
1692
Michael Buesche4d6b792007-09-18 15:39:42 -04001693static void handle_irq_ucode_debug(struct b43_wldev *dev)
1694{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001695 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001696 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001697 __le16 *buf;
1698
1699 /* The proprietary firmware doesn't have this IRQ. */
1700 if (!dev->fw.opensource)
1701 return;
1702
Michael Bueschafa83e22008-05-19 23:51:37 +02001703 /* Read the register that contains the reason code for this IRQ. */
1704 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1705
Michael Buesche48b0ee2008-05-17 22:44:35 +02001706 switch (reason) {
1707 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001708 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001709 break;
1710 case B43_DEBUGIRQ_DUMP_SHM:
1711 if (!B43_DEBUG)
1712 break; /* Only with driver debugging enabled. */
1713 buf = kmalloc(4096, GFP_ATOMIC);
1714 if (!buf) {
1715 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1716 goto out;
1717 }
1718 for (i = 0; i < 4096; i += 2) {
1719 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1720 buf[i / 2] = cpu_to_le16(tmp);
1721 }
1722 b43info(dev->wl, "Shared memory dump:\n");
1723 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1724 16, 2, buf, 4096, 1);
1725 kfree(buf);
1726 break;
1727 case B43_DEBUGIRQ_DUMP_REGS:
1728 if (!B43_DEBUG)
1729 break; /* Only with driver debugging enabled. */
1730 b43info(dev->wl, "Microcode register dump:\n");
1731 for (i = 0, cnt = 0; i < 64; i++) {
1732 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1733 if (cnt == 0)
1734 printk(KERN_INFO);
1735 printk("r%02u: 0x%04X ", i, tmp);
1736 cnt++;
1737 if (cnt == 6) {
1738 printk("\n");
1739 cnt = 0;
1740 }
1741 }
1742 printk("\n");
1743 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001744 case B43_DEBUGIRQ_MARKER:
1745 if (!B43_DEBUG)
1746 break; /* Only with driver debugging enabled. */
1747 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1748 B43_MARKER_ID_REG);
1749 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1750 B43_MARKER_LINE_REG);
1751 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1752 "at line number %u\n",
1753 marker_id, marker_line);
1754 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001755 default:
1756 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1757 reason);
1758 }
1759out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001760 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1761 b43_shm_write16(dev, B43_SHM_SCRATCH,
1762 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001763}
1764
Michael Buesch36dbd952009-09-04 22:51:29 +02001765static void b43_do_interrupt_thread(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04001766{
1767 u32 reason;
1768 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1769 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001770 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001771
Michael Buesch36dbd952009-09-04 22:51:29 +02001772 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
1773 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001774
1775 reason = dev->irq_reason;
1776 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1777 dma_reason[i] = dev->dma_reason[i];
1778 merged_dma_reason |= dma_reason[i];
1779 }
1780
1781 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1782 b43err(dev->wl, "MAC transmission error\n");
1783
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001784 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001785 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001786 rmb();
1787 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1788 atomic_set(&dev->phy.txerr_cnt,
1789 B43_PHY_TX_BADNESS_LIMIT);
1790 b43err(dev->wl, "Too many PHY TX errors, "
1791 "restarting the controller\n");
1792 b43_controller_restart(dev, "PHY TX errors");
1793 }
1794 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001795
1796 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1797 B43_DMAIRQ_NONFATALMASK))) {
1798 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1799 b43err(dev->wl, "Fatal DMA error: "
1800 "0x%08X, 0x%08X, 0x%08X, "
1801 "0x%08X, 0x%08X, 0x%08X\n",
1802 dma_reason[0], dma_reason[1],
1803 dma_reason[2], dma_reason[3],
1804 dma_reason[4], dma_reason[5]);
Larry Finger214ac9a2009-12-09 13:25:56 -06001805 b43err(dev->wl, "This device does not support DMA "
1806 "on your system. Please use PIO instead.\n");
Larry Fingerb02914a2009-12-10 17:35:01 -06001807 b43err(dev->wl, "Unload the b43 module and reload "
1808 "with 'pio=1'\n");
Michael Buesche4d6b792007-09-18 15:39:42 -04001809 return;
1810 }
1811 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1812 b43err(dev->wl, "DMA error: "
1813 "0x%08X, 0x%08X, 0x%08X, "
1814 "0x%08X, 0x%08X, 0x%08X\n",
1815 dma_reason[0], dma_reason[1],
1816 dma_reason[2], dma_reason[3],
1817 dma_reason[4], dma_reason[5]);
1818 }
1819 }
1820
1821 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1822 handle_irq_ucode_debug(dev);
1823 if (reason & B43_IRQ_TBTT_INDI)
1824 handle_irq_tbtt_indication(dev);
1825 if (reason & B43_IRQ_ATIM_END)
1826 handle_irq_atim_end(dev);
1827 if (reason & B43_IRQ_BEACON)
1828 handle_irq_beacon(dev);
1829 if (reason & B43_IRQ_PMQ)
1830 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001831 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1832 ;/* TODO */
1833 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001834 handle_irq_noise(dev);
1835
1836 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001837 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1838 if (b43_using_pio_transfers(dev))
1839 b43_pio_rx(dev->pio.rx_queue);
1840 else
1841 b43_dma_rx(dev->dma.rx_ring);
1842 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001843 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1844 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001845 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001846 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1847 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1848
Michael Buesch21954c32007-09-27 15:31:40 +02001849 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001850 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001851
Michael Buesch36dbd952009-09-04 22:51:29 +02001852 /* Re-enable interrupts on the device by restoring the current interrupt mask. */
Michael Buesch13790722009-04-08 21:26:27 +02001853 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesch990b86f2009-09-12 00:48:03 +02001854
1855#if B43_DEBUG
1856 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
1857 dev->irq_count++;
1858 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
1859 if (reason & (1 << i))
1860 dev->irq_bit_count[i]++;
1861 }
1862 }
1863#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04001864}
1865
Michael Buesch36dbd952009-09-04 22:51:29 +02001866/* Interrupt thread handler. Handles device interrupts in thread context. */
1867static irqreturn_t b43_interrupt_thread_handler(int irq, void *dev_id)
Michael Buesche4d6b792007-09-18 15:39:42 -04001868{
Michael Buesche4d6b792007-09-18 15:39:42 -04001869 struct b43_wldev *dev = dev_id;
Michael Buesch36dbd952009-09-04 22:51:29 +02001870
1871 mutex_lock(&dev->wl->mutex);
1872 b43_do_interrupt_thread(dev);
1873 mmiowb();
1874 mutex_unlock(&dev->wl->mutex);
1875
1876 return IRQ_HANDLED;
1877}
1878
1879static irqreturn_t b43_do_interrupt(struct b43_wldev *dev)
1880{
Michael Buesche4d6b792007-09-18 15:39:42 -04001881 u32 reason;
1882
Michael Buesch36dbd952009-09-04 22:51:29 +02001883 /* This code runs under wl->hardirq_lock, but _only_ on non-SDIO busses.
1884 * On SDIO, this runs under wl->mutex. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001885
Michael Buesche4d6b792007-09-18 15:39:42 -04001886 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1887 if (reason == 0xffffffff) /* shared IRQ */
Michael Buesch36dbd952009-09-04 22:51:29 +02001888 return IRQ_NONE;
Michael Buesch13790722009-04-08 21:26:27 +02001889 reason &= dev->irq_mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04001890 if (!reason)
Michael Buesch36dbd952009-09-04 22:51:29 +02001891 return IRQ_HANDLED;
Michael Buesche4d6b792007-09-18 15:39:42 -04001892
1893 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1894 & 0x0001DC00;
1895 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1896 & 0x0000DC00;
1897 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1898 & 0x0000DC00;
1899 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1900 & 0x0001DC00;
1901 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1902 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001903/* Unused ring
Michael Buesche4d6b792007-09-18 15:39:42 -04001904 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1905 & 0x0000DC00;
Michael Buesch13790722009-04-08 21:26:27 +02001906*/
Michael Buesche4d6b792007-09-18 15:39:42 -04001907
Michael Buesch36dbd952009-09-04 22:51:29 +02001908 /* ACK the interrupt. */
1909 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1910 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1911 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1912 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1913 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1914 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1915/* Unused ring
1916 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1917*/
1918
1919 /* Disable IRQs on the device. The IRQ thread handler will re-enable them. */
Michael Buesch13790722009-04-08 21:26:27 +02001920 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
Michael Buesch36dbd952009-09-04 22:51:29 +02001921 /* Save the reason bitmasks for the IRQ thread handler. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001922 dev->irq_reason = reason;
Michael Buesch36dbd952009-09-04 22:51:29 +02001923
1924 return IRQ_WAKE_THREAD;
1925}
1926
1927/* Interrupt handler top-half. This runs with interrupts disabled. */
1928static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1929{
1930 struct b43_wldev *dev = dev_id;
1931 irqreturn_t ret;
1932
1933 if (unlikely(b43_status(dev) < B43_STAT_STARTED))
1934 return IRQ_NONE;
1935
1936 spin_lock(&dev->wl->hardirq_lock);
1937 ret = b43_do_interrupt(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001938 mmiowb();
Michael Buesch36dbd952009-09-04 22:51:29 +02001939 spin_unlock(&dev->wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04001940
1941 return ret;
1942}
1943
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001944/* SDIO interrupt handler. This runs in process context. */
1945static void b43_sdio_interrupt_handler(struct b43_wldev *dev)
1946{
1947 struct b43_wl *wl = dev->wl;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001948 irqreturn_t ret;
1949
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001950 mutex_lock(&wl->mutex);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001951
1952 ret = b43_do_interrupt(dev);
1953 if (ret == IRQ_WAKE_THREAD)
1954 b43_do_interrupt_thread(dev);
1955
Albert Herranz3dbba8e2009-09-10 19:34:49 +02001956 mutex_unlock(&wl->mutex);
1957}
1958
Michael Buesch1a9f5092009-01-23 21:21:51 +01001959void b43_do_release_fw(struct b43_firmware_file *fw)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001960{
1961 release_firmware(fw->data);
1962 fw->data = NULL;
1963 fw->filename = NULL;
1964}
1965
Michael Buesche4d6b792007-09-18 15:39:42 -04001966static void b43_release_firmware(struct b43_wldev *dev)
1967{
Michael Buesch1a9f5092009-01-23 21:21:51 +01001968 b43_do_release_fw(&dev->fw.ucode);
1969 b43_do_release_fw(&dev->fw.pcm);
1970 b43_do_release_fw(&dev->fw.initvals);
1971 b43_do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001972}
1973
Michael Buescheb189d8b2008-01-28 14:47:41 -08001974static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001975{
Hannes Ederfc68ed42009-02-14 11:50:06 +00001976 const char text[] =
1977 "You must go to " \
1978 "http://wireless.kernel.org/en/users/Drivers/b43#devicefirmware " \
1979 "and download the correct firmware for this driver version. " \
1980 "Please carefully read all instructions on this website.\n";
Michael Buescheb189d8b2008-01-28 14:47:41 -08001981
Michael Buescheb189d8b2008-01-28 14:47:41 -08001982 if (error)
1983 b43err(wl, text);
1984 else
1985 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04001986}
1987
Michael Buesch1a9f5092009-01-23 21:21:51 +01001988int b43_do_request_fw(struct b43_request_fw_context *ctx,
1989 const char *name,
1990 struct b43_firmware_file *fw)
Michael Buesche4d6b792007-09-18 15:39:42 -04001991{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001992 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04001993 struct b43_fw_header *hdr;
1994 u32 size;
1995 int err;
1996
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001997 if (!name) {
1998 /* Don't fetch anything. Free possibly cached firmware. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01001999 /* FIXME: We should probably keep it anyway, to save some headache
2000 * on suspend/resume with multiband devices. */
2001 b43_do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002002 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002003 }
2004 if (fw->filename) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002005 if ((fw->type == ctx->req_type) &&
2006 (strcmp(fw->filename, name) == 0))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002007 return 0; /* Already have this fw. */
2008 /* Free the cached firmware first. */
Michael Buesch1a9f5092009-01-23 21:21:51 +01002009 /* FIXME: We should probably do this later after we successfully
2010 * got the new fw. This could reduce headache with multiband devices.
2011 * We could also redesign this to cache the firmware for all possible
2012 * bands all the time. */
2013 b43_do_release_fw(fw);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002014 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002015
Michael Buesch1a9f5092009-01-23 21:21:51 +01002016 switch (ctx->req_type) {
2017 case B43_FWTYPE_PROPRIETARY:
2018 snprintf(ctx->fwname, sizeof(ctx->fwname),
2019 "b43%s/%s.fw",
2020 modparam_fwpostfix, name);
2021 break;
2022 case B43_FWTYPE_OPENSOURCE:
2023 snprintf(ctx->fwname, sizeof(ctx->fwname),
2024 "b43-open%s/%s.fw",
2025 modparam_fwpostfix, name);
2026 break;
2027 default:
2028 B43_WARN_ON(1);
2029 return -ENOSYS;
2030 }
2031 err = request_firmware(&blob, ctx->fwname, ctx->dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002032 if (err == -ENOENT) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002033 snprintf(ctx->errors[ctx->req_type],
2034 sizeof(ctx->errors[ctx->req_type]),
2035 "Firmware file \"%s\" not found\n", ctx->fwname);
Michael Buesch68217832008-05-17 23:43:57 +02002036 return err;
2037 } else if (err) {
Michael Buesch1a9f5092009-01-23 21:21:51 +01002038 snprintf(ctx->errors[ctx->req_type],
2039 sizeof(ctx->errors[ctx->req_type]),
2040 "Firmware file \"%s\" request failed (err=%d)\n",
2041 ctx->fwname, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002042 return err;
2043 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002044 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002045 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002046 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002047 switch (hdr->type) {
2048 case B43_FW_TYPE_UCODE:
2049 case B43_FW_TYPE_PCM:
2050 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002051 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002052 goto err_format;
2053 /* fallthrough */
2054 case B43_FW_TYPE_IV:
2055 if (hdr->ver != 1)
2056 goto err_format;
2057 break;
2058 default:
2059 goto err_format;
2060 }
2061
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002062 fw->data = blob;
2063 fw->filename = name;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002064 fw->type = ctx->req_type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002065
2066 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002067
2068err_format:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002069 snprintf(ctx->errors[ctx->req_type],
2070 sizeof(ctx->errors[ctx->req_type]),
2071 "Firmware file \"%s\" format error.\n", ctx->fwname);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002072 release_firmware(blob);
2073
Michael Buesche4d6b792007-09-18 15:39:42 -04002074 return -EPROTO;
2075}
2076
Michael Buesch1a9f5092009-01-23 21:21:51 +01002077static int b43_try_request_fw(struct b43_request_fw_context *ctx)
Michael Buesche4d6b792007-09-18 15:39:42 -04002078{
Michael Buesch1a9f5092009-01-23 21:21:51 +01002079 struct b43_wldev *dev = ctx->dev;
2080 struct b43_firmware *fw = &ctx->dev->fw;
2081 const u8 rev = ctx->dev->dev->id.revision;
Michael Buesche4d6b792007-09-18 15:39:42 -04002082 const char *filename;
2083 u32 tmshigh;
2084 int err;
2085
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002086 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002087 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002088 if ((rev >= 5) && (rev <= 10))
2089 filename = "ucode5";
2090 else if ((rev >= 11) && (rev <= 12))
2091 filename = "ucode11";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002092 else if (rev == 13)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002093 filename = "ucode13";
Gábor Stefanik759b9732009-08-14 14:39:53 +02002094 else if (rev == 14)
2095 filename = "ucode14";
2096 else if (rev >= 15)
2097 filename = "ucode15";
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002098 else
2099 goto err_no_ucode;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002100 err = b43_do_request_fw(ctx, filename, &fw->ucode);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002101 if (err)
2102 goto err_load;
2103
2104 /* Get PCM code */
2105 if ((rev >= 5) && (rev <= 10))
2106 filename = "pcm5";
2107 else if (rev >= 11)
2108 filename = NULL;
2109 else
2110 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002111 fw->pcm_request_failed = 0;
Michael Buesch1a9f5092009-01-23 21:21:51 +01002112 err = b43_do_request_fw(ctx, filename, &fw->pcm);
Michael Buesch68217832008-05-17 23:43:57 +02002113 if (err == -ENOENT) {
2114 /* We did not find a PCM file? Not fatal, but
2115 * core rev <= 10 must do without hwcrypto then. */
2116 fw->pcm_request_failed = 1;
2117 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002118 goto err_load;
2119
2120 /* Get initvals */
2121 switch (dev->phy.type) {
2122 case B43_PHYTYPE_A:
2123 if ((rev >= 5) && (rev <= 10)) {
2124 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2125 filename = "a0g1initvals5";
2126 else
2127 filename = "a0g0initvals5";
2128 } else
2129 goto err_no_initvals;
2130 break;
2131 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002132 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002133 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002134 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002135 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002136 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002137 goto err_no_initvals;
2138 break;
2139 case B43_PHYTYPE_N:
2140 if ((rev >= 11) && (rev <= 12))
2141 filename = "n0initvals11";
2142 else
2143 goto err_no_initvals;
2144 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002145 case B43_PHYTYPE_LP:
2146 if (rev == 13)
2147 filename = "lp0initvals13";
2148 else if (rev == 14)
2149 filename = "lp0initvals14";
2150 else if (rev >= 15)
2151 filename = "lp0initvals15";
2152 else
2153 goto err_no_initvals;
2154 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002155 default:
2156 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002157 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002158 err = b43_do_request_fw(ctx, filename, &fw->initvals);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002159 if (err)
2160 goto err_load;
2161
2162 /* Get bandswitch initvals */
2163 switch (dev->phy.type) {
2164 case B43_PHYTYPE_A:
2165 if ((rev >= 5) && (rev <= 10)) {
2166 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2167 filename = "a0g1bsinitvals5";
2168 else
2169 filename = "a0g0bsinitvals5";
2170 } else if (rev >= 11)
2171 filename = NULL;
2172 else
2173 goto err_no_initvals;
2174 break;
2175 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002176 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002177 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002178 else if (rev >= 11)
2179 filename = NULL;
2180 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002181 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002182 break;
2183 case B43_PHYTYPE_N:
2184 if ((rev >= 11) && (rev <= 12))
2185 filename = "n0bsinitvals11";
2186 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002187 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002188 break;
Gábor Stefanik759b9732009-08-14 14:39:53 +02002189 case B43_PHYTYPE_LP:
2190 if (rev == 13)
2191 filename = "lp0bsinitvals13";
2192 else if (rev == 14)
2193 filename = "lp0bsinitvals14";
2194 else if (rev >= 15)
2195 filename = "lp0bsinitvals15";
2196 else
2197 goto err_no_initvals;
2198 break;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002199 default:
2200 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002201 }
Michael Buesch1a9f5092009-01-23 21:21:51 +01002202 err = b43_do_request_fw(ctx, filename, &fw->initvals_band);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002203 if (err)
2204 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002205
2206 return 0;
2207
Michael Buesche4d6b792007-09-18 15:39:42 -04002208err_no_ucode:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002209 err = ctx->fatal_failure = -EOPNOTSUPP;
2210 b43err(dev->wl, "The driver does not know which firmware (ucode) "
2211 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002212 goto error;
2213
2214err_no_pcm:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002215 err = ctx->fatal_failure = -EOPNOTSUPP;
2216 b43err(dev->wl, "The driver does not know which firmware (PCM) "
2217 "is required for your device (wl-core rev %u)\n", rev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002218 goto error;
2219
2220err_no_initvals:
Michael Buesch1a9f5092009-01-23 21:21:51 +01002221 err = ctx->fatal_failure = -EOPNOTSUPP;
2222 b43err(dev->wl, "The driver does not know which firmware (initvals) "
2223 "is required for your device (wl-core rev %u)\n", rev);
2224 goto error;
2225
2226err_load:
2227 /* We failed to load this firmware image. The error message
2228 * already is in ctx->errors. Return and let our caller decide
2229 * what to do. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002230 goto error;
2231
2232error:
2233 b43_release_firmware(dev);
2234 return err;
2235}
2236
Michael Buesch1a9f5092009-01-23 21:21:51 +01002237static int b43_request_firmware(struct b43_wldev *dev)
2238{
2239 struct b43_request_fw_context *ctx;
2240 unsigned int i;
2241 int err;
2242 const char *errmsg;
2243
2244 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
2245 if (!ctx)
2246 return -ENOMEM;
2247 ctx->dev = dev;
2248
2249 ctx->req_type = B43_FWTYPE_PROPRIETARY;
2250 err = b43_try_request_fw(ctx);
2251 if (!err)
2252 goto out; /* Successfully loaded it. */
2253 err = ctx->fatal_failure;
2254 if (err)
2255 goto out;
2256
2257 ctx->req_type = B43_FWTYPE_OPENSOURCE;
2258 err = b43_try_request_fw(ctx);
2259 if (!err)
2260 goto out; /* Successfully loaded it. */
2261 err = ctx->fatal_failure;
2262 if (err)
2263 goto out;
2264
2265 /* Could not find a usable firmware. Print the errors. */
2266 for (i = 0; i < B43_NR_FWTYPES; i++) {
2267 errmsg = ctx->errors[i];
2268 if (strlen(errmsg))
2269 b43err(dev->wl, errmsg);
2270 }
2271 b43_print_fw_helptext(dev->wl, 1);
2272 err = -ENOENT;
2273
2274out:
2275 kfree(ctx);
2276 return err;
2277}
2278
Michael Buesche4d6b792007-09-18 15:39:42 -04002279static int b43_upload_microcode(struct b43_wldev *dev)
2280{
2281 const size_t hdr_len = sizeof(struct b43_fw_header);
2282 const __be32 *data;
2283 unsigned int i, len;
2284 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002285 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002286 int err = 0;
2287
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002288 /* Jump the microcode PSM to offset 0 */
2289 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2290 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2291 macctl |= B43_MACCTL_PSM_JMP0;
2292 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2293 /* Zero out all microcode PSM registers and shared memory. */
2294 for (i = 0; i < 64; i++)
2295 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2296 for (i = 0; i < 4096; i += 2)
2297 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2298
Michael Buesche4d6b792007-09-18 15:39:42 -04002299 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002300 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2301 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002302 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2303 for (i = 0; i < len; i++) {
2304 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2305 udelay(10);
2306 }
2307
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002308 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002309 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002310 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2311 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002312 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2313 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2314 /* No need for autoinc bit in SHM_HW */
2315 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2316 for (i = 0; i < len; i++) {
2317 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2318 udelay(10);
2319 }
2320 }
2321
2322 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002323
2324 /* Start the microcode PSM */
2325 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2326 macctl &= ~B43_MACCTL_PSM_JMP0;
2327 macctl |= B43_MACCTL_PSM_RUN;
2328 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002329
2330 /* Wait for the microcode to load and respond */
2331 i = 0;
2332 while (1) {
2333 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2334 if (tmp == B43_IRQ_MAC_SUSPENDED)
2335 break;
2336 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002337 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002338 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002339 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002340 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002341 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002342 }
Michael Buesche175e992009-09-11 18:31:32 +02002343 msleep(50);
Michael Buesche4d6b792007-09-18 15:39:42 -04002344 }
2345 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2346
2347 /* Get and check the revisions. */
2348 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2349 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2350 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2351 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2352
2353 if (fwrev <= 0x128) {
2354 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2355 "binary drivers older than version 4.x is unsupported. "
2356 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002357 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002358 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002359 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002360 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002361 dev->fw.rev = fwrev;
2362 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002363 dev->fw.opensource = (fwdate == 0xFFFF);
2364
Michael Buesch403a3a12009-06-08 21:04:57 +02002365 /* Default to use-all-queues. */
2366 dev->wl->hw->queues = dev->wl->mac80211_initially_registered_queues;
2367 dev->qos_enabled = !!modparam_qos;
2368 /* Default to firmware/hardware crypto acceleration. */
2369 dev->hwcrypto_enabled = 1;
2370
Michael Buesche48b0ee2008-05-17 22:44:35 +02002371 if (dev->fw.opensource) {
Michael Buesch403a3a12009-06-08 21:04:57 +02002372 u16 fwcapa;
2373
Michael Buesche48b0ee2008-05-17 22:44:35 +02002374 /* Patchlevel info is encoded in the "time" field. */
2375 dev->fw.patch = fwtime;
Michael Buesch403a3a12009-06-08 21:04:57 +02002376 b43info(dev->wl, "Loading OpenSource firmware version %u.%u\n",
2377 dev->fw.rev, dev->fw.patch);
2378
2379 fwcapa = b43_fwcapa_read(dev);
2380 if (!(fwcapa & B43_FWCAPA_HWCRYPTO) || dev->fw.pcm_request_failed) {
2381 b43info(dev->wl, "Hardware crypto acceleration not supported by firmware\n");
2382 /* Disable hardware crypto and fall back to software crypto. */
2383 dev->hwcrypto_enabled = 0;
2384 }
2385 if (!(fwcapa & B43_FWCAPA_QOS)) {
2386 b43info(dev->wl, "QoS not supported by firmware\n");
2387 /* Disable QoS. Tweak hw->queues to 1. It will be restored before
2388 * ieee80211_unregister to make sure the networking core can
2389 * properly free possible resources. */
2390 dev->wl->hw->queues = 1;
2391 dev->qos_enabled = 0;
2392 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002393 } else {
2394 b43info(dev->wl, "Loading firmware version %u.%u "
2395 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2396 fwrev, fwpatch,
2397 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2398 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002399 if (dev->fw.pcm_request_failed) {
2400 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2401 "Hardware accelerated cryptography is disabled.\n");
2402 b43_print_fw_helptext(dev->wl, 0);
2403 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002404 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002405
Michael Buescheb189d8b2008-01-28 14:47:41 -08002406 if (b43_is_old_txhdr_format(dev)) {
Michael Bueschc5572892008-12-27 18:26:39 +01002407 /* We're over the deadline, but we keep support for old fw
2408 * until it turns out to be in major conflict with something new. */
Michael Buescheb189d8b2008-01-28 14:47:41 -08002409 b43warn(dev->wl, "You are using an old firmware image. "
Michael Bueschc5572892008-12-27 18:26:39 +01002410 "Support for old firmware will be removed soon "
2411 "(official deadline was July 2008).\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002412 b43_print_fw_helptext(dev->wl, 0);
2413 }
2414
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002415 return 0;
2416
2417error:
2418 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2419 macctl &= ~B43_MACCTL_PSM_RUN;
2420 macctl |= B43_MACCTL_PSM_JMP0;
2421 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2422
Michael Buesche4d6b792007-09-18 15:39:42 -04002423 return err;
2424}
2425
2426static int b43_write_initvals(struct b43_wldev *dev,
2427 const struct b43_iv *ivals,
2428 size_t count,
2429 size_t array_size)
2430{
2431 const struct b43_iv *iv;
2432 u16 offset;
2433 size_t i;
2434 bool bit32;
2435
2436 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2437 iv = ivals;
2438 for (i = 0; i < count; i++) {
2439 if (array_size < sizeof(iv->offset_size))
2440 goto err_format;
2441 array_size -= sizeof(iv->offset_size);
2442 offset = be16_to_cpu(iv->offset_size);
2443 bit32 = !!(offset & B43_IV_32BIT);
2444 offset &= B43_IV_OFFSET_MASK;
2445 if (offset >= 0x1000)
2446 goto err_format;
2447 if (bit32) {
2448 u32 value;
2449
2450 if (array_size < sizeof(iv->data.d32))
2451 goto err_format;
2452 array_size -= sizeof(iv->data.d32);
2453
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002454 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002455 b43_write32(dev, offset, value);
2456
2457 iv = (const struct b43_iv *)((const uint8_t *)iv +
2458 sizeof(__be16) +
2459 sizeof(__be32));
2460 } else {
2461 u16 value;
2462
2463 if (array_size < sizeof(iv->data.d16))
2464 goto err_format;
2465 array_size -= sizeof(iv->data.d16);
2466
2467 value = be16_to_cpu(iv->data.d16);
2468 b43_write16(dev, offset, value);
2469
2470 iv = (const struct b43_iv *)((const uint8_t *)iv +
2471 sizeof(__be16) +
2472 sizeof(__be16));
2473 }
2474 }
2475 if (array_size)
2476 goto err_format;
2477
2478 return 0;
2479
2480err_format:
2481 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002482 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002483
2484 return -EPROTO;
2485}
2486
2487static int b43_upload_initvals(struct b43_wldev *dev)
2488{
2489 const size_t hdr_len = sizeof(struct b43_fw_header);
2490 const struct b43_fw_header *hdr;
2491 struct b43_firmware *fw = &dev->fw;
2492 const struct b43_iv *ivals;
2493 size_t count;
2494 int err;
2495
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002496 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2497 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002498 count = be32_to_cpu(hdr->size);
2499 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002500 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002501 if (err)
2502 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002503 if (fw->initvals_band.data) {
2504 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2505 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002506 count = be32_to_cpu(hdr->size);
2507 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002508 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002509 if (err)
2510 goto out;
2511 }
2512out:
2513
2514 return err;
2515}
2516
2517/* Initialize the GPIOs
2518 * http://bcm-specs.sipsolutions.net/GPIO
2519 */
2520static int b43_gpio_init(struct b43_wldev *dev)
2521{
2522 struct ssb_bus *bus = dev->dev->bus;
2523 struct ssb_device *gpiodev, *pcidev = NULL;
2524 u32 mask, set;
2525
2526 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2527 & ~B43_MACCTL_GPOUTSMSK);
2528
Michael Buesche4d6b792007-09-18 15:39:42 -04002529 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2530 | 0x000F);
2531
2532 mask = 0x0000001F;
2533 set = 0x0000000F;
2534 if (dev->dev->bus->chip_id == 0x4301) {
2535 mask |= 0x0060;
2536 set |= 0x0060;
2537 }
2538 if (0 /* FIXME: conditional unknown */ ) {
2539 b43_write16(dev, B43_MMIO_GPIO_MASK,
2540 b43_read16(dev, B43_MMIO_GPIO_MASK)
2541 | 0x0100);
2542 mask |= 0x0180;
2543 set |= 0x0180;
2544 }
Larry Finger95de2842007-11-09 16:57:18 -06002545 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002546 b43_write16(dev, B43_MMIO_GPIO_MASK,
2547 b43_read16(dev, B43_MMIO_GPIO_MASK)
2548 | 0x0200);
2549 mask |= 0x0200;
2550 set |= 0x0200;
2551 }
2552 if (dev->dev->id.revision >= 2)
2553 mask |= 0x0010; /* FIXME: This is redundant. */
2554
2555#ifdef CONFIG_SSB_DRIVER_PCICORE
2556 pcidev = bus->pcicore.dev;
2557#endif
2558 gpiodev = bus->chipco.dev ? : pcidev;
2559 if (!gpiodev)
2560 return 0;
2561 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2562 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2563 & mask) | set);
2564
2565 return 0;
2566}
2567
2568/* Turn off all GPIO stuff. Call this on module unload, for example. */
2569static void b43_gpio_cleanup(struct b43_wldev *dev)
2570{
2571 struct ssb_bus *bus = dev->dev->bus;
2572 struct ssb_device *gpiodev, *pcidev = NULL;
2573
2574#ifdef CONFIG_SSB_DRIVER_PCICORE
2575 pcidev = bus->pcicore.dev;
2576#endif
2577 gpiodev = bus->chipco.dev ? : pcidev;
2578 if (!gpiodev)
2579 return;
2580 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2581}
2582
2583/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002584void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002585{
Michael Buesch923fd702008-06-20 18:02:08 +02002586 if (b43_debug(dev, B43_DBG_FIRMWARE)) {
2587 u16 fwstate;
2588
2589 fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
2590 B43_SHM_SH_UCODESTAT);
2591 if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
2592 (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
2593 b43err(dev->wl, "b43_mac_enable(): The firmware "
2594 "should be suspended, but current state is %u\n",
2595 fwstate);
2596 }
2597 }
2598
Michael Buesche4d6b792007-09-18 15:39:42 -04002599 dev->mac_suspended--;
2600 B43_WARN_ON(dev->mac_suspended < 0);
2601 if (dev->mac_suspended == 0) {
2602 b43_write32(dev, B43_MMIO_MACCTL,
2603 b43_read32(dev, B43_MMIO_MACCTL)
2604 | B43_MACCTL_ENABLED);
2605 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2606 B43_IRQ_MAC_SUSPENDED);
2607 /* Commit writes */
2608 b43_read32(dev, B43_MMIO_MACCTL);
2609 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2610 b43_power_saving_ctl_bits(dev, 0);
2611 }
2612}
2613
2614/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002615void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002616{
2617 int i;
2618 u32 tmp;
2619
Michael Buesch05b64b32007-09-28 16:19:03 +02002620 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002621 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002622
Michael Buesche4d6b792007-09-18 15:39:42 -04002623 if (dev->mac_suspended == 0) {
2624 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2625 b43_write32(dev, B43_MMIO_MACCTL,
2626 b43_read32(dev, B43_MMIO_MACCTL)
2627 & ~B43_MACCTL_ENABLED);
2628 /* force pci to flush the write */
2629 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002630 for (i = 35; i; i--) {
2631 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2632 if (tmp & B43_IRQ_MAC_SUSPENDED)
2633 goto out;
2634 udelay(10);
2635 }
2636 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002637 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002638 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2639 if (tmp & B43_IRQ_MAC_SUSPENDED)
2640 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002641 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002642 }
2643 b43err(dev->wl, "MAC suspend failed\n");
2644 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002645out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002646 dev->mac_suspended++;
2647}
2648
2649static void b43_adjust_opmode(struct b43_wldev *dev)
2650{
2651 struct b43_wl *wl = dev->wl;
2652 u32 ctl;
2653 u16 cfp_pretbtt;
2654
2655 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2656 /* Reset status to STA infrastructure mode. */
2657 ctl &= ~B43_MACCTL_AP;
2658 ctl &= ~B43_MACCTL_KEEP_CTL;
2659 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2660 ctl &= ~B43_MACCTL_KEEP_BAD;
2661 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002662 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002663 ctl |= B43_MACCTL_INFRA;
2664
Johannes Berg05c914f2008-09-11 00:01:58 +02002665 if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
2666 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002667 ctl |= B43_MACCTL_AP;
Johannes Berg05c914f2008-09-11 00:01:58 +02002668 else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
Johannes Berg4150c572007-09-17 01:29:23 -04002669 ctl &= ~B43_MACCTL_INFRA;
2670
2671 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002672 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002673 if (wl->filter_flags & FIF_FCSFAIL)
2674 ctl |= B43_MACCTL_KEEP_BAD;
2675 if (wl->filter_flags & FIF_PLCPFAIL)
2676 ctl |= B43_MACCTL_KEEP_BADPLCP;
2677 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002678 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002679 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2680 ctl |= B43_MACCTL_BEACPROMISC;
2681
Michael Buesche4d6b792007-09-18 15:39:42 -04002682 /* Workaround: On old hardware the HW-MAC-address-filter
2683 * doesn't work properly, so always run promisc in filter
2684 * it in software. */
2685 if (dev->dev->id.revision <= 4)
2686 ctl |= B43_MACCTL_PROMISC;
2687
2688 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2689
2690 cfp_pretbtt = 2;
2691 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2692 if (dev->dev->bus->chip_id == 0x4306 &&
2693 dev->dev->bus->chip_rev == 3)
2694 cfp_pretbtt = 100;
2695 else
2696 cfp_pretbtt = 50;
2697 }
2698 b43_write16(dev, 0x612, cfp_pretbtt);
Michael Buesch09ebe2f2009-09-12 00:52:48 +02002699
2700 /* FIXME: We don't currently implement the PMQ mechanism,
2701 * so always disable it. If we want to implement PMQ,
2702 * we need to enable it here (clear DISCPMQ) in AP mode.
2703 */
2704 if (0 /* ctl & B43_MACCTL_AP */) {
2705 b43_write32(dev, B43_MMIO_MACCTL,
2706 b43_read32(dev, B43_MMIO_MACCTL)
2707 & ~B43_MACCTL_DISCPMQ);
2708 } else {
2709 b43_write32(dev, B43_MMIO_MACCTL,
2710 b43_read32(dev, B43_MMIO_MACCTL)
2711 | B43_MACCTL_DISCPMQ);
2712 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002713}
2714
2715static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2716{
2717 u16 offset;
2718
2719 if (is_ofdm) {
2720 offset = 0x480;
2721 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2722 } else {
2723 offset = 0x4C0;
2724 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2725 }
2726 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2727 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2728}
2729
2730static void b43_rate_memory_init(struct b43_wldev *dev)
2731{
2732 switch (dev->phy.type) {
2733 case B43_PHYTYPE_A:
2734 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002735 case B43_PHYTYPE_N:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02002736 case B43_PHYTYPE_LP:
Michael Buesche4d6b792007-09-18 15:39:42 -04002737 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2738 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2739 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2740 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2741 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2742 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2743 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2744 if (dev->phy.type == B43_PHYTYPE_A)
2745 break;
2746 /* fallthrough */
2747 case B43_PHYTYPE_B:
2748 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2749 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2750 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2751 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2752 break;
2753 default:
2754 B43_WARN_ON(1);
2755 }
2756}
2757
Michael Buesch5042c502008-04-05 15:05:00 +02002758/* Set the default values for the PHY TX Control Words. */
2759static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2760{
2761 u16 ctl = 0;
2762
2763 ctl |= B43_TXH_PHY_ENC_CCK;
2764 ctl |= B43_TXH_PHY_ANT01AUTO;
2765 ctl |= B43_TXH_PHY_TXPWR;
2766
2767 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2768 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2769 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2770}
2771
Michael Buesche4d6b792007-09-18 15:39:42 -04002772/* Set the TX-Antenna for management frames sent by firmware. */
2773static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2774{
Michael Buesch5042c502008-04-05 15:05:00 +02002775 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002776 u16 tmp;
2777
Michael Buesch5042c502008-04-05 15:05:00 +02002778 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002779
Michael Buesche4d6b792007-09-18 15:39:42 -04002780 /* For ACK/CTS */
2781 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002782 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002783 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2784 /* For Probe Resposes */
2785 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002786 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002787 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2788}
2789
2790/* This is the opposite of b43_chip_init() */
2791static void b43_chip_exit(struct b43_wldev *dev)
2792{
Michael Bueschfb111372008-09-02 13:00:34 +02002793 b43_phy_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002794 b43_gpio_cleanup(dev);
2795 /* firmware is released later */
2796}
2797
2798/* Initialize the chip
2799 * http://bcm-specs.sipsolutions.net/ChipInit
2800 */
2801static int b43_chip_init(struct b43_wldev *dev)
2802{
2803 struct b43_phy *phy = &dev->phy;
Michael Bueschef1a6282008-08-27 18:53:02 +02002804 int err;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002805 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002806 u16 value16;
2807
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002808 /* Initialize the MAC control */
2809 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2810 if (dev->phy.gmode)
2811 macctl |= B43_MACCTL_GMODE;
2812 macctl |= B43_MACCTL_INFRA;
2813 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002814
2815 err = b43_request_firmware(dev);
2816 if (err)
2817 goto out;
2818 err = b43_upload_microcode(dev);
2819 if (err)
2820 goto out; /* firmware is released later */
2821
2822 err = b43_gpio_init(dev);
2823 if (err)
2824 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002825
Michael Buesche4d6b792007-09-18 15:39:42 -04002826 err = b43_upload_initvals(dev);
2827 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002828 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002829
Michael Buesch0b7dcd92008-09-03 12:31:54 +02002830 /* Turn the Analog on and initialize the PHY. */
2831 phy->ops->switch_analog(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002832 err = b43_phy_init(dev);
2833 if (err)
Michael Bueschef1a6282008-08-27 18:53:02 +02002834 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002835
Michael Bueschef1a6282008-08-27 18:53:02 +02002836 /* Disable Interference Mitigation. */
2837 if (phy->ops->interf_mitigation)
2838 phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04002839
Michael Bueschef1a6282008-08-27 18:53:02 +02002840 /* Select the antennae */
2841 if (phy->ops->set_rx_antenna)
2842 phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
Michael Buesche4d6b792007-09-18 15:39:42 -04002843 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2844
2845 if (phy->type == B43_PHYTYPE_B) {
2846 value16 = b43_read16(dev, 0x005E);
2847 value16 |= 0x0004;
2848 b43_write16(dev, 0x005E, value16);
2849 }
2850 b43_write32(dev, 0x0100, 0x01000000);
2851 if (dev->dev->id.revision < 5)
2852 b43_write32(dev, 0x010C, 0x01000000);
2853
2854 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2855 & ~B43_MACCTL_INFRA);
2856 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2857 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002858
Michael Buesche4d6b792007-09-18 15:39:42 -04002859 /* Probe Response Timeout value */
2860 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2861 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2862
2863 /* Initially set the wireless operation mode. */
2864 b43_adjust_opmode(dev);
2865
2866 if (dev->dev->id.revision < 3) {
2867 b43_write16(dev, 0x060E, 0x0000);
2868 b43_write16(dev, 0x0610, 0x8000);
2869 b43_write16(dev, 0x0604, 0x0000);
2870 b43_write16(dev, 0x0606, 0x0200);
2871 } else {
2872 b43_write32(dev, 0x0188, 0x80000000);
2873 b43_write32(dev, 0x018C, 0x02000000);
2874 }
2875 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2876 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2877 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2878 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2879 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2880 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2881 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2882
2883 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2884 value32 |= 0x00100000;
2885 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2886
2887 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2888 dev->dev->bus->chipco.fast_pwrup_delay);
2889
2890 err = 0;
2891 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002892out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002893 return err;
2894
Larry Finger1a8d1222007-12-14 13:59:11 +01002895err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002896 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002897 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002898}
2899
Michael Buesche4d6b792007-09-18 15:39:42 -04002900static void b43_periodic_every60sec(struct b43_wldev *dev)
2901{
Michael Bueschef1a6282008-08-27 18:53:02 +02002902 const struct b43_phy_operations *ops = dev->phy.ops;
Michael Buesche4d6b792007-09-18 15:39:42 -04002903
Michael Bueschef1a6282008-08-27 18:53:02 +02002904 if (ops->pwork_60sec)
2905 ops->pwork_60sec(dev);
Michael Buesch18c8ade2008-08-28 19:33:40 +02002906
2907 /* Force check the TX power emission now. */
2908 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
Michael Buesche4d6b792007-09-18 15:39:42 -04002909}
2910
2911static void b43_periodic_every30sec(struct b43_wldev *dev)
2912{
2913 /* Update device statistics. */
2914 b43_calculate_link_quality(dev);
2915}
2916
2917static void b43_periodic_every15sec(struct b43_wldev *dev)
2918{
2919 struct b43_phy *phy = &dev->phy;
Michael Buesch9b839a72008-06-20 17:44:02 +02002920 u16 wdr;
2921
2922 if (dev->fw.opensource) {
2923 /* Check if the firmware is still alive.
2924 * It will reset the watchdog counter to 0 in its idle loop. */
2925 wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
2926 if (unlikely(wdr)) {
2927 b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
2928 b43_controller_restart(dev, "Firmware watchdog");
2929 return;
2930 } else {
2931 b43_shm_write16(dev, B43_SHM_SCRATCH,
2932 B43_WATCHDOG_REG, 1);
2933 }
2934 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002935
Michael Bueschef1a6282008-08-27 18:53:02 +02002936 if (phy->ops->pwork_15sec)
2937 phy->ops->pwork_15sec(dev);
2938
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002939 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2940 wmb();
Michael Buesch990b86f2009-09-12 00:48:03 +02002941
2942#if B43_DEBUG
2943 if (b43_debug(dev, B43_DBG_VERBOSESTATS)) {
2944 unsigned int i;
2945
2946 b43dbg(dev->wl, "Stats: %7u IRQs/sec, %7u TX/sec, %7u RX/sec\n",
2947 dev->irq_count / 15,
2948 dev->tx_count / 15,
2949 dev->rx_count / 15);
2950 dev->irq_count = 0;
2951 dev->tx_count = 0;
2952 dev->rx_count = 0;
2953 for (i = 0; i < ARRAY_SIZE(dev->irq_bit_count); i++) {
2954 if (dev->irq_bit_count[i]) {
2955 b43dbg(dev->wl, "Stats: %7u IRQ-%02u/sec (0x%08X)\n",
2956 dev->irq_bit_count[i] / 15, i, (1 << i));
2957 dev->irq_bit_count[i] = 0;
2958 }
2959 }
2960 }
2961#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04002962}
2963
Michael Buesche4d6b792007-09-18 15:39:42 -04002964static void do_periodic_work(struct b43_wldev *dev)
2965{
2966 unsigned int state;
2967
2968 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002969 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002970 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002971 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002972 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002973 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002974}
2975
Michael Buesch05b64b32007-09-28 16:19:03 +02002976/* Periodic work locking policy:
2977 * The whole periodic work handler is protected by
2978 * wl->mutex. If another lock is needed somewhere in the
Uwe Kleine-König21ae2952009-10-07 15:21:09 +02002979 * pwork callchain, it's acquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002980 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002981static void b43_periodic_work_handler(struct work_struct *work)
2982{
Michael Buesch05b64b32007-09-28 16:19:03 +02002983 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2984 periodic_work.work);
2985 struct b43_wl *wl = dev->wl;
2986 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002987
Michael Buesch05b64b32007-09-28 16:19:03 +02002988 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002989
2990 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2991 goto out;
2992 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2993 goto out_requeue;
2994
Michael Buesch05b64b32007-09-28 16:19:03 +02002995 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002996
Michael Buesche4d6b792007-09-18 15:39:42 -04002997 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002998out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002999 if (b43_debug(dev, B43_DBG_PWORK_FAST))
3000 delay = msecs_to_jiffies(50);
3001 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05003002 delay = round_jiffies_relative(HZ * 15);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003003 ieee80211_queue_delayed_work(wl->hw, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02003004out:
Michael Buesch05b64b32007-09-28 16:19:03 +02003005 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003006}
3007
3008static void b43_periodic_tasks_setup(struct b43_wldev *dev)
3009{
3010 struct delayed_work *work = &dev->periodic_work;
3011
3012 dev->periodic_state = 0;
3013 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04003014 ieee80211_queue_delayed_work(dev->wl->hw, work, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003015}
3016
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003017/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003018static int b43_validate_chipaccess(struct b43_wldev *dev)
3019{
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003020 u32 v, backup0, backup4;
Michael Buesche4d6b792007-09-18 15:39:42 -04003021
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003022 backup0 = b43_shm_read32(dev, B43_SHM_SHARED, 0);
3023 backup4 = b43_shm_read32(dev, B43_SHM_SHARED, 4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003024
3025 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003026 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
3027 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
3028 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003029 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
3030 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04003031 goto error;
3032
Michael Bueschf62ae6c2009-07-31 20:51:41 +02003033 /* Check if unaligned 32bit SHM_SHARED access works properly.
3034 * However, don't bail out on failure, because it's noncritical. */
3035 b43_shm_write16(dev, B43_SHM_SHARED, 0, 0x1122);
3036 b43_shm_write16(dev, B43_SHM_SHARED, 2, 0x3344);
3037 b43_shm_write16(dev, B43_SHM_SHARED, 4, 0x5566);
3038 b43_shm_write16(dev, B43_SHM_SHARED, 6, 0x7788);
3039 if (b43_shm_read32(dev, B43_SHM_SHARED, 2) != 0x55663344)
3040 b43warn(dev->wl, "Unaligned 32bit SHM read access is broken\n");
3041 b43_shm_write32(dev, B43_SHM_SHARED, 2, 0xAABBCCDD);
3042 if (b43_shm_read16(dev, B43_SHM_SHARED, 0) != 0x1122 ||
3043 b43_shm_read16(dev, B43_SHM_SHARED, 2) != 0xCCDD ||
3044 b43_shm_read16(dev, B43_SHM_SHARED, 4) != 0xAABB ||
3045 b43_shm_read16(dev, B43_SHM_SHARED, 6) != 0x7788)
3046 b43warn(dev->wl, "Unaligned 32bit SHM write access is broken\n");
3047
3048 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup0);
3049 b43_shm_write32(dev, B43_SHM_SHARED, 4, backup4);
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003050
3051 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
3052 /* The 32bit register shadows the two 16bit registers
3053 * with update sideeffects. Validate this. */
3054 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
3055 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
3056 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
3057 goto error;
3058 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
3059 goto error;
3060 }
3061 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
3062
3063 v = b43_read32(dev, B43_MMIO_MACCTL);
3064 v |= B43_MACCTL_GMODE;
3065 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04003066 goto error;
3067
3068 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01003069error:
Michael Buesche4d6b792007-09-18 15:39:42 -04003070 b43err(dev->wl, "Failed to validate the chipaccess\n");
3071 return -ENODEV;
3072}
3073
3074static void b43_security_init(struct b43_wldev *dev)
3075{
Michael Buesche4d6b792007-09-18 15:39:42 -04003076 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
3077 /* KTP is a word address, but we address SHM bytewise.
3078 * So multiply by two.
3079 */
3080 dev->ktp *= 2;
Michael Buesch66d2d082009-08-06 10:36:50 +02003081 /* Number of RCMTA address slots */
3082 b43_write16(dev, B43_MMIO_RCMTA_COUNT, B43_NR_PAIRWISE_KEYS);
3083 /* Clear the key memory. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003084 b43_clear_keys(dev);
3085}
3086
Michael Buesch616de352009-03-29 13:19:31 +02003087#ifdef CONFIG_B43_HWRNG
John Daiker99da1852009-02-24 02:16:42 -08003088static int b43_rng_read(struct hwrng *rng, u32 *data)
Michael Buesche4d6b792007-09-18 15:39:42 -04003089{
3090 struct b43_wl *wl = (struct b43_wl *)rng->priv;
Michael Buescha78b3bb2009-09-11 21:44:05 +02003091 struct b43_wldev *dev;
3092 int count = -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003093
Michael Buescha78b3bb2009-09-11 21:44:05 +02003094 mutex_lock(&wl->mutex);
3095 dev = wl->current_dev;
3096 if (likely(dev && b43_status(dev) >= B43_STAT_INITIALIZED)) {
3097 *data = b43_read16(dev, B43_MMIO_RNG);
3098 count = sizeof(u16);
3099 }
3100 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003101
Michael Buescha78b3bb2009-09-11 21:44:05 +02003102 return count;
Michael Buesche4d6b792007-09-18 15:39:42 -04003103}
Michael Buesch616de352009-03-29 13:19:31 +02003104#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003105
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003106static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04003107{
Michael Buesch616de352009-03-29 13:19:31 +02003108#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003109 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01003110 hwrng_unregister(&wl->rng);
Michael Buesch616de352009-03-29 13:19:31 +02003111#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003112}
3113
3114static int b43_rng_init(struct b43_wl *wl)
3115{
Michael Buesch616de352009-03-29 13:19:31 +02003116 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003117
Michael Buesch616de352009-03-29 13:19:31 +02003118#ifdef CONFIG_B43_HWRNG
Michael Buesche4d6b792007-09-18 15:39:42 -04003119 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
3120 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
3121 wl->rng.name = wl->rng_name;
3122 wl->rng.data_read = b43_rng_read;
3123 wl->rng.priv = (unsigned long)wl;
3124 wl->rng_initialized = 1;
3125 err = hwrng_register(&wl->rng);
3126 if (err) {
3127 wl->rng_initialized = 0;
3128 b43err(wl, "Failed to register the random "
3129 "number generator (%d)\n", err);
3130 }
Michael Buesch616de352009-03-29 13:19:31 +02003131#endif /* CONFIG_B43_HWRNG */
Michael Buesche4d6b792007-09-18 15:39:42 -04003132
3133 return err;
3134}
3135
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003136static void b43_tx_work(struct work_struct *work)
Michael Buesche4d6b792007-09-18 15:39:42 -04003137{
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003138 struct b43_wl *wl = container_of(work, struct b43_wl, tx_work);
3139 struct b43_wldev *dev;
3140 struct sk_buff *skb;
3141 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003142
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003143 mutex_lock(&wl->mutex);
3144 dev = wl->current_dev;
3145 if (unlikely(!dev || b43_status(dev) < B43_STAT_STARTED)) {
3146 mutex_unlock(&wl->mutex);
3147 return;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003148 }
Michael Buesch21a75d72008-04-25 19:29:08 +02003149
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003150 while (skb_queue_len(&wl->tx_queue)) {
3151 skb = skb_dequeue(&wl->tx_queue);
Michael Buesch21a75d72008-04-25 19:29:08 +02003152
Michael Buesch21a75d72008-04-25 19:29:08 +02003153 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003154 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003155 else
Johannes Berge039fa42008-05-15 12:55:29 +02003156 err = b43_dma_tx(dev, skb);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003157 if (unlikely(err))
3158 dev_kfree_skb(skb); /* Drop it */
Michael Buesch21a75d72008-04-25 19:29:08 +02003159 }
3160
Michael Buesch990b86f2009-09-12 00:48:03 +02003161#if B43_DEBUG
3162 dev->tx_count++;
3163#endif
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003164 mutex_unlock(&wl->mutex);
3165}
Michael Buesch21a75d72008-04-25 19:29:08 +02003166
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003167static int b43_op_tx(struct ieee80211_hw *hw,
3168 struct sk_buff *skb)
3169{
3170 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc9e8eae2008-06-15 15:17:29 +02003171
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003172 if (unlikely(skb->len < 2 + 2 + 6)) {
3173 /* Too short, this can't be a valid frame. */
3174 dev_kfree_skb_any(skb);
3175 return NETDEV_TX_OK;
3176 }
3177 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
3178
3179 skb_queue_tail(&wl->tx_queue, skb);
3180 ieee80211_queue_work(wl->hw, &wl->tx_work);
3181
Michael Buesche4d6b792007-09-18 15:39:42 -04003182 return NETDEV_TX_OK;
3183}
3184
Michael Buesche6f5b932008-03-05 21:18:49 +01003185static void b43_qos_params_upload(struct b43_wldev *dev,
3186 const struct ieee80211_tx_queue_params *p,
3187 u16 shm_offset)
3188{
3189 u16 params[B43_NR_QOSPARAMS];
Johannes Berg0b576642008-07-15 02:08:24 -07003190 int bslots, tmp;
Michael Buesche6f5b932008-03-05 21:18:49 +01003191 unsigned int i;
3192
Michael Bueschb0544eb2009-09-06 15:42:45 +02003193 if (!dev->qos_enabled)
3194 return;
3195
Johannes Berg0b576642008-07-15 02:08:24 -07003196 bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
Michael Buesche6f5b932008-03-05 21:18:49 +01003197
3198 memset(&params, 0, sizeof(params));
3199
3200 params[B43_QOSPARAM_TXOP] = p->txop * 32;
Johannes Berg0b576642008-07-15 02:08:24 -07003201 params[B43_QOSPARAM_CWMIN] = p->cw_min;
3202 params[B43_QOSPARAM_CWMAX] = p->cw_max;
3203 params[B43_QOSPARAM_CWCUR] = p->cw_min;
3204 params[B43_QOSPARAM_AIFS] = p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003205 params[B43_QOSPARAM_BSLOTS] = bslots;
Johannes Berg0b576642008-07-15 02:08:24 -07003206 params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
Michael Buesche6f5b932008-03-05 21:18:49 +01003207
3208 for (i = 0; i < ARRAY_SIZE(params); i++) {
3209 if (i == B43_QOSPARAM_STATUS) {
3210 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3211 shm_offset + (i * 2));
3212 /* Mark the parameters as updated. */
3213 tmp |= 0x100;
3214 b43_shm_write16(dev, B43_SHM_SHARED,
3215 shm_offset + (i * 2),
3216 tmp);
3217 } else {
3218 b43_shm_write16(dev, B43_SHM_SHARED,
3219 shm_offset + (i * 2),
3220 params[i]);
3221 }
3222 }
3223}
3224
Michael Bueschc40c1122008-09-06 16:21:47 +02003225/* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
3226static const u16 b43_qos_shm_offsets[] = {
3227 /* [mac80211-queue-nr] = SHM_OFFSET, */
3228 [0] = B43_QOS_VOICE,
3229 [1] = B43_QOS_VIDEO,
3230 [2] = B43_QOS_BESTEFFORT,
3231 [3] = B43_QOS_BACKGROUND,
3232};
3233
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003234/* Update all QOS parameters in hardware. */
3235static void b43_qos_upload_all(struct b43_wldev *dev)
Michael Buesche6f5b932008-03-05 21:18:49 +01003236{
3237 struct b43_wl *wl = dev->wl;
3238 struct b43_qos_params *params;
Michael Buesche6f5b932008-03-05 21:18:49 +01003239 unsigned int i;
3240
Michael Bueschb0544eb2009-09-06 15:42:45 +02003241 if (!dev->qos_enabled)
3242 return;
3243
Michael Bueschc40c1122008-09-06 16:21:47 +02003244 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3245 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003246
3247 b43_mac_suspend(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003248 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3249 params = &(wl->qos_params[i]);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003250 b43_qos_params_upload(dev, &(params->p),
3251 b43_qos_shm_offsets[i]);
Michael Buesche6f5b932008-03-05 21:18:49 +01003252 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003253 b43_mac_enable(dev);
3254}
3255
3256static void b43_qos_clear(struct b43_wl *wl)
3257{
3258 struct b43_qos_params *params;
3259 unsigned int i;
3260
Michael Bueschc40c1122008-09-06 16:21:47 +02003261 /* Initialize QoS parameters to sane defaults. */
3262
3263 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3264 ARRAY_SIZE(wl->qos_params));
3265
Michael Buesche6f5b932008-03-05 21:18:49 +01003266 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3267 params = &(wl->qos_params[i]);
3268
Michael Bueschc40c1122008-09-06 16:21:47 +02003269 switch (b43_qos_shm_offsets[i]) {
3270 case B43_QOS_VOICE:
3271 params->p.txop = 0;
3272 params->p.aifs = 2;
3273 params->p.cw_min = 0x0001;
3274 params->p.cw_max = 0x0001;
3275 break;
3276 case B43_QOS_VIDEO:
3277 params->p.txop = 0;
3278 params->p.aifs = 2;
3279 params->p.cw_min = 0x0001;
3280 params->p.cw_max = 0x0001;
3281 break;
3282 case B43_QOS_BESTEFFORT:
3283 params->p.txop = 0;
3284 params->p.aifs = 3;
3285 params->p.cw_min = 0x0001;
3286 params->p.cw_max = 0x03FF;
3287 break;
3288 case B43_QOS_BACKGROUND:
3289 params->p.txop = 0;
3290 params->p.aifs = 7;
3291 params->p.cw_min = 0x0001;
3292 params->p.cw_max = 0x03FF;
3293 break;
3294 default:
3295 B43_WARN_ON(1);
3296 }
Michael Buesche6f5b932008-03-05 21:18:49 +01003297 }
3298}
3299
3300/* Initialize the core's QOS capabilities */
3301static void b43_qos_init(struct b43_wldev *dev)
3302{
Michael Bueschb0544eb2009-09-06 15:42:45 +02003303 if (!dev->qos_enabled) {
3304 /* Disable QOS support. */
3305 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_EDCF);
3306 b43_write16(dev, B43_MMIO_IFSCTL,
3307 b43_read16(dev, B43_MMIO_IFSCTL)
3308 & ~B43_MMIO_IFSCTL_USE_EDCF);
3309 b43dbg(dev->wl, "QoS disabled\n");
3310 return;
3311 }
3312
Michael Buesche6f5b932008-03-05 21:18:49 +01003313 /* Upload the current QOS parameters. */
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003314 b43_qos_upload_all(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01003315
3316 /* Enable QOS support. */
3317 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3318 b43_write16(dev, B43_MMIO_IFSCTL,
3319 b43_read16(dev, B43_MMIO_IFSCTL)
3320 | B43_MMIO_IFSCTL_USE_EDCF);
Michael Bueschb0544eb2009-09-06 15:42:45 +02003321 b43dbg(dev->wl, "QoS enabled\n");
Michael Buesche6f5b932008-03-05 21:18:49 +01003322}
3323
Johannes Berge100bb62008-04-30 18:51:21 +02003324static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003325 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003326{
Michael Buesche6f5b932008-03-05 21:18:49 +01003327 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003328 struct b43_wldev *dev;
Michael Buesche6f5b932008-03-05 21:18:49 +01003329 unsigned int queue = (unsigned int)_queue;
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003330 int err = -ENODEV;
Michael Buesche6f5b932008-03-05 21:18:49 +01003331
3332 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3333 /* Queue not available or don't support setting
3334 * params on this queue. Return success to not
3335 * confuse mac80211. */
3336 return 0;
3337 }
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003338 BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
3339 ARRAY_SIZE(wl->qos_params));
Michael Buesche6f5b932008-03-05 21:18:49 +01003340
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003341 mutex_lock(&wl->mutex);
3342 dev = wl->current_dev;
3343 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
3344 goto out_unlock;
Michael Buesche6f5b932008-03-05 21:18:49 +01003345
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003346 memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
3347 b43_mac_suspend(dev);
3348 b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
3349 b43_qos_shm_offsets[queue]);
3350 b43_mac_enable(dev);
3351 err = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01003352
Michael Buesch5a5f3b42008-09-06 20:07:31 +02003353out_unlock:
3354 mutex_unlock(&wl->mutex);
3355
3356 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003357}
3358
Michael Buesch40faacc2007-10-28 16:29:32 +01003359static int b43_op_get_stats(struct ieee80211_hw *hw,
3360 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003361{
3362 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003363
Michael Buesch36dbd952009-09-04 22:51:29 +02003364 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003365 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
Michael Buesch36dbd952009-09-04 22:51:29 +02003366 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003367
3368 return 0;
3369}
3370
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003371static u64 b43_op_get_tsf(struct ieee80211_hw *hw)
3372{
3373 struct b43_wl *wl = hw_to_b43_wl(hw);
3374 struct b43_wldev *dev;
3375 u64 tsf;
3376
3377 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003378 dev = wl->current_dev;
3379
3380 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3381 b43_tsf_read(dev, &tsf);
3382 else
3383 tsf = 0;
3384
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003385 mutex_unlock(&wl->mutex);
3386
3387 return tsf;
3388}
3389
3390static void b43_op_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3391{
3392 struct b43_wl *wl = hw_to_b43_wl(hw);
3393 struct b43_wldev *dev;
3394
3395 mutex_lock(&wl->mutex);
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003396 dev = wl->current_dev;
3397
3398 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED))
3399 b43_tsf_write(dev, tsf);
3400
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01003401 mutex_unlock(&wl->mutex);
3402}
3403
Michael Buesche4d6b792007-09-18 15:39:42 -04003404static void b43_put_phy_into_reset(struct b43_wldev *dev)
3405{
3406 struct ssb_device *sdev = dev->dev;
3407 u32 tmslow;
3408
3409 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3410 tmslow &= ~B43_TMSLOW_GMODE;
3411 tmslow |= B43_TMSLOW_PHYRESET;
3412 tmslow |= SSB_TMSLOW_FGC;
3413 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3414 msleep(1);
3415
3416 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3417 tmslow &= ~SSB_TMSLOW_FGC;
3418 tmslow |= B43_TMSLOW_PHYRESET;
3419 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3420 msleep(1);
3421}
3422
John Daiker99da1852009-02-24 02:16:42 -08003423static const char *band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003424{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003425 switch (band) {
3426 case IEEE80211_BAND_5GHZ:
3427 return "5";
3428 case IEEE80211_BAND_2GHZ:
3429 return "2.4";
3430 default:
3431 break;
3432 }
3433 B43_WARN_ON(1);
3434 return "";
3435}
3436
3437/* Expects wl->mutex locked */
3438static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3439{
3440 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003441 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003442 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003443 int err;
John W. Linville922d8a02009-01-12 14:40:20 -05003444 bool uninitialized_var(gmode);
Michael Buesche4d6b792007-09-18 15:39:42 -04003445 int prev_status;
3446
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003447 /* Find a device and PHY which supports the band. */
3448 list_for_each_entry(d, &wl->devlist, list) {
3449 switch (chan->band) {
3450 case IEEE80211_BAND_5GHZ:
3451 if (d->phy.supports_5ghz) {
3452 up_dev = d;
3453 gmode = 0;
3454 }
3455 break;
3456 case IEEE80211_BAND_2GHZ:
3457 if (d->phy.supports_2ghz) {
3458 up_dev = d;
3459 gmode = 1;
3460 }
3461 break;
3462 default:
3463 B43_WARN_ON(1);
3464 return -EINVAL;
3465 }
3466 if (up_dev)
3467 break;
3468 }
3469 if (!up_dev) {
3470 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3471 band_to_string(chan->band));
3472 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003473 }
3474 if ((up_dev == wl->current_dev) &&
3475 (!!wl->current_dev->phy.gmode == !!gmode)) {
3476 /* This device is already running. */
3477 return 0;
3478 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003479 b43dbg(wl, "Switching to %s-GHz band\n",
3480 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003481 down_dev = wl->current_dev;
3482
3483 prev_status = b43_status(down_dev);
3484 /* Shutdown the currently running core. */
3485 if (prev_status >= B43_STAT_STARTED)
Michael Buesch36dbd952009-09-04 22:51:29 +02003486 down_dev = b43_wireless_core_stop(down_dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003487 if (prev_status >= B43_STAT_INITIALIZED)
3488 b43_wireless_core_exit(down_dev);
3489
3490 if (down_dev != up_dev) {
3491 /* We switch to a different core, so we put PHY into
3492 * RESET on the old core. */
3493 b43_put_phy_into_reset(down_dev);
3494 }
3495
3496 /* Now start the new core. */
3497 up_dev->phy.gmode = gmode;
3498 if (prev_status >= B43_STAT_INITIALIZED) {
3499 err = b43_wireless_core_init(up_dev);
3500 if (err) {
3501 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003502 "selected %s-GHz band\n",
3503 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003504 goto init_failure;
3505 }
3506 }
3507 if (prev_status >= B43_STAT_STARTED) {
3508 err = b43_wireless_core_start(up_dev);
3509 if (err) {
3510 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003511 "selected %s-GHz band\n",
3512 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003513 b43_wireless_core_exit(up_dev);
3514 goto init_failure;
3515 }
3516 }
3517 B43_WARN_ON(b43_status(up_dev) != prev_status);
3518
3519 wl->current_dev = up_dev;
3520
3521 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003522init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003523 /* Whoops, failed to init the new core. No core is operating now. */
3524 wl->current_dev = NULL;
3525 return err;
3526}
3527
Johannes Berg9124b072008-10-14 19:17:54 +02003528/* Write the short and long frame retry limit values. */
3529static void b43_set_retry_limits(struct b43_wldev *dev,
3530 unsigned int short_retry,
3531 unsigned int long_retry)
3532{
3533 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3534 * the chip-internal counter. */
3535 short_retry = min(short_retry, (unsigned int)0xF);
3536 long_retry = min(long_retry, (unsigned int)0xF);
3537
3538 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3539 short_retry);
3540 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3541 long_retry);
3542}
3543
Johannes Berge8975582008-10-09 12:18:51 +02003544static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
Michael Buesche4d6b792007-09-18 15:39:42 -04003545{
3546 struct b43_wl *wl = hw_to_b43_wl(hw);
3547 struct b43_wldev *dev;
3548 struct b43_phy *phy;
Johannes Berge8975582008-10-09 12:18:51 +02003549 struct ieee80211_conf *conf = &hw->conf;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003550 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003551 int err = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003552
Michael Buesche4d6b792007-09-18 15:39:42 -04003553 mutex_lock(&wl->mutex);
3554
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003555 /* Switch the band (if necessary). This might change the active core. */
3556 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003557 if (err)
3558 goto out_unlock_mutex;
3559 dev = wl->current_dev;
3560 phy = &dev->phy;
3561
Rafał Miłeckiaa4c7b22010-01-22 01:53:12 +01003562 if (conf_is_ht(conf))
3563 phy->is_40mhz =
3564 (conf_is_ht40_minus(conf) || conf_is_ht40_plus(conf));
3565 else
3566 phy->is_40mhz = false;
3567
Michael Bueschd10d0e52008-12-18 22:13:39 +01003568 b43_mac_suspend(dev);
3569
Johannes Berg9124b072008-10-14 19:17:54 +02003570 if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
3571 b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
3572 conf->long_frame_max_tx_count);
3573 changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
3574 if (!changed)
Michael Bueschd10d0e52008-12-18 22:13:39 +01003575 goto out_mac_enable;
Michael Buesche4d6b792007-09-18 15:39:42 -04003576
3577 /* Switch to the requested channel.
3578 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003579 if (conf->channel->hw_value != phy->channel)
Michael Bueschef1a6282008-08-27 18:53:02 +02003580 b43_switch_channel(dev, conf->channel->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04003581
Johannes Berg0869aea2009-10-28 10:03:35 +01003582 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_MONITOR);
Johannes Bergd42ce842007-11-23 14:50:51 +01003583
Michael Buesche4d6b792007-09-18 15:39:42 -04003584 /* Adjust the desired TX power level. */
3585 if (conf->power_level != 0) {
Michael Buesch18c8ade2008-08-28 19:33:40 +02003586 if (conf->power_level != phy->desired_txpower) {
3587 phy->desired_txpower = conf->power_level;
3588 b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
3589 B43_TXPWR_IGNORE_TSSI);
Michael Buesche4d6b792007-09-18 15:39:42 -04003590 }
3591 }
3592
3593 /* Antennas for RX and management frame TX. */
Johannes Berg0f4ac382008-10-09 12:18:04 +02003594 antenna = B43_ANTENNA_DEFAULT;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003595 b43_mgmtframe_txantenna(dev, antenna);
Johannes Berg0f4ac382008-10-09 12:18:04 +02003596 antenna = B43_ANTENNA_DEFAULT;
Michael Bueschef1a6282008-08-27 18:53:02 +02003597 if (phy->ops->set_rx_antenna)
3598 phy->ops->set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003599
Larry Fingerfd4973c2009-06-20 12:58:11 -05003600 if (wl->radio_enabled != phy->radio_on) {
3601 if (wl->radio_enabled) {
Johannes Berg19d337d2009-06-02 13:01:37 +02003602 b43_software_rfkill(dev, false);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003603 b43info(dev->wl, "Radio turned on by software\n");
3604 if (!dev->radio_hw_enable) {
3605 b43info(dev->wl, "The hardware RF-kill button "
3606 "still turns the radio physically off. "
3607 "Press the button to turn it on.\n");
3608 }
3609 } else {
Johannes Berg19d337d2009-06-02 13:01:37 +02003610 b43_software_rfkill(dev, true);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003611 b43info(dev->wl, "Radio turned off by software\n");
3612 }
3613 }
3614
Michael Bueschd10d0e52008-12-18 22:13:39 +01003615out_mac_enable:
3616 b43_mac_enable(dev);
3617out_unlock_mutex:
Michael Buesche4d6b792007-09-18 15:39:42 -04003618 mutex_unlock(&wl->mutex);
3619
3620 return err;
3621}
3622
Johannes Berg881d9482009-01-21 15:13:48 +01003623static void b43_update_basic_rates(struct b43_wldev *dev, u32 brates)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003624{
3625 struct ieee80211_supported_band *sband =
3626 dev->wl->hw->wiphy->bands[b43_current_band(dev->wl)];
3627 struct ieee80211_rate *rate;
3628 int i;
3629 u16 basic, direct, offset, basic_offset, rateptr;
3630
3631 for (i = 0; i < sband->n_bitrates; i++) {
3632 rate = &sband->bitrates[i];
3633
3634 if (b43_is_cck_rate(rate->hw_value)) {
3635 direct = B43_SHM_SH_CCKDIRECT;
3636 basic = B43_SHM_SH_CCKBASIC;
3637 offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3638 offset &= 0xF;
3639 } else {
3640 direct = B43_SHM_SH_OFDMDIRECT;
3641 basic = B43_SHM_SH_OFDMBASIC;
3642 offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3643 offset &= 0xF;
3644 }
3645
3646 rate = ieee80211_get_response_rate(sband, brates, rate->bitrate);
3647
3648 if (b43_is_cck_rate(rate->hw_value)) {
3649 basic_offset = b43_plcp_get_ratecode_cck(rate->hw_value);
3650 basic_offset &= 0xF;
3651 } else {
3652 basic_offset = b43_plcp_get_ratecode_ofdm(rate->hw_value);
3653 basic_offset &= 0xF;
3654 }
3655
3656 /*
3657 * Get the pointer that we need to point to
3658 * from the direct map
3659 */
3660 rateptr = b43_shm_read16(dev, B43_SHM_SHARED,
3661 direct + 2 * basic_offset);
3662 /* and write it to the basic map */
3663 b43_shm_write16(dev, B43_SHM_SHARED, basic + 2 * offset,
3664 rateptr);
3665 }
3666}
3667
3668static void b43_op_bss_info_changed(struct ieee80211_hw *hw,
3669 struct ieee80211_vif *vif,
3670 struct ieee80211_bss_conf *conf,
3671 u32 changed)
3672{
3673 struct b43_wl *wl = hw_to_b43_wl(hw);
3674 struct b43_wldev *dev;
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003675
3676 mutex_lock(&wl->mutex);
3677
3678 dev = wl->current_dev;
Michael Bueschd10d0e52008-12-18 22:13:39 +01003679 if (!dev || b43_status(dev) < B43_STAT_STARTED)
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003680 goto out_unlock_mutex;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003681
3682 B43_WARN_ON(wl->vif != vif);
3683
3684 if (changed & BSS_CHANGED_BSSID) {
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003685 if (conf->bssid)
3686 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3687 else
3688 memset(wl->bssid, 0, ETH_ALEN);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003689 }
3690
Johannes Berg3f0d8432009-05-18 10:53:18 +02003691 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
3692 if (changed & BSS_CHANGED_BEACON &&
3693 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3694 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3695 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3696 b43_update_templates(wl);
3697
3698 if (changed & BSS_CHANGED_BSSID)
3699 b43_write_mac_bssid_templates(dev);
3700 }
Johannes Berg3f0d8432009-05-18 10:53:18 +02003701
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003702 b43_mac_suspend(dev);
3703
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003704 /* Update templates for AP/mesh mode. */
3705 if (changed & BSS_CHANGED_BEACON_INT &&
3706 (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
3707 b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT) ||
3708 b43_is_mode(wl, NL80211_IFTYPE_ADHOC)))
3709 b43_set_beacon_int(dev, conf->beacon_int);
3710
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003711 if (changed & BSS_CHANGED_BASIC_RATES)
3712 b43_update_basic_rates(dev, conf->basic_rates);
3713
3714 if (changed & BSS_CHANGED_ERP_SLOT) {
3715 if (conf->use_short_slot)
3716 b43_short_slot_timing_enable(dev);
3717 else
3718 b43_short_slot_timing_disable(dev);
3719 }
3720
3721 b43_mac_enable(dev);
Michael Bueschd10d0e52008-12-18 22:13:39 +01003722out_unlock_mutex:
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003723 mutex_unlock(&wl->mutex);
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01003724}
3725
Michael Buesch40faacc2007-10-28 16:29:32 +01003726static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003727 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3728 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003729{
3730 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003731 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003732 u8 algorithm;
3733 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003734 int err;
Michael Buesch060210f2009-01-25 15:49:59 +01003735 static const u8 bcast_addr[ETH_ALEN] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
Michael Buesche4d6b792007-09-18 15:39:42 -04003736
3737 if (modparam_nohwcrypt)
3738 return -ENOSPC; /* User disabled HW-crypto */
3739
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003740 mutex_lock(&wl->mutex);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003741
3742 dev = wl->current_dev;
3743 err = -ENODEV;
3744 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3745 goto out_unlock;
3746
Michael Buesch403a3a12009-06-08 21:04:57 +02003747 if (dev->fw.pcm_request_failed || !dev->hwcrypto_enabled) {
Michael Buesch68217832008-05-17 23:43:57 +02003748 /* We don't have firmware for the crypto engine.
3749 * Must use software-crypto. */
3750 err = -EOPNOTSUPP;
3751 goto out_unlock;
3752 }
3753
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003754 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003755 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003756 case ALG_WEP:
Zhu Yie31a16d2009-05-21 21:47:03 +08003757 if (key->keylen == WLAN_KEY_LEN_WEP40)
Michael Buesche4d6b792007-09-18 15:39:42 -04003758 algorithm = B43_SEC_ALGO_WEP40;
3759 else
3760 algorithm = B43_SEC_ALGO_WEP104;
3761 break;
3762 case ALG_TKIP:
3763 algorithm = B43_SEC_ALGO_TKIP;
3764 break;
3765 case ALG_CCMP:
3766 algorithm = B43_SEC_ALGO_AES;
3767 break;
3768 default:
3769 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003770 goto out_unlock;
3771 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003772 index = (u8) (key->keyidx);
3773 if (index > 3)
3774 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003775
3776 switch (cmd) {
3777 case SET_KEY:
gregor kowski035d0242009-08-19 22:35:45 +02003778 if (algorithm == B43_SEC_ALGO_TKIP &&
3779 (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE) ||
3780 !modparam_hwtkip)) {
3781 /* We support only pairwise key */
Michael Buesche4d6b792007-09-18 15:39:42 -04003782 err = -EOPNOTSUPP;
3783 goto out_unlock;
3784 }
3785
Michael Buesche808e582008-12-19 21:30:52 +01003786 if (key->flags & IEEE80211_KEY_FLAG_PAIRWISE) {
Johannes Bergdc822b52008-12-29 12:55:09 +01003787 if (WARN_ON(!sta)) {
3788 err = -EOPNOTSUPP;
3789 goto out_unlock;
3790 }
Michael Buesche808e582008-12-19 21:30:52 +01003791 /* Pairwise key with an assigned MAC address. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003792 err = b43_key_write(dev, -1, algorithm,
Johannes Bergdc822b52008-12-29 12:55:09 +01003793 key->key, key->keylen,
3794 sta->addr, key);
Michael Buesche808e582008-12-19 21:30:52 +01003795 } else {
3796 /* Group key */
3797 err = b43_key_write(dev, index, algorithm,
3798 key->key, key->keylen, NULL, key);
Michael Buesche4d6b792007-09-18 15:39:42 -04003799 }
3800 if (err)
3801 goto out_unlock;
3802
3803 if (algorithm == B43_SEC_ALGO_WEP40 ||
3804 algorithm == B43_SEC_ALGO_WEP104) {
3805 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3806 } else {
3807 b43_hf_write(dev,
3808 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3809 }
3810 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
gregor kowski035d0242009-08-19 22:35:45 +02003811 if (algorithm == B43_SEC_ALGO_TKIP)
3812 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Michael Buesche4d6b792007-09-18 15:39:42 -04003813 break;
3814 case DISABLE_KEY: {
3815 err = b43_key_clear(dev, key->hw_key_idx);
3816 if (err)
3817 goto out_unlock;
3818 break;
3819 }
3820 default:
3821 B43_WARN_ON(1);
3822 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003823
Michael Buesche4d6b792007-09-18 15:39:42 -04003824out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04003825 if (!err) {
3826 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Johannes Berge1749612008-10-27 15:59:26 -07003827 "mac: %pM\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003828 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Larry Fingera1d882102009-01-14 11:15:25 -06003829 sta ? sta->addr : bcast_addr);
Michael Buesch9cf7f242008-12-19 20:24:30 +01003830 b43_dump_keymemory(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003831 }
Michael Buesch9cf7f242008-12-19 20:24:30 +01003832 mutex_unlock(&wl->mutex);
3833
Michael Buesche4d6b792007-09-18 15:39:42 -04003834 return err;
3835}
3836
Michael Buesch40faacc2007-10-28 16:29:32 +01003837static void b43_op_configure_filter(struct ieee80211_hw *hw,
3838 unsigned int changed, unsigned int *fflags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003839 u64 multicast)
Michael Buesche4d6b792007-09-18 15:39:42 -04003840{
3841 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesch36dbd952009-09-04 22:51:29 +02003842 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003843
Michael Buesch36dbd952009-09-04 22:51:29 +02003844 mutex_lock(&wl->mutex);
3845 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04003846 if (!dev) {
3847 *fflags = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02003848 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003849 }
Johannes Berg4150c572007-09-17 01:29:23 -04003850
Johannes Berg4150c572007-09-17 01:29:23 -04003851 *fflags &= FIF_PROMISC_IN_BSS |
3852 FIF_ALLMULTI |
3853 FIF_FCSFAIL |
3854 FIF_PLCPFAIL |
3855 FIF_CONTROL |
3856 FIF_OTHER_BSS |
3857 FIF_BCN_PRBRESP_PROMISC;
3858
3859 changed &= FIF_PROMISC_IN_BSS |
3860 FIF_ALLMULTI |
3861 FIF_FCSFAIL |
3862 FIF_PLCPFAIL |
3863 FIF_CONTROL |
3864 FIF_OTHER_BSS |
3865 FIF_BCN_PRBRESP_PROMISC;
3866
3867 wl->filter_flags = *fflags;
3868
3869 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3870 b43_adjust_opmode(dev);
Michael Buesch36dbd952009-09-04 22:51:29 +02003871
3872out_unlock:
3873 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003874}
3875
Michael Buesch36dbd952009-09-04 22:51:29 +02003876/* Locking: wl->mutex
3877 * Returns the current dev. This might be different from the passed in dev,
3878 * because the core might be gone away while we unlocked the mutex. */
3879static struct b43_wldev * b43_wireless_core_stop(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04003880{
3881 struct b43_wl *wl = dev->wl;
Michael Buesch36dbd952009-09-04 22:51:29 +02003882 struct b43_wldev *orig_dev;
Michael Buesch49d965c2009-10-03 00:57:58 +02003883 u32 mask;
Michael Buesche4d6b792007-09-18 15:39:42 -04003884
Michael Buesch36dbd952009-09-04 22:51:29 +02003885redo:
3886 if (!dev || b43_status(dev) < B43_STAT_STARTED)
3887 return dev;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003888
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003889 /* Cancel work. Unlock to avoid deadlocks. */
Michael Buesche4d6b792007-09-18 15:39:42 -04003890 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003891 cancel_delayed_work_sync(&dev->periodic_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003892 cancel_work_sync(&wl->tx_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04003893 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02003894 dev = wl->current_dev;
3895 if (!dev || b43_status(dev) < B43_STAT_STARTED) {
3896 /* Whoops, aliens ate up the device while we were unlocked. */
3897 return dev;
3898 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003899
Michael Buesch36dbd952009-09-04 22:51:29 +02003900 /* Disable interrupts on the device. */
3901 b43_set_status(dev, B43_STAT_INITIALIZED);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003902 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
Michael Buesch36dbd952009-09-04 22:51:29 +02003903 /* wl->mutex is locked. That is enough. */
3904 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3905 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3906 } else {
3907 spin_lock_irq(&wl->hardirq_lock);
3908 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, 0);
3909 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* Flush */
3910 spin_unlock_irq(&wl->hardirq_lock);
3911 }
Michael Buesch176e9f62009-09-11 23:04:04 +02003912 /* Synchronize and free the interrupt handlers. Unlock to avoid deadlocks. */
Michael Buesch36dbd952009-09-04 22:51:29 +02003913 orig_dev = dev;
3914 mutex_unlock(&wl->mutex);
Michael Buesch176e9f62009-09-11 23:04:04 +02003915 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3916 b43_sdio_free_irq(dev);
3917 } else {
3918 synchronize_irq(dev->dev->irq);
3919 free_irq(dev->dev->irq, dev);
3920 }
Michael Buesch36dbd952009-09-04 22:51:29 +02003921 mutex_lock(&wl->mutex);
3922 dev = wl->current_dev;
3923 if (!dev)
3924 return dev;
3925 if (dev != orig_dev) {
3926 if (b43_status(dev) >= B43_STAT_STARTED)
3927 goto redo;
3928 return dev;
3929 }
Michael Buesch49d965c2009-10-03 00:57:58 +02003930 mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
3931 B43_WARN_ON(mask != 0xFFFFFFFF && mask);
Michael Buesch36dbd952009-09-04 22:51:29 +02003932
Michael Bueschf5d40ee2009-09-04 22:53:18 +02003933 /* Drain the TX queue */
3934 while (skb_queue_len(&wl->tx_queue))
3935 dev_kfree_skb(skb_dequeue(&wl->tx_queue));
3936
Michael Buesche4d6b792007-09-18 15:39:42 -04003937 b43_mac_suspend(dev);
Michael Buescha78b3bb2009-09-11 21:44:05 +02003938 b43_leds_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003939 b43dbg(wl, "Wireless interface stopped\n");
Michael Buesch36dbd952009-09-04 22:51:29 +02003940
3941 return dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003942}
3943
3944/* Locking: wl->mutex */
3945static int b43_wireless_core_start(struct b43_wldev *dev)
3946{
3947 int err;
3948
3949 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3950
3951 drain_txstatus_queue(dev);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02003952 if (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) {
3953 err = b43_sdio_request_irq(dev, b43_sdio_interrupt_handler);
3954 if (err) {
3955 b43err(dev->wl, "Cannot request SDIO IRQ\n");
3956 goto out;
3957 }
3958 } else {
3959 err = request_threaded_irq(dev->dev->irq, b43_interrupt_handler,
3960 b43_interrupt_thread_handler,
3961 IRQF_SHARED, KBUILD_MODNAME, dev);
3962 if (err) {
3963 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3964 goto out;
3965 }
Michael Buesche4d6b792007-09-18 15:39:42 -04003966 }
3967
3968 /* We are ready to run. */
Larry Finger0866b032010-02-03 13:33:44 -06003969 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04003970 b43_set_status(dev, B43_STAT_STARTED);
3971
3972 /* Start data flow (TX/RX). */
3973 b43_mac_enable(dev);
Michael Buesch13790722009-04-08 21:26:27 +02003974 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, dev->irq_mask);
Michael Buesche4d6b792007-09-18 15:39:42 -04003975
3976 /* Start maintainance work */
3977 b43_periodic_tasks_setup(dev);
3978
Michael Buescha78b3bb2009-09-11 21:44:05 +02003979 b43_leds_init(dev);
3980
Michael Buesche4d6b792007-09-18 15:39:42 -04003981 b43dbg(dev->wl, "Wireless interface started\n");
Michael Buescha78b3bb2009-09-11 21:44:05 +02003982out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003983 return err;
3984}
3985
3986/* Get PHY and RADIO versioning numbers */
3987static int b43_phy_versioning(struct b43_wldev *dev)
3988{
3989 struct b43_phy *phy = &dev->phy;
3990 u32 tmp;
3991 u8 analog_type;
3992 u8 phy_type;
3993 u8 phy_rev;
3994 u16 radio_manuf;
3995 u16 radio_ver;
3996 u16 radio_rev;
3997 int unsupported = 0;
3998
3999 /* Get PHY versioning */
4000 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
4001 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
4002 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
4003 phy_rev = (tmp & B43_PHYVER_VERSION);
4004 switch (phy_type) {
4005 case B43_PHYTYPE_A:
4006 if (phy_rev >= 4)
4007 unsupported = 1;
4008 break;
4009 case B43_PHYTYPE_B:
4010 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
4011 && phy_rev != 7)
4012 unsupported = 1;
4013 break;
4014 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06004015 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04004016 unsupported = 1;
4017 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01004018#ifdef CONFIG_B43_NPHY
4019 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004020 if (phy_rev > 4)
Michael Bueschd5c71e42008-01-04 17:06:29 +01004021 unsupported = 1;
4022 break;
4023#endif
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004024#ifdef CONFIG_B43_PHY_LP
4025 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004026 if (phy_rev > 2)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004027 unsupported = 1;
4028 break;
4029#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004030 default:
4031 unsupported = 1;
4032 };
4033 if (unsupported) {
4034 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
4035 "(Analog %u, Type %u, Revision %u)\n",
4036 analog_type, phy_type, phy_rev);
4037 return -EOPNOTSUPP;
4038 }
4039 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
4040 analog_type, phy_type, phy_rev);
4041
4042 /* Get RADIO versioning */
4043 if (dev->dev->bus->chip_id == 0x4317) {
4044 if (dev->dev->bus->chip_rev == 0)
4045 tmp = 0x3205017F;
4046 else if (dev->dev->bus->chip_rev == 1)
4047 tmp = 0x4205017F;
4048 else
4049 tmp = 0x5205017F;
4050 } else {
4051 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004052 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04004053 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01004054 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04004055 }
4056 radio_manuf = (tmp & 0x00000FFF);
4057 radio_ver = (tmp & 0x0FFFF000) >> 12;
4058 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01004059 if (radio_manuf != 0x17F /* Broadcom */)
4060 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004061 switch (phy_type) {
4062 case B43_PHYTYPE_A:
4063 if (radio_ver != 0x2060)
4064 unsupported = 1;
4065 if (radio_rev != 1)
4066 unsupported = 1;
4067 if (radio_manuf != 0x17F)
4068 unsupported = 1;
4069 break;
4070 case B43_PHYTYPE_B:
4071 if ((radio_ver & 0xFFF0) != 0x2050)
4072 unsupported = 1;
4073 break;
4074 case B43_PHYTYPE_G:
4075 if (radio_ver != 0x2050)
4076 unsupported = 1;
4077 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01004078 case B43_PHYTYPE_N:
Johannes Bergbb519be2008-12-24 15:26:40 +01004079 if (radio_ver != 0x2055 && radio_ver != 0x2056)
Michael Buesch96c755a2008-01-06 00:09:46 +01004080 unsupported = 1;
4081 break;
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004082 case B43_PHYTYPE_LP:
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004083 if (radio_ver != 0x2062 && radio_ver != 0x2063)
Michael Buesch6b1c7c62008-12-25 00:39:28 +01004084 unsupported = 1;
4085 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004086 default:
4087 B43_WARN_ON(1);
4088 }
4089 if (unsupported) {
4090 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
4091 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
4092 radio_manuf, radio_ver, radio_rev);
4093 return -EOPNOTSUPP;
4094 }
4095 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
4096 radio_manuf, radio_ver, radio_rev);
4097
4098 phy->radio_manuf = radio_manuf;
4099 phy->radio_ver = radio_ver;
4100 phy->radio_rev = radio_rev;
4101
4102 phy->analog = analog_type;
4103 phy->type = phy_type;
4104 phy->rev = phy_rev;
4105
4106 return 0;
4107}
4108
4109static void setup_struct_phy_for_init(struct b43_wldev *dev,
4110 struct b43_phy *phy)
4111{
Michael Buesche4d6b792007-09-18 15:39:42 -04004112 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch18c8ade2008-08-28 19:33:40 +02004113 phy->next_txpwr_check_time = jiffies;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01004114 /* PHY TX errors counter. */
4115 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
Michael Buesch591f3dc2009-03-31 12:27:32 +02004116
4117#if B43_DEBUG
4118 phy->phy_locked = 0;
4119 phy->radio_locked = 0;
4120#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004121}
4122
4123static void setup_struct_wldev_for_init(struct b43_wldev *dev)
4124{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01004125 dev->dfq_valid = 0;
4126
Michael Buesch6a724d62007-09-20 22:12:58 +02004127 /* Assume the radio is enabled. If it's not enabled, the state will
4128 * immediately get fixed on the first periodic work run. */
4129 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004130
4131 /* Stats */
4132 memset(&dev->stats, 0, sizeof(dev->stats));
4133
4134 setup_struct_phy_for_init(dev, &dev->phy);
4135
4136 /* IRQ related flags */
4137 dev->irq_reason = 0;
4138 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
Michael Buesch13790722009-04-08 21:26:27 +02004139 dev->irq_mask = B43_IRQ_MASKTEMPLATE;
Michael Buesch3e3ccb32009-03-19 19:27:21 +01004140 if (b43_modparam_verbose < B43_VERBOSITY_DEBUG)
Michael Buesch13790722009-04-08 21:26:27 +02004141 dev->irq_mask &= ~B43_IRQ_PHY_TXERR;
Michael Buesche4d6b792007-09-18 15:39:42 -04004142
4143 dev->mac_suspended = 1;
4144
4145 /* Noise calculation context */
4146 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
4147}
4148
4149static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
4150{
4151 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02004152 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04004153
Michael Buesch1855ba72008-04-18 20:51:41 +02004154 if (!modparam_btcoex)
4155 return;
Larry Finger95de2842007-11-09 16:57:18 -06004156 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04004157 return;
4158 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
4159 return;
4160
4161 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06004162 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04004163 hf |= B43_HF_BTCOEXALT;
4164 else
4165 hf |= B43_HF_BTCOEX;
4166 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04004167}
4168
4169static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02004170{
4171 if (!modparam_btcoex)
4172 return;
4173 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04004174}
4175
4176static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
4177{
4178#ifdef CONFIG_SSB_DRIVER_PCICORE
4179 struct ssb_bus *bus = dev->dev->bus;
4180 u32 tmp;
4181
4182 if (bus->pcicore.dev &&
4183 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
4184 bus->pcicore.dev->id.revision <= 5) {
4185 /* IMCFGLO timeouts workaround. */
4186 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
Michael Buesche4d6b792007-09-18 15:39:42 -04004187 switch (bus->bustype) {
4188 case SSB_BUSTYPE_PCI:
4189 case SSB_BUSTYPE_PCMCIA:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004190 tmp &= ~SSB_IMCFGLO_REQTO;
4191 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004192 tmp |= 0x32;
4193 break;
4194 case SSB_BUSTYPE_SSB:
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004195 tmp &= ~SSB_IMCFGLO_REQTO;
4196 tmp &= ~SSB_IMCFGLO_SERTO;
Michael Buesche4d6b792007-09-18 15:39:42 -04004197 tmp |= 0x53;
4198 break;
Michael Buesch98a1e2a2009-09-08 19:33:31 +02004199 default:
4200 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04004201 }
4202 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
4203 }
4204#endif /* CONFIG_SSB_DRIVER_PCICORE */
4205}
4206
Michael Bueschd59f7202008-04-03 18:56:19 +02004207static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
4208{
4209 u16 pu_delay;
4210
4211 /* The time value is in microseconds. */
4212 if (dev->phy.type == B43_PHYTYPE_A)
4213 pu_delay = 3700;
4214 else
4215 pu_delay = 1050;
Johannes Berg05c914f2008-09-11 00:01:58 +02004216 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02004217 pu_delay = 500;
4218 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
4219 pu_delay = max(pu_delay, (u16)2400);
4220
4221 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
4222}
4223
4224/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
4225static void b43_set_pretbtt(struct b43_wldev *dev)
4226{
4227 u16 pretbtt;
4228
4229 /* The time value is in microseconds. */
Johannes Berg05c914f2008-09-11 00:01:58 +02004230 if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02004231 pretbtt = 2;
4232 } else {
4233 if (dev->phy.type == B43_PHYTYPE_A)
4234 pretbtt = 120;
4235 else
4236 pretbtt = 250;
4237 }
4238 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
4239 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
4240}
4241
Michael Buesche4d6b792007-09-18 15:39:42 -04004242/* Shutdown a wireless core */
4243/* Locking: wl->mutex */
4244static void b43_wireless_core_exit(struct b43_wldev *dev)
4245{
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004246 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004247
Michael Buesch36dbd952009-09-04 22:51:29 +02004248 B43_WARN_ON(dev && b43_status(dev) > B43_STAT_INITIALIZED);
4249 if (!dev || b43_status(dev) != B43_STAT_INITIALIZED)
Michael Buesche4d6b792007-09-18 15:39:42 -04004250 return;
4251 b43_set_status(dev, B43_STAT_UNINIT);
4252
Michael Buesch1f7d87b2008-01-22 20:23:34 +01004253 /* Stop the microcode PSM. */
4254 macctl = b43_read32(dev, B43_MMIO_MACCTL);
4255 macctl &= ~B43_MACCTL_PSM_RUN;
4256 macctl |= B43_MACCTL_PSM_JMP0;
4257 b43_write32(dev, B43_MMIO_MACCTL, macctl);
4258
Michael Buesche4d6b792007-09-18 15:39:42 -04004259 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004260 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004261 b43_chip_exit(dev);
Michael Bueschcb24f572008-09-03 12:12:20 +02004262 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche66fee62007-12-26 17:47:10 +01004263 if (dev->wl->current_beacon) {
4264 dev_kfree_skb_any(dev->wl->current_beacon);
4265 dev->wl->current_beacon = NULL;
4266 }
4267
Michael Buesche4d6b792007-09-18 15:39:42 -04004268 ssb_device_disable(dev->dev, 0);
4269 ssb_bus_may_powerdown(dev->dev->bus);
4270}
4271
4272/* Initialize a wireless core */
4273static int b43_wireless_core_init(struct b43_wldev *dev)
4274{
Michael Buesche4d6b792007-09-18 15:39:42 -04004275 struct ssb_bus *bus = dev->dev->bus;
4276 struct ssb_sprom *sprom = &bus->sprom;
4277 struct b43_phy *phy = &dev->phy;
4278 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004279 u64 hf;
4280 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004281
4282 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4283
4284 err = ssb_bus_powerup(bus, 0);
4285 if (err)
4286 goto out;
4287 if (!ssb_device_is_enabled(dev->dev)) {
4288 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4289 b43_wireless_core_reset(dev, tmp);
4290 }
4291
Michael Bueschfb111372008-09-02 13:00:34 +02004292 /* Reset all data structures. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004293 setup_struct_wldev_for_init(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004294 phy->ops->prepare_structs(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004295
4296 /* Enable IRQ routing to this device. */
4297 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4298
4299 b43_imcfglo_timeouts_workaround(dev);
4300 b43_bluetooth_coext_disable(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004301 if (phy->ops->prepare_hardware) {
4302 err = phy->ops->prepare_hardware(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004303 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004304 goto err_busdown;
Michael Bueschef1a6282008-08-27 18:53:02 +02004305 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004306 err = b43_chip_init(dev);
4307 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004308 goto err_busdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004309 b43_shm_write16(dev, B43_SHM_SHARED,
4310 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4311 hf = b43_hf_read(dev);
4312 if (phy->type == B43_PHYTYPE_G) {
4313 hf |= B43_HF_SYMW;
4314 if (phy->rev == 1)
4315 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004316 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004317 hf |= B43_HF_OFDMPABOOST;
Michael Buesch969d15c2009-02-20 14:27:15 +01004318 }
4319 if (phy->radio_ver == 0x2050) {
4320 if (phy->radio_rev == 6)
4321 hf |= B43_HF_4318TSSI;
4322 if (phy->radio_rev < 6)
4323 hf |= B43_HF_VCORECALC;
Michael Buesche4d6b792007-09-18 15:39:42 -04004324 }
Michael Buesch1cc8f472009-02-20 14:47:56 +01004325 if (sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW)
4326 hf |= B43_HF_DSCRQ; /* Disable slowclock requests from ucode. */
Michael Buesch1a777332009-03-04 16:41:10 +01004327#ifdef CONFIG_SSB_DRIVER_PCICORE
Michael Buesch88219052009-02-20 14:58:59 +01004328 if ((bus->bustype == SSB_BUSTYPE_PCI) &&
4329 (bus->pcicore.dev->id.revision <= 10))
4330 hf |= B43_HF_PCISCW; /* PCI slow clock workaround. */
Michael Buesch1a777332009-03-04 16:41:10 +01004331#endif
Michael Buesch25d3ef52009-02-20 15:39:21 +01004332 hf &= ~B43_HF_SKCFPUP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004333 b43_hf_write(dev, hf);
4334
Michael Buesch74cfdba2007-10-28 16:19:44 +01004335 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4336 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004337 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4338 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4339
4340 /* Disable sending probe responses from firmware.
4341 * Setting the MaxTime to one usec will always trigger
4342 * a timeout, so we never send any probe resp.
4343 * A timeout of zero is infinite. */
4344 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4345
4346 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004347 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004348
4349 /* Minimum Contention Window */
4350 if (phy->type == B43_PHYTYPE_B) {
4351 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4352 } else {
4353 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4354 }
4355 /* Maximum Contention Window */
4356 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4357
Albert Herranz3dbba8e2009-09-10 19:34:49 +02004358 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) ||
4359 (dev->dev->bus->bustype == SSB_BUSTYPE_SDIO) ||
Larry Fingerb02914a2009-12-10 17:35:01 -06004360 modparam_pio) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01004361 dev->__using_pio_transfers = 1;
4362 err = b43_pio_init(dev);
4363 } else {
4364 dev->__using_pio_transfers = 0;
4365 err = b43_dma_init(dev);
4366 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004367 if (err)
4368 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004369 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004370 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004371 b43_bluetooth_coext_enable(dev);
4372
Michael Buesch1cc8f472009-02-20 14:47:56 +01004373 ssb_bus_powerup(bus, !(sprom->boardflags_lo & B43_BFL_XTAL_NOSLOW));
Johannes Berg4150c572007-09-17 01:29:23 -04004374 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004375 b43_security_init(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004376
Michael Buesch5ab95492009-09-10 20:31:46 +02004377 ieee80211_wake_queues(dev->wl->hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004378
4379 b43_set_status(dev, B43_STAT_INITIALIZED);
4380
Larry Finger1a8d1222007-12-14 13:59:11 +01004381out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004382 return err;
4383
Michael Bueschef1a6282008-08-27 18:53:02 +02004384err_chip_exit:
Michael Buesche4d6b792007-09-18 15:39:42 -04004385 b43_chip_exit(dev);
Michael Bueschef1a6282008-08-27 18:53:02 +02004386err_busdown:
Michael Buesche4d6b792007-09-18 15:39:42 -04004387 ssb_bus_may_powerdown(bus);
4388 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4389 return err;
4390}
4391
Michael Buesch40faacc2007-10-28 16:29:32 +01004392static int b43_op_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004393 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004394{
4395 struct b43_wl *wl = hw_to_b43_wl(hw);
4396 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004397 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004398
4399 /* TODO: allow WDS/AP devices to coexist */
4400
Johannes Berg1ed32e42009-12-23 13:15:45 +01004401 if (vif->type != NL80211_IFTYPE_AP &&
4402 vif->type != NL80211_IFTYPE_MESH_POINT &&
4403 vif->type != NL80211_IFTYPE_STATION &&
4404 vif->type != NL80211_IFTYPE_WDS &&
4405 vif->type != NL80211_IFTYPE_ADHOC)
Johannes Berg4150c572007-09-17 01:29:23 -04004406 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004407
4408 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004409 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004410 goto out_mutex_unlock;
4411
Johannes Berg1ed32e42009-12-23 13:15:45 +01004412 b43dbg(wl, "Adding Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004413
4414 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004415 wl->operating = 1;
Johannes Berg1ed32e42009-12-23 13:15:45 +01004416 wl->vif = vif;
4417 wl->if_type = vif->type;
4418 memcpy(wl->mac_addr, vif->addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004419
Michael Buesche4d6b792007-09-18 15:39:42 -04004420 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004421 b43_set_pretbtt(dev);
4422 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004423 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004424
4425 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004426 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004427 mutex_unlock(&wl->mutex);
4428
4429 return err;
4430}
4431
Michael Buesch40faacc2007-10-28 16:29:32 +01004432static void b43_op_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01004433 struct ieee80211_vif *vif)
Michael Buesche4d6b792007-09-18 15:39:42 -04004434{
4435 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004436 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004437
Johannes Berg1ed32e42009-12-23 13:15:45 +01004438 b43dbg(wl, "Removing Interface type %d\n", vif->type);
Michael Buesche4d6b792007-09-18 15:39:42 -04004439
4440 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004441
4442 B43_WARN_ON(!wl->operating);
Johannes Berg1ed32e42009-12-23 13:15:45 +01004443 B43_WARN_ON(wl->vif != vif);
Johannes Berg32bfd352007-12-19 01:31:26 +01004444 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004445
4446 wl->operating = 0;
4447
Johannes Berg4150c572007-09-17 01:29:23 -04004448 b43_adjust_opmode(dev);
4449 memset(wl->mac_addr, 0, ETH_ALEN);
4450 b43_upload_card_macaddress(dev);
Johannes Berg4150c572007-09-17 01:29:23 -04004451
4452 mutex_unlock(&wl->mutex);
4453}
4454
Michael Buesch40faacc2007-10-28 16:29:32 +01004455static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004456{
4457 struct b43_wl *wl = hw_to_b43_wl(hw);
4458 struct b43_wldev *dev = wl->current_dev;
4459 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004460 int err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004461
Michael Buesch7be1bb62008-01-23 21:10:56 +01004462 /* Kill all old instance specific information to make sure
4463 * the card won't use it in the short timeframe between start
4464 * and mac80211 reconfiguring it. */
4465 memset(wl->bssid, 0, ETH_ALEN);
4466 memset(wl->mac_addr, 0, ETH_ALEN);
4467 wl->filter_flags = 0;
4468 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004469 b43_qos_clear(wl);
Michael Buesch6b4bec02008-05-20 12:16:28 +02004470 wl->beacon0_uploaded = 0;
4471 wl->beacon1_uploaded = 0;
4472 wl->beacon_templates_virgin = 1;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004473 wl->radio_enabled = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004474
Johannes Berg4150c572007-09-17 01:29:23 -04004475 mutex_lock(&wl->mutex);
4476
4477 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4478 err = b43_wireless_core_init(dev);
Johannes Bergf41f3f32009-06-07 12:30:34 -05004479 if (err)
Johannes Berg4150c572007-09-17 01:29:23 -04004480 goto out_mutex_unlock;
4481 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004482 }
4483
Johannes Berg4150c572007-09-17 01:29:23 -04004484 if (b43_status(dev) < B43_STAT_STARTED) {
4485 err = b43_wireless_core_start(dev);
4486 if (err) {
4487 if (did_init)
4488 b43_wireless_core_exit(dev);
4489 goto out_mutex_unlock;
4490 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004491 }
Johannes Berg4150c572007-09-17 01:29:23 -04004492
Johannes Bergf41f3f32009-06-07 12:30:34 -05004493 /* XXX: only do if device doesn't support rfkill irq */
4494 wiphy_rfkill_start_polling(hw->wiphy);
4495
Johannes Berg4150c572007-09-17 01:29:23 -04004496 out_mutex_unlock:
4497 mutex_unlock(&wl->mutex);
4498
4499 return err;
4500}
4501
Michael Buesch40faacc2007-10-28 16:29:32 +01004502static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004503{
4504 struct b43_wl *wl = hw_to_b43_wl(hw);
4505 struct b43_wldev *dev = wl->current_dev;
4506
Michael Buescha82d9922008-04-04 21:40:06 +02004507 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004508
Johannes Berg4150c572007-09-17 01:29:23 -04004509 mutex_lock(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004510 if (b43_status(dev) >= B43_STAT_STARTED) {
4511 dev = b43_wireless_core_stop(dev);
4512 if (!dev)
4513 goto out_unlock;
4514 }
Johannes Berg4150c572007-09-17 01:29:23 -04004515 b43_wireless_core_exit(dev);
Larry Fingerfd4973c2009-06-20 12:58:11 -05004516 wl->radio_enabled = 0;
Michael Buesch36dbd952009-09-04 22:51:29 +02004517
4518out_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004519 mutex_unlock(&wl->mutex);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004520
4521 cancel_work_sync(&(wl->txpower_adjust_work));
Michael Buesche4d6b792007-09-18 15:39:42 -04004522}
4523
Johannes Berg17741cd2008-09-11 00:02:02 +02004524static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
4525 struct ieee80211_sta *sta, bool set)
Michael Buesche66fee62007-12-26 17:47:10 +01004526{
4527 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Buesche66fee62007-12-26 17:47:10 +01004528
Felix Fietkau8f611282009-11-07 18:37:37 +01004529 /* FIXME: add locking */
Johannes Berg9d139c82008-07-09 14:40:37 +02004530 b43_update_templates(wl);
Michael Buesche66fee62007-12-26 17:47:10 +01004531
4532 return 0;
4533}
4534
Johannes Berg38968d02008-02-25 16:27:50 +01004535static void b43_op_sta_notify(struct ieee80211_hw *hw,
4536 struct ieee80211_vif *vif,
4537 enum sta_notify_cmd notify_cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02004538 struct ieee80211_sta *sta)
Johannes Berg38968d02008-02-25 16:27:50 +01004539{
4540 struct b43_wl *wl = hw_to_b43_wl(hw);
4541
4542 B43_WARN_ON(!vif || wl->vif != vif);
4543}
4544
Michael Buesch25d3ef52009-02-20 15:39:21 +01004545static void b43_op_sw_scan_start_notifier(struct ieee80211_hw *hw)
4546{
4547 struct b43_wl *wl = hw_to_b43_wl(hw);
4548 struct b43_wldev *dev;
4549
4550 mutex_lock(&wl->mutex);
4551 dev = wl->current_dev;
4552 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4553 /* Disable CFP update during scan on other channels. */
4554 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_SKCFPUP);
4555 }
4556 mutex_unlock(&wl->mutex);
4557}
4558
4559static void b43_op_sw_scan_complete_notifier(struct ieee80211_hw *hw)
4560{
4561 struct b43_wl *wl = hw_to_b43_wl(hw);
4562 struct b43_wldev *dev;
4563
4564 mutex_lock(&wl->mutex);
4565 dev = wl->current_dev;
4566 if (dev && (b43_status(dev) >= B43_STAT_INITIALIZED)) {
4567 /* Re-enable CFP update. */
4568 b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_SKCFPUP);
4569 }
4570 mutex_unlock(&wl->mutex);
4571}
4572
Michael Buesche4d6b792007-09-18 15:39:42 -04004573static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004574 .tx = b43_op_tx,
4575 .conf_tx = b43_op_conf_tx,
4576 .add_interface = b43_op_add_interface,
4577 .remove_interface = b43_op_remove_interface,
4578 .config = b43_op_config,
Johannes Bergc7ab5ef2008-10-29 20:02:12 +01004579 .bss_info_changed = b43_op_bss_info_changed,
Michael Buesch40faacc2007-10-28 16:29:32 +01004580 .configure_filter = b43_op_configure_filter,
4581 .set_key = b43_op_set_key,
gregor kowski035d0242009-08-19 22:35:45 +02004582 .update_tkip_key = b43_op_update_tkip_key,
Michael Buesch40faacc2007-10-28 16:29:32 +01004583 .get_stats = b43_op_get_stats,
Alina Friedrichsen08e87a82009-01-25 15:28:28 +01004584 .get_tsf = b43_op_get_tsf,
4585 .set_tsf = b43_op_set_tsf,
Michael Buesch40faacc2007-10-28 16:29:32 +01004586 .start = b43_op_start,
4587 .stop = b43_op_stop,
Michael Buesche66fee62007-12-26 17:47:10 +01004588 .set_tim = b43_op_beacon_set_tim,
Johannes Berg38968d02008-02-25 16:27:50 +01004589 .sta_notify = b43_op_sta_notify,
Michael Buesch25d3ef52009-02-20 15:39:21 +01004590 .sw_scan_start = b43_op_sw_scan_start_notifier,
4591 .sw_scan_complete = b43_op_sw_scan_complete_notifier,
Johannes Bergf41f3f32009-06-07 12:30:34 -05004592 .rfkill_poll = b43_rfkill_poll,
Michael Buesche4d6b792007-09-18 15:39:42 -04004593};
4594
4595/* Hard-reset the chip. Do not call this directly.
4596 * Use b43_controller_restart()
4597 */
4598static void b43_chip_reset(struct work_struct *work)
4599{
4600 struct b43_wldev *dev =
4601 container_of(work, struct b43_wldev, restart_work);
4602 struct b43_wl *wl = dev->wl;
4603 int err = 0;
4604 int prev_status;
4605
4606 mutex_lock(&wl->mutex);
4607
4608 prev_status = b43_status(dev);
4609 /* Bring the device down... */
Michael Buesch36dbd952009-09-04 22:51:29 +02004610 if (prev_status >= B43_STAT_STARTED) {
4611 dev = b43_wireless_core_stop(dev);
4612 if (!dev) {
4613 err = -ENODEV;
4614 goto out;
4615 }
4616 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004617 if (prev_status >= B43_STAT_INITIALIZED)
4618 b43_wireless_core_exit(dev);
4619
4620 /* ...and up again. */
4621 if (prev_status >= B43_STAT_INITIALIZED) {
4622 err = b43_wireless_core_init(dev);
4623 if (err)
4624 goto out;
4625 }
4626 if (prev_status >= B43_STAT_STARTED) {
4627 err = b43_wireless_core_start(dev);
4628 if (err) {
4629 b43_wireless_core_exit(dev);
4630 goto out;
4631 }
4632 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004633out:
4634 if (err)
4635 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004636 mutex_unlock(&wl->mutex);
4637 if (err)
4638 b43err(wl, "Controller restart FAILED\n");
4639 else
4640 b43info(wl, "Controller restarted\n");
4641}
4642
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004643static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004644 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004645{
4646 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004647
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004648 if (have_2ghz_phy)
4649 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4650 if (dev->phy.type == B43_PHYTYPE_N) {
4651 if (have_5ghz_phy)
4652 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4653 } else {
4654 if (have_5ghz_phy)
4655 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4656 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004657
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004658 dev->phy.supports_2ghz = have_2ghz_phy;
4659 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004660
4661 return 0;
4662}
4663
4664static void b43_wireless_core_detach(struct b43_wldev *dev)
4665{
4666 /* We release firmware that late to not be required to re-request
4667 * is all the time when we reinit the core. */
4668 b43_release_firmware(dev);
Michael Bueschfb111372008-09-02 13:00:34 +02004669 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004670}
4671
4672static int b43_wireless_core_attach(struct b43_wldev *dev)
4673{
4674 struct b43_wl *wl = dev->wl;
4675 struct ssb_bus *bus = dev->dev->bus;
Michael Buesch899110f2009-10-09 20:30:10 +02004676 struct pci_dev *pdev = (bus->bustype == SSB_BUSTYPE_PCI) ? bus->host_pci : NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04004677 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004678 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004679 u32 tmp;
4680
4681 /* Do NOT do any device initialization here.
4682 * Do it in wireless_core_init() instead.
4683 * This function is for gathering basic information about the HW, only.
4684 * Also some structs may be set up here. But most likely you want to have
4685 * that in core_init(), too.
4686 */
4687
4688 err = ssb_bus_powerup(bus, 0);
4689 if (err) {
4690 b43err(wl, "Bus powerup failed\n");
4691 goto out;
4692 }
4693 /* Get the PHY type. */
4694 if (dev->dev->id.revision >= 5) {
4695 u32 tmshigh;
4696
4697 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004698 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4699 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004700 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004701 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004702
Michael Buesch96c755a2008-01-06 00:09:46 +01004703 dev->phy.gmode = have_2ghz_phy;
Larry Fingerfd4973c2009-06-20 12:58:11 -05004704 dev->phy.radio_on = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004705 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4706 b43_wireless_core_reset(dev, tmp);
4707
4708 err = b43_phy_versioning(dev);
4709 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004710 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004711 /* Check if this device supports multiband. */
4712 if (!pdev ||
4713 (pdev->device != 0x4312 &&
4714 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4715 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004716 have_2ghz_phy = 0;
4717 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004718 switch (dev->phy.type) {
4719 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004720 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004721 break;
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004722 case B43_PHYTYPE_LP: //FIXME not always!
Gábor Stefanik86b28922009-08-16 20:22:41 +02004723#if 0 //FIXME enabling 5GHz causes a NULL pointer dereference
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004724 have_5ghz_phy = 1;
Gábor Stefanik86b28922009-08-16 20:22:41 +02004725#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04004726 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004727 case B43_PHYTYPE_N:
4728 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004729 break;
4730 default:
4731 B43_WARN_ON(1);
4732 }
4733 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004734 if (dev->phy.type == B43_PHYTYPE_A) {
4735 /* FIXME */
4736 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4737 err = -EOPNOTSUPP;
4738 goto err_powerdown;
4739 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004740 if (1 /* disable A-PHY */) {
4741 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
Gábor Stefanik9d86a2d2009-08-14 14:54:46 +02004742 if (dev->phy.type != B43_PHYTYPE_N &&
4743 dev->phy.type != B43_PHYTYPE_LP) {
Michael Buesch2e35af12008-04-27 19:06:18 +02004744 have_2ghz_phy = 1;
4745 have_5ghz_phy = 0;
4746 }
4747 }
4748
Michael Bueschfb111372008-09-02 13:00:34 +02004749 err = b43_phy_allocate(dev);
4750 if (err)
4751 goto err_powerdown;
4752
Michael Buesch96c755a2008-01-06 00:09:46 +01004753 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004754 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4755 b43_wireless_core_reset(dev, tmp);
4756
4757 err = b43_validate_chipaccess(dev);
4758 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004759 goto err_phy_free;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004760 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004761 if (err)
Michael Bueschfb111372008-09-02 13:00:34 +02004762 goto err_phy_free;
Michael Buesche4d6b792007-09-18 15:39:42 -04004763
4764 /* Now set some default "current_dev" */
4765 if (!wl->current_dev)
4766 wl->current_dev = dev;
4767 INIT_WORK(&dev->restart_work, b43_chip_reset);
4768
Michael Bueschcb24f572008-09-03 12:12:20 +02004769 dev->phy.ops->switch_analog(dev, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04004770 ssb_device_disable(dev->dev, 0);
4771 ssb_bus_may_powerdown(bus);
4772
4773out:
4774 return err;
4775
Michael Bueschfb111372008-09-02 13:00:34 +02004776err_phy_free:
4777 b43_phy_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004778err_powerdown:
4779 ssb_bus_may_powerdown(bus);
4780 return err;
4781}
4782
4783static void b43_one_core_detach(struct ssb_device *dev)
4784{
4785 struct b43_wldev *wldev;
4786 struct b43_wl *wl;
4787
Michael Buesch3bf0a322008-05-22 16:32:16 +02004788 /* Do not cancel ieee80211-workqueue based work here.
4789 * See comment in b43_remove(). */
4790
Michael Buesche4d6b792007-09-18 15:39:42 -04004791 wldev = ssb_get_drvdata(dev);
4792 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004793 b43_debugfs_remove_device(wldev);
4794 b43_wireless_core_detach(wldev);
4795 list_del(&wldev->list);
4796 wl->nr_devs--;
4797 ssb_set_drvdata(dev, NULL);
4798 kfree(wldev);
4799}
4800
4801static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4802{
4803 struct b43_wldev *wldev;
4804 struct pci_dev *pdev;
4805 int err = -ENOMEM;
4806
4807 if (!list_empty(&wl->devlist)) {
4808 /* We are not the first core on this chip. */
Michael Buesch899110f2009-10-09 20:30:10 +02004809 pdev = (dev->bus->bustype == SSB_BUSTYPE_PCI) ? dev->bus->host_pci : NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04004810 /* Only special chips support more than one wireless
4811 * core, although some of the other chips have more than
4812 * one wireless core as well. Check for this and
4813 * bail out early.
4814 */
4815 if (!pdev ||
4816 ((pdev->device != 0x4321) &&
4817 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4818 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4819 return -ENODEV;
4820 }
4821 }
4822
4823 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4824 if (!wldev)
4825 goto out;
4826
4827 wldev->dev = dev;
4828 wldev->wl = wl;
4829 b43_set_status(wldev, B43_STAT_UNINIT);
4830 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
Michael Buesche4d6b792007-09-18 15:39:42 -04004831 INIT_LIST_HEAD(&wldev->list);
4832
4833 err = b43_wireless_core_attach(wldev);
4834 if (err)
4835 goto err_kfree_wldev;
4836
4837 list_add(&wldev->list, &wl->devlist);
4838 wl->nr_devs++;
4839 ssb_set_drvdata(dev, wldev);
4840 b43_debugfs_add_device(wldev);
4841
4842 out:
4843 return err;
4844
4845 err_kfree_wldev:
4846 kfree(wldev);
4847 return err;
4848}
4849
Michael Buesch9fc38452008-04-19 16:53:00 +02004850#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4851 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4852 (pdev->device == _device) && \
4853 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4854 (pdev->subsystem_device == _subdevice) )
4855
Michael Buesche4d6b792007-09-18 15:39:42 -04004856static void b43_sprom_fixup(struct ssb_bus *bus)
4857{
Michael Buesch1855ba72008-04-18 20:51:41 +02004858 struct pci_dev *pdev;
4859
Michael Buesche4d6b792007-09-18 15:39:42 -04004860 /* boardflags workarounds */
4861 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4862 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004863 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004864 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4865 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004866 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004867 if (bus->bustype == SSB_BUSTYPE_PCI) {
4868 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004869 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
Larry Finger430cd472008-08-14 18:57:11 -05004870 IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
Larry Finger570bdfb2008-09-26 08:23:00 -05004871 IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
Michael Buesch9fc38452008-04-19 16:53:00 +02004872 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
Larry Fingera58d4522008-08-10 10:19:33 -05004873 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
Larry Finger3bb91bf2008-09-19 14:47:38 -05004874 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
4875 IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
Michael Buesch1855ba72008-04-18 20:51:41 +02004876 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4877 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004878}
4879
4880static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4881{
4882 struct ieee80211_hw *hw = wl->hw;
4883
4884 ssb_set_devtypedata(dev, NULL);
4885 ieee80211_free_hw(hw);
4886}
4887
4888static int b43_wireless_init(struct ssb_device *dev)
4889{
4890 struct ssb_sprom *sprom = &dev->bus->sprom;
4891 struct ieee80211_hw *hw;
4892 struct b43_wl *wl;
4893 int err = -ENOMEM;
4894
4895 b43_sprom_fixup(dev->bus);
4896
4897 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4898 if (!hw) {
4899 b43err(NULL, "Could not allocate ieee80211 device\n");
4900 goto out;
4901 }
Michael Buesch403a3a12009-06-08 21:04:57 +02004902 wl = hw_to_b43_wl(hw);
Michael Buesche4d6b792007-09-18 15:39:42 -04004903
4904 /* fill hw info */
Johannes Berg605a0bd2008-07-15 10:10:01 +02004905 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004906 IEEE80211_HW_SIGNAL_DBM |
4907 IEEE80211_HW_NOISE_DBM;
4908
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -07004909 hw->wiphy->interface_modes =
4910 BIT(NL80211_IFTYPE_AP) |
4911 BIT(NL80211_IFTYPE_MESH_POINT) |
4912 BIT(NL80211_IFTYPE_STATION) |
4913 BIT(NL80211_IFTYPE_WDS) |
4914 BIT(NL80211_IFTYPE_ADHOC);
4915
Michael Buesch403a3a12009-06-08 21:04:57 +02004916 hw->queues = modparam_qos ? 4 : 1;
4917 wl->mac80211_initially_registered_queues = hw->queues;
Johannes Berge6a98542008-10-21 12:40:02 +02004918 hw->max_rates = 2;
Michael Buesche4d6b792007-09-18 15:39:42 -04004919 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004920 if (is_valid_ether_addr(sprom->et1mac))
4921 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004922 else
Larry Finger95de2842007-11-09 16:57:18 -06004923 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004924
Michael Buesch403a3a12009-06-08 21:04:57 +02004925 /* Initialize struct b43_wl */
Michael Buesche4d6b792007-09-18 15:39:42 -04004926 wl->hw = hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004927 mutex_init(&wl->mutex);
Michael Buesch36dbd952009-09-04 22:51:29 +02004928 spin_lock_init(&wl->hardirq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004929 INIT_LIST_HEAD(&wl->devlist);
Michael Buescha82d9922008-04-04 21:40:06 +02004930 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesch18c8ade2008-08-28 19:33:40 +02004931 INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
Michael Bueschf5d40ee2009-09-04 22:53:18 +02004932 INIT_WORK(&wl->tx_work, b43_tx_work);
4933 skb_queue_head_init(&wl->tx_queue);
Michael Buesche4d6b792007-09-18 15:39:42 -04004934
4935 ssb_set_devtypedata(dev, wl);
Michael Buesch060210f2009-01-25 15:49:59 +01004936 b43info(wl, "Broadcom %04X WLAN found (core revision %u)\n",
4937 dev->bus->chip_id, dev->id.revision);
Michael Buesche4d6b792007-09-18 15:39:42 -04004938 err = 0;
Michael Buesch060210f2009-01-25 15:49:59 +01004939out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004940 return err;
4941}
4942
4943static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4944{
4945 struct b43_wl *wl;
4946 int err;
4947 int first = 0;
4948
4949 wl = ssb_get_devtypedata(dev);
4950 if (!wl) {
4951 /* Probing the first core. Must setup common struct b43_wl */
4952 first = 1;
4953 err = b43_wireless_init(dev);
4954 if (err)
4955 goto out;
4956 wl = ssb_get_devtypedata(dev);
4957 B43_WARN_ON(!wl);
4958 }
4959 err = b43_one_core_attach(dev, wl);
4960 if (err)
4961 goto err_wireless_exit;
4962
4963 if (first) {
4964 err = ieee80211_register_hw(wl->hw);
4965 if (err)
4966 goto err_one_core_detach;
Michael Buescha78b3bb2009-09-11 21:44:05 +02004967 b43_leds_register(wl->current_dev);
4968 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004969 }
4970
4971 out:
4972 return err;
4973
4974 err_one_core_detach:
4975 b43_one_core_detach(dev);
4976 err_wireless_exit:
4977 if (first)
4978 b43_wireless_exit(dev, wl);
4979 return err;
4980}
4981
4982static void b43_remove(struct ssb_device *dev)
4983{
4984 struct b43_wl *wl = ssb_get_devtypedata(dev);
4985 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4986
Michael Buesch3bf0a322008-05-22 16:32:16 +02004987 /* We must cancel any work here before unregistering from ieee80211,
4988 * as the ieee80211 unreg will destroy the workqueue. */
4989 cancel_work_sync(&wldev->restart_work);
4990
Michael Buesche4d6b792007-09-18 15:39:42 -04004991 B43_WARN_ON(!wl);
Michael Buesch403a3a12009-06-08 21:04:57 +02004992 if (wl->current_dev == wldev) {
4993 /* Restore the queues count before unregistering, because firmware detect
4994 * might have modified it. Restoring is important, so the networking
4995 * stack can properly free resources. */
4996 wl->hw->queues = wl->mac80211_initially_registered_queues;
Albert Herranz82905ac2009-09-16 00:26:19 +02004997 b43_leds_stop(wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004998 ieee80211_unregister_hw(wl->hw);
Michael Buesch403a3a12009-06-08 21:04:57 +02004999 }
Michael Buesche4d6b792007-09-18 15:39:42 -04005000
5001 b43_one_core_detach(dev);
5002
5003 if (list_empty(&wl->devlist)) {
Michael Buescha78b3bb2009-09-11 21:44:05 +02005004 b43_rng_exit(wl);
Michael Buesch727c9882009-10-01 15:54:32 +02005005 b43_leds_unregister(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04005006 /* Last core on the chip unregistered.
5007 * We can destroy common struct b43_wl.
5008 */
5009 b43_wireless_exit(dev, wl);
5010 }
5011}
5012
5013/* Perform a hardware reset. This can be called from any context. */
5014void b43_controller_restart(struct b43_wldev *dev, const char *reason)
5015{
5016 /* Must avoid requeueing, if we are in shutdown. */
5017 if (b43_status(dev) < B43_STAT_INITIALIZED)
5018 return;
5019 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
Luis R. Rodriguez42935ec2009-07-29 20:08:07 -04005020 ieee80211_queue_work(dev->wl->hw, &dev->restart_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04005021}
5022
Michael Buesche4d6b792007-09-18 15:39:42 -04005023static struct ssb_driver b43_ssb_driver = {
5024 .name = KBUILD_MODNAME,
5025 .id_table = b43_ssb_tbl,
5026 .probe = b43_probe,
5027 .remove = b43_remove,
Michael Buesche4d6b792007-09-18 15:39:42 -04005028};
5029
Michael Buesch26bc7832008-02-09 00:18:35 +01005030static void b43_print_driverinfo(void)
5031{
5032 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005033 *feat_leds = "", *feat_sdio = "";
Michael Buesch26bc7832008-02-09 00:18:35 +01005034
5035#ifdef CONFIG_B43_PCI_AUTOSELECT
5036 feat_pci = "P";
5037#endif
5038#ifdef CONFIG_B43_PCMCIA
5039 feat_pcmcia = "M";
5040#endif
5041#ifdef CONFIG_B43_NPHY
5042 feat_nphy = "N";
5043#endif
5044#ifdef CONFIG_B43_LEDS
5045 feat_leds = "L";
5046#endif
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005047#ifdef CONFIG_B43_SDIO
5048 feat_sdio = "S";
5049#endif
Michael Buesch26bc7832008-02-09 00:18:35 +01005050 printk(KERN_INFO "Broadcom 43xx driver loaded "
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005051 "[ Features: %s%s%s%s%s, Firmware-ID: "
Michael Buesch26bc7832008-02-09 00:18:35 +01005052 B43_SUPPORTED_FIRMWARE_ID " ]\n",
5053 feat_pci, feat_pcmcia, feat_nphy,
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005054 feat_leds, feat_sdio);
Michael Buesch26bc7832008-02-09 00:18:35 +01005055}
5056
Michael Buesche4d6b792007-09-18 15:39:42 -04005057static int __init b43_init(void)
5058{
5059 int err;
5060
5061 b43_debugfs_init();
5062 err = b43_pcmcia_init();
5063 if (err)
5064 goto err_dfs_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005065 err = b43_sdio_init();
Michael Buesche4d6b792007-09-18 15:39:42 -04005066 if (err)
5067 goto err_pcmcia_exit;
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005068 err = ssb_driver_register(&b43_ssb_driver);
5069 if (err)
5070 goto err_sdio_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01005071 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04005072
5073 return err;
5074
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005075err_sdio_exit:
5076 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005077err_pcmcia_exit:
5078 b43_pcmcia_exit();
5079err_dfs_exit:
5080 b43_debugfs_exit();
5081 return err;
5082}
5083
5084static void __exit b43_exit(void)
5085{
5086 ssb_driver_unregister(&b43_ssb_driver);
Albert Herranz3dbba8e2009-09-10 19:34:49 +02005087 b43_sdio_exit();
Michael Buesche4d6b792007-09-18 15:39:42 -04005088 b43_pcmcia_exit();
5089 b43_debugfs_exit();
5090}
5091
5092module_init(b43_init)
5093module_exit(b43_exit)