blob: eb99467d6762e01939c480523dc7afe69a258c3b [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090023#include <plat/exynos4.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090024
25#include <mach/map.h>
26#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090027#include <mach/sysmmu.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090028#include <mach/exynos4-clock.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090029
Kukjin Kim2bc02c02011-08-24 17:25:09 +090030struct clk clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090031 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090032 .rate = 27000000,
33};
34
Kukjin Kim2bc02c02011-08-24 17:25:09 +090035struct clk clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +090036 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +090037};
38
Kukjin Kim2bc02c02011-08-24 17:25:09 +090039struct clk clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +090040 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +090041 .rate = 27000000,
42};
43
Kukjin Kim2bc02c02011-08-24 17:25:09 +090044struct clk clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +090045 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +090046};
47
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090048static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +090049{
50 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
51}
52
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090053static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090054{
55 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
56}
57
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090058static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090059{
60 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
61}
62
Kukjin Kim2bc02c02011-08-24 17:25:09 +090063int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +090064{
65 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
66}
67
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090068static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +090069{
70 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
71}
72
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090073static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +090074{
75 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
76}
77
KyongHo Chob0b6ff02011-03-07 09:10:24 +090078static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
79{
80 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
81}
82
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090083static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090084{
85 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
86}
87
KyongHo Chob0b6ff02011-03-07 09:10:24 +090088static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
89{
90 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
91}
92
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090093static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090094{
95 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
96}
97
Kukjin Kimb3ed3a12011-02-14 16:08:04 +090098static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +090099{
100 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
101}
102
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900103int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900104{
105 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
106}
107
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900108int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900109{
110 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
111}
112
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900113static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900114{
115 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
116}
117
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900118static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900119{
120 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
121}
122
Changhwan Younc8bef142010-07-27 17:52:39 +0900123/* Core list of CMU_CPU side */
124
125static struct clksrc_clk clk_mout_apll = {
126 .clk = {
127 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900128 },
129 .sources = &clk_src_apll,
130 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900131};
132
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900133struct clksrc_clk clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900134 .clk = {
135 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900136 .parent = &clk_mout_apll.clk,
137 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900138 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
139};
140
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900141struct clksrc_clk clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900142 .clk = {
143 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900144 },
145 .sources = &clk_src_epll,
146 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
147};
148
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900149struct clksrc_clk clk_mout_mpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900150 .clk = {
151 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900152 },
153 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900154
155 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900156};
157
158static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900159 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900160 [1] = &clk_mout_mpll.clk,
161};
162
163static struct clksrc_sources clkset_moutcore = {
164 .sources = clkset_moutcore_list,
165 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
166};
167
168static struct clksrc_clk clk_moutcore = {
169 .clk = {
170 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900171 },
172 .sources = &clkset_moutcore,
173 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
174};
175
176static struct clksrc_clk clk_coreclk = {
177 .clk = {
178 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900179 .parent = &clk_moutcore.clk,
180 },
181 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
182};
183
184static struct clksrc_clk clk_armclk = {
185 .clk = {
186 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900187 .parent = &clk_coreclk.clk,
188 },
189};
190
191static struct clksrc_clk clk_aclk_corem0 = {
192 .clk = {
193 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900194 .parent = &clk_coreclk.clk,
195 },
196 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
197};
198
199static struct clksrc_clk clk_aclk_cores = {
200 .clk = {
201 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900202 .parent = &clk_coreclk.clk,
203 },
204 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
205};
206
207static struct clksrc_clk clk_aclk_corem1 = {
208 .clk = {
209 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900210 .parent = &clk_coreclk.clk,
211 },
212 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
213};
214
215static struct clksrc_clk clk_periphclk = {
216 .clk = {
217 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900218 .parent = &clk_coreclk.clk,
219 },
220 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
221};
222
Changhwan Younc8bef142010-07-27 17:52:39 +0900223/* Core list of CMU_CORE side */
224
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900225struct clk *clkset_corebus_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900226 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900227 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900228};
229
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900230struct clksrc_sources clkset_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900231 .sources = clkset_corebus_list,
232 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
233};
234
235static struct clksrc_clk clk_mout_corebus = {
236 .clk = {
237 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900238 },
239 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900240 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900241};
242
243static struct clksrc_clk clk_sclk_dmc = {
244 .clk = {
245 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900246 .parent = &clk_mout_corebus.clk,
247 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900248 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900249};
250
251static struct clksrc_clk clk_aclk_cored = {
252 .clk = {
253 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900254 .parent = &clk_sclk_dmc.clk,
255 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900256 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900257};
258
259static struct clksrc_clk clk_aclk_corep = {
260 .clk = {
261 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900262 .parent = &clk_aclk_cored.clk,
263 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900264 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900265};
266
267static struct clksrc_clk clk_aclk_acp = {
268 .clk = {
269 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900270 .parent = &clk_mout_corebus.clk,
271 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900272 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900273};
274
275static struct clksrc_clk clk_pclk_acp = {
276 .clk = {
277 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900278 .parent = &clk_aclk_acp.clk,
279 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900280 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900281};
282
283/* Core list of CMU_TOP side */
284
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900285struct clk *clkset_aclk_top_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900286 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900287 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900288};
289
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900290struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900291 .sources = clkset_aclk_top_list,
292 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
293};
294
295static struct clksrc_clk clk_aclk_200 = {
296 .clk = {
297 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900298 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900299 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900300 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
301 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
302};
303
Changhwan Younc8bef142010-07-27 17:52:39 +0900304static struct clksrc_clk clk_aclk_100 = {
305 .clk = {
306 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900307 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900308 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900309 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
310 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
311};
312
Changhwan Younc8bef142010-07-27 17:52:39 +0900313static struct clksrc_clk clk_aclk_160 = {
314 .clk = {
315 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900316 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900317 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900318 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
319 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
320};
321
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900322struct clksrc_clk clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900323 .clk = {
324 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900325 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900326 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900327 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
328 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
329};
330
331static struct clk *clkset_vpllsrc_list[] = {
332 [0] = &clk_fin_vpll,
333 [1] = &clk_sclk_hdmi27m,
334};
335
336static struct clksrc_sources clkset_vpllsrc = {
337 .sources = clkset_vpllsrc_list,
338 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
339};
340
341static struct clksrc_clk clk_vpllsrc = {
342 .clk = {
343 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900344 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900345 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900346 },
347 .sources = &clkset_vpllsrc,
348 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
349};
350
351static struct clk *clkset_sclk_vpll_list[] = {
352 [0] = &clk_vpllsrc.clk,
353 [1] = &clk_fout_vpll,
354};
355
356static struct clksrc_sources clkset_sclk_vpll = {
357 .sources = clkset_sclk_vpll_list,
358 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
359};
360
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900361struct clksrc_clk clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900362 .clk = {
363 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 },
365 .sources = &clkset_sclk_vpll,
366 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
367};
368
Kukjin Kim957c4612011-01-04 17:58:22 +0900369static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900370 {
371 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900373 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900374 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900375 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900376 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900377 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900378 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900379 .ctrlbit = (1 << 4),
380 }, {
381 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900382 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900383 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900384 .ctrlbit = (1 << 5),
385 }, {
386 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900387 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900388 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900389 .ctrlbit = (1 << 0),
390 }, {
391 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900392 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900393 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900394 .ctrlbit = (1 << 1),
395 }, {
396 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900397 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900398 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900399 .ctrlbit = (1 << 2),
400 }, {
401 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900402 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900403 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900404 .ctrlbit = (1 << 3),
405 }, {
406 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900407 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900408 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900409 .ctrlbit = (1 << 0),
410 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900411 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900412 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900413 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900414 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900415 .ctrlbit = (1 << 5),
416 }, {
417 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900418 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900419 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900420 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900421 .ctrlbit = (1 << 6),
422 }, {
423 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900424 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900425 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900426 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900427 .ctrlbit = (1 << 7),
428 }, {
429 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900430 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900431 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900432 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900433 .ctrlbit = (1 << 8),
434 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900435 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900436 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900437 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900438 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900439 }, {
Jassi Brar3055c6d2010-12-21 09:54:35 +0900440 .name = "pdma",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900441 .devname = "s3c-pl330.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900442 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900443 .ctrlbit = (1 << 0),
444 }, {
445 .name = "pdma",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900446 .devname = "s3c-pl330.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900447 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900448 .ctrlbit = (1 << 1),
449 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900450 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900451 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900452 .ctrlbit = (1 << 15),
453 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900454 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900455 .enable = exynos4_clk_ip_perir_ctrl,
456 .ctrlbit = (1 << 16),
457 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900458 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900459 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900460 .ctrlbit = (1 << 15),
461 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900462 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900463 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900464 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900465 .ctrlbit = (1 << 14),
466 }, {
467 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900468 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900469 .ctrlbit = (1 << 12),
470 }, {
471 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900472 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900473 .ctrlbit = (1 << 13),
474 }, {
475 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900476 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900477 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900478 .ctrlbit = (1 << 16),
479 }, {
480 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900481 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900482 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900483 .ctrlbit = (1 << 17),
484 }, {
485 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900486 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900487 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900488 .ctrlbit = (1 << 18),
489 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900490 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900491 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900492 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900493 .ctrlbit = (1 << 19),
494 }, {
495 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900496 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900497 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900498 .ctrlbit = (1 << 20),
499 }, {
500 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900501 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900502 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900503 .ctrlbit = (1 << 21),
504 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900505 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900506 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900507 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900508 .ctrlbit = (1 << 27),
509 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900510 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900511 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900512 .ctrlbit = (1 << 0),
513 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900514 .name = "mfc",
515 .devname = "s5p-mfc",
516 .enable = exynos4_clk_ip_mfc_ctrl,
517 .ctrlbit = (1 << 0),
518 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900519 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900520 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900521 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900522 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900523 .ctrlbit = (1 << 6),
524 }, {
525 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900526 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900527 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900528 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900529 .ctrlbit = (1 << 7),
530 }, {
531 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900532 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900533 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900534 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900535 .ctrlbit = (1 << 8),
536 }, {
537 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900538 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900539 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900540 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900541 .ctrlbit = (1 << 9),
542 }, {
543 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900544 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900545 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900546 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900547 .ctrlbit = (1 << 10),
548 }, {
549 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900550 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900551 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900552 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900553 .ctrlbit = (1 << 11),
554 }, {
555 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900556 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900557 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900558 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900559 .ctrlbit = (1 << 12),
560 }, {
561 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900562 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900563 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900564 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900565 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900566 }, {
567 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900568 .enable = exynos4_clk_ip_image_ctrl,
569 .ctrlbit = (1 << 5),
570 }, {
571 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900572 .enable = exynos4_clk_ip_cam_ctrl,
573 .ctrlbit = (1 << 7),
574 }, {
575 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900576 .enable = exynos4_clk_ip_cam_ctrl,
577 .ctrlbit = (1 << 8),
578 }, {
579 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900580 .enable = exynos4_clk_ip_cam_ctrl,
581 .ctrlbit = (1 << 9),
582 }, {
583 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900584 .enable = exynos4_clk_ip_cam_ctrl,
585 .ctrlbit = (1 << 10),
586 }, {
587 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900588 .enable = exynos4_clk_ip_cam_ctrl,
589 .ctrlbit = (1 << 11),
590 }, {
591 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900592 .enable = exynos4_clk_ip_lcd0_ctrl,
593 .ctrlbit = (1 << 4),
594 }, {
595 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900596 .enable = exynos4_clk_ip_lcd1_ctrl,
597 .ctrlbit = (1 << 4),
598 }, {
599 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900600 .enable = exynos4_clk_ip_fsys_ctrl,
601 .ctrlbit = (1 << 18),
602 }, {
603 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900604 .enable = exynos4_clk_ip_image_ctrl,
605 .ctrlbit = (1 << 3),
606 }, {
607 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900608 .enable = exynos4_clk_ip_image_ctrl,
609 .ctrlbit = (1 << 4),
610 }, {
611 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900612 .enable = exynos4_clk_ip_tv_ctrl,
613 .ctrlbit = (1 << 4),
614 }, {
615 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900616 .enable = exynos4_clk_ip_mfc_ctrl,
617 .ctrlbit = (1 << 1),
618 }, {
619 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900620 .enable = exynos4_clk_ip_mfc_ctrl,
621 .ctrlbit = (1 << 2),
622 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900623};
624
625static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900626 {
627 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900628 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900629 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900630 .ctrlbit = (1 << 0),
631 }, {
632 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900633 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900634 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900635 .ctrlbit = (1 << 1),
636 }, {
637 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900638 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900639 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900640 .ctrlbit = (1 << 2),
641 }, {
642 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900643 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900644 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900645 .ctrlbit = (1 << 3),
646 }, {
647 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900648 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900649 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900650 .ctrlbit = (1 << 4),
651 }, {
652 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900653 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900654 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900655 .ctrlbit = (1 << 5),
656 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900657};
658
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900659struct clk *clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900660 [0] = &clk_ext_xtal_mux,
661 [1] = &clk_xusbxti,
662 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900663 [3] = &clk_sclk_usbphy0,
664 [4] = &clk_sclk_usbphy1,
665 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900666 [6] = &clk_mout_mpll.clk,
667 [7] = &clk_mout_epll.clk,
668 [8] = &clk_sclk_vpll.clk,
669};
670
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900671struct clksrc_sources clkset_group = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900672 .sources = clkset_group_list,
673 .nr_sources = ARRAY_SIZE(clkset_group_list),
674};
675
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900676static struct clk *clkset_mout_g2d0_list[] = {
677 [0] = &clk_mout_mpll.clk,
678 [1] = &clk_sclk_apll.clk,
679};
680
681static struct clksrc_sources clkset_mout_g2d0 = {
682 .sources = clkset_mout_g2d0_list,
683 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
684};
685
686static struct clksrc_clk clk_mout_g2d0 = {
687 .clk = {
688 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900689 },
690 .sources = &clkset_mout_g2d0,
691 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
692};
693
694static struct clk *clkset_mout_g2d1_list[] = {
695 [0] = &clk_mout_epll.clk,
696 [1] = &clk_sclk_vpll.clk,
697};
698
699static struct clksrc_sources clkset_mout_g2d1 = {
700 .sources = clkset_mout_g2d1_list,
701 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
702};
703
704static struct clksrc_clk clk_mout_g2d1 = {
705 .clk = {
706 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900707 },
708 .sources = &clkset_mout_g2d1,
709 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
710};
711
712static struct clk *clkset_mout_g2d_list[] = {
713 [0] = &clk_mout_g2d0.clk,
714 [1] = &clk_mout_g2d1.clk,
715};
716
717static struct clksrc_sources clkset_mout_g2d = {
718 .sources = clkset_mout_g2d_list,
719 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
720};
721
Kamil Debski0f75a962011-07-21 16:42:30 +0900722static struct clk *clkset_mout_mfc0_list[] = {
723 [0] = &clk_mout_mpll.clk,
724 [1] = &clk_sclk_apll.clk,
725};
726
727static struct clksrc_sources clkset_mout_mfc0 = {
728 .sources = clkset_mout_mfc0_list,
729 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
730};
731
732static struct clksrc_clk clk_mout_mfc0 = {
733 .clk = {
734 .name = "mout_mfc0",
735 },
736 .sources = &clkset_mout_mfc0,
737 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
738};
739
740static struct clk *clkset_mout_mfc1_list[] = {
741 [0] = &clk_mout_epll.clk,
742 [1] = &clk_sclk_vpll.clk,
743};
744
745static struct clksrc_sources clkset_mout_mfc1 = {
746 .sources = clkset_mout_mfc1_list,
747 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
748};
749
750static struct clksrc_clk clk_mout_mfc1 = {
751 .clk = {
752 .name = "mout_mfc1",
753 },
754 .sources = &clkset_mout_mfc1,
755 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
756};
757
758static struct clk *clkset_mout_mfc_list[] = {
759 [0] = &clk_mout_mfc0.clk,
760 [1] = &clk_mout_mfc1.clk,
761};
762
763static struct clksrc_sources clkset_mout_mfc = {
764 .sources = clkset_mout_mfc_list,
765 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
766};
767
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900768static struct clksrc_clk clk_dout_mmc0 = {
769 .clk = {
770 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900771 },
772 .sources = &clkset_group,
773 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
774 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
775};
776
777static struct clksrc_clk clk_dout_mmc1 = {
778 .clk = {
779 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900780 },
781 .sources = &clkset_group,
782 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
783 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
784};
785
786static struct clksrc_clk clk_dout_mmc2 = {
787 .clk = {
788 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900789 },
790 .sources = &clkset_group,
791 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
792 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
793};
794
795static struct clksrc_clk clk_dout_mmc3 = {
796 .clk = {
797 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900798 },
799 .sources = &clkset_group,
800 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
801 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
802};
803
804static struct clksrc_clk clk_dout_mmc4 = {
805 .clk = {
806 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900807 },
808 .sources = &clkset_group,
809 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
810 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
811};
812
Changhwan Younc8bef142010-07-27 17:52:39 +0900813static struct clksrc_clk clksrcs[] = {
814 {
815 .clk = {
816 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900817 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900818 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900819 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900820 },
821 .sources = &clkset_group,
822 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
823 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
824 }, {
825 .clk = {
826 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900827 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900828 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900829 .ctrlbit = (1 << 4),
Changhwan Younc8bef142010-07-27 17:52:39 +0900830 },
831 .sources = &clkset_group,
832 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
833 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
834 }, {
835 .clk = {
836 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900837 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900838 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900839 .ctrlbit = (1 << 8),
Changhwan Younc8bef142010-07-27 17:52:39 +0900840 },
841 .sources = &clkset_group,
842 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
843 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
844 }, {
845 .clk = {
846 .name = "uclk1",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900847 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900848 .enable = exynos4_clksrc_mask_peril0_ctrl,
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900849 .ctrlbit = (1 << 12),
Changhwan Younc8bef142010-07-27 17:52:39 +0900850 },
851 .sources = &clkset_group,
852 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
853 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
854 }, {
855 .clk = {
856 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900857 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900858 .ctrlbit = (1 << 24),
859 },
860 .sources = &clkset_group,
861 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
862 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900863 }, {
864 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900865 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900866 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900867 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900868 .ctrlbit = (1 << 24),
869 },
870 .sources = &clkset_group,
871 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
872 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
873 }, {
874 .clk = {
875 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900876 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900877 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900878 .ctrlbit = (1 << 28),
879 },
880 .sources = &clkset_group,
881 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
882 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
883 }, {
884 .clk = {
885 .name = "sclk_cam",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900886 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900887 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900888 .ctrlbit = (1 << 16),
889 },
890 .sources = &clkset_group,
891 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
892 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
893 }, {
894 .clk = {
895 .name = "sclk_cam",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900896 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900897 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900898 .ctrlbit = (1 << 20),
899 },
900 .sources = &clkset_group,
901 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
902 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
903 }, {
904 .clk = {
905 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900906 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900907 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900908 .ctrlbit = (1 << 0),
909 },
910 .sources = &clkset_group,
911 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
912 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
913 }, {
914 .clk = {
915 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900916 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900917 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900918 .ctrlbit = (1 << 4),
919 },
920 .sources = &clkset_group,
921 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
922 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
923 }, {
924 .clk = {
925 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900926 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900927 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900928 .ctrlbit = (1 << 8),
929 },
930 .sources = &clkset_group,
931 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
932 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
933 }, {
934 .clk = {
935 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900936 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900937 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900938 .ctrlbit = (1 << 12),
939 },
940 .sources = &clkset_group,
941 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
942 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
943 }, {
944 .clk = {
945 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900946 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900947 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900948 .ctrlbit = (1 << 0),
949 },
950 .sources = &clkset_group,
951 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
952 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
953 }, {
954 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +0900955 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900956 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900957 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900958 .ctrlbit = (1 << 16),
959 },
960 .sources = &clkset_group,
961 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
962 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
963 }, {
964 .clk = {
965 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900966 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900967 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900968 .ctrlbit = (1 << 20),
969 },
970 .sources = &clkset_group,
971 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
972 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
973 }, {
974 .clk = {
975 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900976 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900977 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +0900978 .ctrlbit = (1 << 24),
979 },
980 .sources = &clkset_group,
981 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
982 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
983 }, {
984 .clk = {
985 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +0900986 },
987 .sources = &clkset_mout_g2d,
988 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
989 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
990 }, {
991 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +0900992 .name = "sclk_mfc",
993 .devname = "s5p-mfc",
994 },
995 .sources = &clkset_mout_mfc,
996 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
997 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
998 }, {
999 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001000 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001001 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001002 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001003 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001004 .ctrlbit = (1 << 0),
1005 },
1006 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1007 }, {
1008 .clk = {
1009 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001010 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001011 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001012 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001013 .ctrlbit = (1 << 4),
1014 },
1015 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1016 }, {
1017 .clk = {
1018 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001019 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001020 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001021 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001022 .ctrlbit = (1 << 8),
1023 },
1024 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1025 }, {
1026 .clk = {
1027 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001028 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001029 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001030 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001031 .ctrlbit = (1 << 12),
1032 },
1033 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1034 }, {
1035 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001036 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001037 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001038 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001039 .ctrlbit = (1 << 16),
1040 },
1041 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1042 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001043};
1044
1045/* Clock initialization code */
1046static struct clksrc_clk *sysclks[] = {
1047 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001048 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001049 &clk_mout_epll,
1050 &clk_mout_mpll,
1051 &clk_moutcore,
1052 &clk_coreclk,
1053 &clk_armclk,
1054 &clk_aclk_corem0,
1055 &clk_aclk_cores,
1056 &clk_aclk_corem1,
1057 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001058 &clk_mout_corebus,
1059 &clk_sclk_dmc,
1060 &clk_aclk_cored,
1061 &clk_aclk_corep,
1062 &clk_aclk_acp,
1063 &clk_pclk_acp,
1064 &clk_vpllsrc,
1065 &clk_sclk_vpll,
1066 &clk_aclk_200,
1067 &clk_aclk_100,
1068 &clk_aclk_160,
1069 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001070 &clk_dout_mmc0,
1071 &clk_dout_mmc1,
1072 &clk_dout_mmc2,
1073 &clk_dout_mmc3,
1074 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001075 &clk_mout_mfc0,
1076 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001077};
1078
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001079static int xtal_rate;
1080
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001081static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001082{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001083 if (soc_is_exynos4210())
1084 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
1085 pll_4508);
1086 else if (soc_is_exynos4212())
1087 return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
1088 else
1089 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001090}
1091
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001092static struct clk_ops exynos4_fout_apll_ops = {
1093 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001094};
1095
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001096void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001097{
1098 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001099 unsigned long apll = 0;
1100 unsigned long mpll = 0;
1101 unsigned long epll = 0;
1102 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001103 unsigned long vpllsrc;
1104 unsigned long xtal;
1105 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001106 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001107 unsigned long aclk_200;
1108 unsigned long aclk_100;
1109 unsigned long aclk_160;
1110 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001111 unsigned int ptr;
1112
1113 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1114
1115 xtal_clk = clk_get(NULL, "xtal");
1116 BUG_ON(IS_ERR(xtal_clk));
1117
1118 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001119
1120 xtal_rate = xtal;
1121
Changhwan Younc8bef142010-07-27 17:52:39 +09001122 clk_put(xtal_clk);
1123
1124 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1125
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001126 if (soc_is_exynos4210()) {
1127 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
1128 pll_4508);
1129 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
1130 pll_4508);
1131 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
1132 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001133
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001134 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1135 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1136 __raw_readl(S5P_VPLL_CON1), pll_4650c);
1137 } else if (soc_is_exynos4212()) {
1138 apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
1139 mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
1140 epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
1141 __raw_readl(S5P_EPLL_CON1));
1142
1143 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1144 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1145 __raw_readl(S5P_VPLL_CON1));
1146 } else {
1147 /* nothing */
1148 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001149
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001150 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001151 clk_fout_mpll.rate = mpll;
1152 clk_fout_epll.rate = epll;
1153 clk_fout_vpll.rate = vpll;
1154
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001155 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001156 apll, mpll, epll, vpll);
1157
1158 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001159 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001160
Jongpill Lee228ef982010-08-18 22:24:53 +09001161 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1162 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1163 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1164 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1165
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001166 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001167 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1168 armclk, sclk_dmc, aclk_200,
1169 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001170
1171 clk_f.rate = armclk;
1172 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001173 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001174
1175 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1176 s3c_set_clksrc(&clksrcs[ptr], true);
1177}
1178
1179static struct clk *clks[] __initdata = {
1180 /* Nothing here yet */
1181};
1182
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001183void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001184{
Changhwan Younc8bef142010-07-27 17:52:39 +09001185 int ptr;
1186
Kukjin Kim957c4612011-01-04 17:58:22 +09001187 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001188
1189 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1190 s3c_register_clksrc(sysclks[ptr], 1);
1191
1192 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1193 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1194
Kukjin Kim957c4612011-01-04 17:58:22 +09001195 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1196 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Changhwan Younc8bef142010-07-27 17:52:39 +09001197
1198 s3c_pwmclk_init();
1199}