blob: 2678260d9febde9a4a394cb317cfe2b52c05ebc6 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053040#include <linux/slab.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dmtimer.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010045
Tony Lindgren2c799ce2012-02-24 10:34:35 -080046#include <mach/hardware.h>
47
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053048static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053049static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010050
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053051/**
52 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
53 * @timer: timer pointer over which read operation to perform
54 * @reg: lowest byte holds the register offset
55 *
56 * The posted mode bit is encoded in reg. Note that in posted mode write
57 * pending bit must be checked. Otherwise a read of a non completed write
58 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030059 */
60static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010061{
Tony Lindgrenee17f112011-09-16 15:44:20 -070062 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
63 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070064}
65
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053066/**
67 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
68 * @timer: timer pointer over which write operation is to perform
69 * @reg: lowest byte holds the register offset
70 * @value: data to write into the register
71 *
72 * The posted mode bit is encoded in reg. Note that in posted mode the write
73 * pending bit must be checked. Otherwise a write on a register which has a
74 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030075 */
76static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
77 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070078{
Tony Lindgrenee17f112011-09-16 15:44:20 -070079 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
80 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010081}
82
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053083static void omap_timer_restore_context(struct omap_dm_timer *timer)
84{
85 omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_OFFSET,
86 timer->context.tiocp_cfg);
87 if (timer->revision > 1)
88 __raw_writel(timer->context.tistat, timer->sys_stat);
89
90 __raw_writel(timer->context.tisr, timer->irq_stat);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
92 timer->context.twer);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
94 timer->context.tcrr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
96 timer->context.tldr);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
98 timer->context.tmar);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
100 timer->context.tsicr);
101 __raw_writel(timer->context.tier, timer->irq_ena);
102 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
103 timer->context.tclr);
104}
105
Timo Teras77900a22006-06-26 16:16:12 -0700106static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100107{
Timo Teras77900a22006-06-26 16:16:12 -0700108 int c;
109
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110 if (!timer->sys_stat)
111 return;
112
Timo Teras77900a22006-06-26 16:16:12 -0700113 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700114 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700115 c++;
116 if (c > 100000) {
117 printk(KERN_ERR "Timer failed to reset\n");
118 return;
119 }
120 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121}
122
Timo Teras77900a22006-06-26 16:16:12 -0700123static void omap_dm_timer_reset(struct omap_dm_timer *timer)
124{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530125 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530126 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700127 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
128 omap_dm_timer_wait_for_reset(timer);
129 }
Timo Teras77900a22006-06-26 16:16:12 -0700130
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530131 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530132 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300133 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700134}
135
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530136int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700137{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
139 int ret;
140
141 timer->fclk = clk_get(&timer->pdev->dev, "fck");
142 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
143 timer->fclk = NULL;
144 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
145 return -EINVAL;
146 }
147
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530148 if (pdata->needs_manual_reset)
149 omap_dm_timer_reset(timer);
150
151 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
152
153 timer->posted = 1;
154 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700155}
156
157struct omap_dm_timer *omap_dm_timer_request(void)
158{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530159 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700160 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530161 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700162
163 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530164 list_for_each_entry(t, &omap_timer_list, node) {
165 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700166 continue;
167
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530168 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700169 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700170 break;
171 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530172
173 if (timer) {
174 ret = omap_dm_timer_prepare(timer);
175 if (ret) {
176 timer->reserved = 0;
177 timer = NULL;
178 }
179 }
Timo Teras77900a22006-06-26 16:16:12 -0700180 spin_unlock_irqrestore(&dm_timer_lock, flags);
181
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530182 if (!timer)
183 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700184
Timo Teras77900a22006-06-26 16:16:12 -0700185 return timer;
186}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700187EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700188
189struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100190{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530191 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700192 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530193 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100194
Timo Teras77900a22006-06-26 16:16:12 -0700195 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530196 list_for_each_entry(t, &omap_timer_list, node) {
197 if (t->pdev->id == id && !t->reserved) {
198 timer = t;
199 timer->reserved = 1;
200 break;
201 }
Timo Teras77900a22006-06-26 16:16:12 -0700202 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100203
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530204 if (timer) {
205 ret = omap_dm_timer_prepare(timer);
206 if (ret) {
207 timer->reserved = 0;
208 timer = NULL;
209 }
210 }
Timo Teras77900a22006-06-26 16:16:12 -0700211 spin_unlock_irqrestore(&dm_timer_lock, flags);
212
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 if (!timer)
214 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700215
Timo Teras77900a22006-06-26 16:16:12 -0700216 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100217}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700218EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100219
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530220int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700221{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530222 if (unlikely(!timer))
223 return -EINVAL;
224
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530225 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300226
Timo Teras77900a22006-06-26 16:16:12 -0700227 WARN_ON(!timer->reserved);
228 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530229 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700230}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700231EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700232
Timo Teras12583a72006-09-25 12:41:42 +0300233void omap_dm_timer_enable(struct omap_dm_timer *timer)
234{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530235 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300236}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700237EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300238
239void omap_dm_timer_disable(struct omap_dm_timer *timer)
240{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530241 pm_runtime_put(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300242}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700243EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300244
Timo Teras77900a22006-06-26 16:16:12 -0700245int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
246{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530247 if (timer)
248 return timer->irq;
249 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700250}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700251EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700252
253#if defined(CONFIG_ARCH_OMAP1)
254
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100255/**
256 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
257 * @inputmask: current value of idlect mask
258 */
259__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
260{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530261 int i = 0;
262 struct omap_dm_timer *timer = NULL;
263 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100264
265 /* If ARMXOR cannot be idled this function call is unnecessary */
266 if (!(inputmask & (1 << 1)))
267 return inputmask;
268
269 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530270 spin_lock_irqsave(&dm_timer_lock, flags);
271 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700272 u32 l;
273
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530274 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700275 if (l & OMAP_TIMER_CTRL_ST) {
276 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100277 inputmask &= ~(1 << 1);
278 else
279 inputmask &= ~(1 << 2);
280 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530281 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700282 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530283 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100284
285 return inputmask;
286}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700287EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100288
Tony Lindgren140455f2010-02-12 12:26:48 -0800289#else
Timo Teras77900a22006-06-26 16:16:12 -0700290
291struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
292{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530293 if (timer)
294 return timer->fclk;
295 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700296}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700297EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700298
299__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
300{
301 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800302
303 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700304}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700305EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700306
307#endif
308
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530309int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700310{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530311 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
312 pr_err("%s: timer not available or enabled.\n", __func__);
313 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530314 }
315
Timo Teras77900a22006-06-26 16:16:12 -0700316 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530317 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700318}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700319EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700320
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530321int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700322{
323 u32 l;
324
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530325 if (unlikely(!timer))
326 return -EINVAL;
327
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530328 omap_dm_timer_enable(timer);
329
330 if (timer->loses_context) {
331 u32 ctx_loss_cnt_after =
332 timer->get_context_loss_count(&timer->pdev->dev);
333 if (ctx_loss_cnt_after != timer->ctx_loss_count)
334 omap_timer_restore_context(timer);
335 }
336
Timo Teras77900a22006-06-26 16:16:12 -0700337 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
338 if (!(l & OMAP_TIMER_CTRL_ST)) {
339 l |= OMAP_TIMER_CTRL_ST;
340 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
341 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530342
343 /* Save the context */
344 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530345 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700346}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700347EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700348
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530349int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700350{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700351 unsigned long rate = 0;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530352 struct dmtimer_platform_data *pdata = timer->pdev->dev.platform_data;
Timo Teras77900a22006-06-26 16:16:12 -0700353
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530354 if (unlikely(!timer))
355 return -EINVAL;
356
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530357 if (!pdata->needs_manual_reset)
358 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700359
Tony Lindgrenee17f112011-09-16 15:44:20 -0700360 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530361
362 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700363}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700364EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700365
Paul Walmsleyf2480762009-04-23 21:11:10 -0600366int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100367{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530368 int ret;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530369 struct dmtimer_platform_data *pdata;
370
371 if (unlikely(!timer))
372 return -EINVAL;
373
374 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530375
Timo Teras77900a22006-06-26 16:16:12 -0700376 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600377 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700378
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530379 ret = pdata->set_timer_src(timer->pdev, source);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530380
381 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700382}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700383EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700384
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530385int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700386 unsigned int load)
387{
388 u32 l;
389
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530390 if (unlikely(!timer))
391 return -EINVAL;
392
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530393 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700394 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
395 if (autoreload)
396 l |= OMAP_TIMER_CTRL_AR;
397 else
398 l &= ~OMAP_TIMER_CTRL_AR;
399 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
400 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300401
Timo Teras77900a22006-06-26 16:16:12 -0700402 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530403 /* Save the context */
404 timer->context.tclr = l;
405 timer->context.tldr = load;
406 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530407 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700408}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700409EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700410
Richard Woodruff3fddd092008-07-03 12:24:30 +0300411/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530412int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300413 unsigned int load)
414{
415 u32 l;
416
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530417 if (unlikely(!timer))
418 return -EINVAL;
419
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530420 omap_dm_timer_enable(timer);
421
422 if (timer->loses_context) {
423 u32 ctx_loss_cnt_after =
424 timer->get_context_loss_count(&timer->pdev->dev);
425 if (ctx_loss_cnt_after != timer->ctx_loss_count)
426 omap_timer_restore_context(timer);
427 }
428
Richard Woodruff3fddd092008-07-03 12:24:30 +0300429 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800430 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300431 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800432 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
433 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300434 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800435 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300436 l |= OMAP_TIMER_CTRL_ST;
437
Tony Lindgrenee17f112011-09-16 15:44:20 -0700438 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530439
440 /* Save the context */
441 timer->context.tclr = l;
442 timer->context.tldr = load;
443 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530444 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300445}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700446EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300447
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530448int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700449 unsigned int match)
450{
451 u32 l;
452
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530453 if (unlikely(!timer))
454 return -EINVAL;
455
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530456 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700457 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700458 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700459 l |= OMAP_TIMER_CTRL_CE;
460 else
461 l &= ~OMAP_TIMER_CTRL_CE;
462 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
463 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530464
465 /* Save the context */
466 timer->context.tclr = l;
467 timer->context.tmar = match;
468 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530469 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100470}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700471EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100472
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530473int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700474 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100475{
Timo Teras77900a22006-06-26 16:16:12 -0700476 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100477
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530478 if (unlikely(!timer))
479 return -EINVAL;
480
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530481 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700482 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
483 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
484 OMAP_TIMER_CTRL_PT | (0x03 << 10));
485 if (def_on)
486 l |= OMAP_TIMER_CTRL_SCPWM;
487 if (toggle)
488 l |= OMAP_TIMER_CTRL_PT;
489 l |= trigger << 10;
490 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530491
492 /* Save the context */
493 timer->context.tclr = l;
494 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530495 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700496}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700497EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700498
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530499int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700500{
501 u32 l;
502
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530503 if (unlikely(!timer))
504 return -EINVAL;
505
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530506 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700507 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
508 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
509 if (prescaler >= 0x00 && prescaler <= 0x07) {
510 l |= OMAP_TIMER_CTRL_PRE;
511 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100512 }
Timo Teras77900a22006-06-26 16:16:12 -0700513 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530514
515 /* Save the context */
516 timer->context.tclr = l;
517 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530518 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100519}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700520EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100521
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530522int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700523 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100524{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530525 if (unlikely(!timer))
526 return -EINVAL;
527
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530528 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700529 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530530
531 /* Save the context */
532 timer->context.tier = value;
533 timer->context.twer = value;
534 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530535 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100536}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700537EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100538
539unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
540{
Timo Terasfa4bb622006-09-25 12:41:35 +0300541 unsigned int l;
542
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530543 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
544 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530545 return 0;
546 }
547
Tony Lindgrenee17f112011-09-16 15:44:20 -0700548 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300549
550 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100551}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700552EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100553
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530554int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100555{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530556 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
557 return -EINVAL;
558
Tony Lindgrenee17f112011-09-16 15:44:20 -0700559 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530560 /* Save the context */
561 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530562 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100563}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700564EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100565
Tony Lindgren92105bb2005-09-07 17:20:26 +0100566unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
567{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530568 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
569 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530570 return 0;
571 }
572
Tony Lindgrenee17f112011-09-16 15:44:20 -0700573 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100574}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700575EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100576
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530577int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700578{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530579 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
580 pr_err("%s: timer not available or enabled.\n", __func__);
581 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530582 }
583
Timo Terasfa4bb622006-09-25 12:41:35 +0300584 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530585
586 /* Save the context */
587 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530588 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700589}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700590EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700591
Timo Teras77900a22006-06-26 16:16:12 -0700592int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100593{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530594 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100595
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530596 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530597 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300598 continue;
599
Timo Teras77900a22006-06-26 16:16:12 -0700600 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300601 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700602 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300603 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100604 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100605 return 0;
606}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700607EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100608
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530609/**
610 * omap_dm_timer_probe - probe function called for every registered device
611 * @pdev: pointer to current timer platform device
612 *
613 * Called by driver framework at the end of device registration for all
614 * timer devices.
615 */
616static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
617{
618 int ret;
619 unsigned long flags;
620 struct omap_dm_timer *timer;
621 struct resource *mem, *irq, *ioarea;
622 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
623
624 if (!pdata) {
625 dev_err(&pdev->dev, "%s: no platform data.\n", __func__);
626 return -ENODEV;
627 }
628
629 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
630 if (unlikely(!irq)) {
631 dev_err(&pdev->dev, "%s: no IRQ resource.\n", __func__);
632 return -ENODEV;
633 }
634
635 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
636 if (unlikely(!mem)) {
637 dev_err(&pdev->dev, "%s: no memory resource.\n", __func__);
638 return -ENODEV;
639 }
640
641 ioarea = request_mem_region(mem->start, resource_size(mem),
642 pdev->name);
643 if (!ioarea) {
644 dev_err(&pdev->dev, "%s: region already claimed.\n", __func__);
645 return -EBUSY;
646 }
647
648 timer = kzalloc(sizeof(struct omap_dm_timer), GFP_KERNEL);
649 if (!timer) {
650 dev_err(&pdev->dev, "%s: no memory for omap_dm_timer.\n",
651 __func__);
652 ret = -ENOMEM;
653 goto err_free_ioregion;
654 }
655
656 timer->io_base = ioremap(mem->start, resource_size(mem));
657 if (!timer->io_base) {
658 dev_err(&pdev->dev, "%s: ioremap failed.\n", __func__);
659 ret = -ENOMEM;
660 goto err_free_mem;
661 }
662
663 timer->id = pdev->id;
664 timer->irq = irq->start;
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700665 timer->reserved = pdata->reserved;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530666 timer->pdev = pdev;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530667 timer->loses_context = pdata->loses_context;
668 timer->get_context_loss_count = pdata->get_context_loss_count;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530669
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530670 /* Skip pm_runtime_enable for OMAP1 */
671 if (!pdata->needs_manual_reset) {
672 pm_runtime_enable(&pdev->dev);
673 pm_runtime_irq_safe(&pdev->dev);
674 }
675
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700676 if (!timer->reserved) {
677 pm_runtime_get_sync(&pdev->dev);
678 __omap_dm_timer_init_regs(timer);
679 pm_runtime_put(&pdev->dev);
680 }
681
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530682 /* add the timer element to the list */
683 spin_lock_irqsave(&dm_timer_lock, flags);
684 list_add_tail(&timer->node, &omap_timer_list);
685 spin_unlock_irqrestore(&dm_timer_lock, flags);
686
687 dev_dbg(&pdev->dev, "Device Probed.\n");
688
689 return 0;
690
691err_free_mem:
692 kfree(timer);
693
694err_free_ioregion:
695 release_mem_region(mem->start, resource_size(mem));
696
697 return ret;
698}
699
700/**
701 * omap_dm_timer_remove - cleanup a registered timer device
702 * @pdev: pointer to current timer platform device
703 *
704 * Called by driver framework whenever a timer device is unregistered.
705 * In addition to freeing platform resources it also deletes the timer
706 * entry from the local list.
707 */
708static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
709{
710 struct omap_dm_timer *timer;
711 unsigned long flags;
712 int ret = -EINVAL;
713
714 spin_lock_irqsave(&dm_timer_lock, flags);
715 list_for_each_entry(timer, &omap_timer_list, node)
716 if (timer->pdev->id == pdev->id) {
717 list_del(&timer->node);
718 kfree(timer);
719 ret = 0;
720 break;
721 }
722 spin_unlock_irqrestore(&dm_timer_lock, flags);
723
724 return ret;
725}
726
727static struct platform_driver omap_dm_timer_driver = {
728 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200729 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530730 .driver = {
731 .name = "omap_timer",
732 },
733};
734
735static int __init omap_dm_timer_driver_init(void)
736{
737 return platform_driver_register(&omap_dm_timer_driver);
738}
739
740static void __exit omap_dm_timer_driver_exit(void)
741{
742 platform_driver_unregister(&omap_dm_timer_driver);
743}
744
745early_platform_init("earlytimer", &omap_dm_timer_driver);
746module_init(omap_dm_timer_driver_init);
747module_exit(omap_dm_timer_driver_exit);
748
749MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
750MODULE_LICENSE("GPL");
751MODULE_ALIAS("platform:" DRIVER_NAME);
752MODULE_AUTHOR("Texas Instruments Inc");