blob: b5599b5cac97ad2b1583ccf8f32afa642334af42 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivity2ce49532010-07-26 14:37:46 +030049#define ByteOp (1<<16) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivity2ce49532010-07-26 14:37:46 +030051#define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<17) /* Register operand. */
53#define DstMem (3<<17) /* Memory operand. */
54#define DstAcc (4<<17) /* Destination Accumulator */
55#define DstDI (5<<17) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<17) /* 64bit memory operand */
57#define DstMask (7<<17)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity2ce49532010-07-26 14:37:46 +030085#define GroupMask 0x0f /* Group number stored in bits 0:3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030087#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020088#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020089#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030090#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091/* Source 2 operand type */
92#define Src2None (0<<29)
93#define Src2CL (1<<29)
94#define Src2ImmByte (2<<29)
95#define Src2One (3<<29)
96#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityea9ef042010-07-29 15:11:34 +030098#define X2(x) x, x
99#define X3(x) X2(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300100#define X4(x) X2(x), X2(x)
Avi Kivityea9ef042010-07-29 15:11:34 +0300101#define X5(x) X4(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300102#define X6(x) X4(x), X2(x)
103#define X7(x) X4(x), X3(x)
104#define X8(x) X4(x), X4(x)
105#define X16(x) X8(x), X8(x)
106
Avi Kivity43bb19c2008-01-18 12:46:50 +0200107enum {
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300108 NoGrp, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200109};
110
Avi Kivityd65b1de2010-07-29 15:11:35 +0300111struct opcode {
112 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300113 union {
114 struct opcode *group;
115 struct group_dual *gdual;
116 } u;
117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivityfd853312010-07-29 15:11:36 +0300124#define D(_y) { .flags = (_y) }
125#define N D(0)
Avi Kivity120df892010-07-29 15:11:39 +0300126#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
127#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
Avi Kivityfd853312010-07-29 15:11:36 +0300128
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300129static struct opcode group1[] = {
130 X7(D(Lock)), N
131};
132
Avi Kivity99880c52010-07-29 15:11:41 +0300133static struct opcode group1A[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300134 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
Avi Kivity99880c52010-07-29 15:11:41 +0300135};
136
Avi Kivityee70ea32010-07-29 15:11:42 +0300137static struct opcode group3[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300138 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
139 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
140 X4(D(Undefined)),
Avi Kivityee70ea32010-07-29 15:11:42 +0300141};
142
Avi Kivity591c9d22010-07-29 15:11:43 +0300143static struct opcode group4[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300144 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
145 N, N, N, N, N, N,
Avi Kivity591c9d22010-07-29 15:11:43 +0300146};
147
Avi Kivityb67f9f02010-07-29 15:11:44 +0300148static struct opcode group5[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300149 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
150 D(SrcMem | ModRM | Stack), N,
151 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
152 D(SrcMem | ModRM | Stack), N,
Avi Kivityb67f9f02010-07-29 15:11:44 +0300153};
154
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300155static struct group_dual group7 = { {
Avi Kivity42a1c522010-07-29 15:11:37 +0300156 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
157 D(SrcNone | ModRM | DstMem | Mov), N,
158 D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300159}, {
160 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
161 D(SrcNone | ModRM | DstMem | Mov), N,
162 D(SrcMem16 | ModRM | Mov | Priv), N,
163} };
164
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300165static struct opcode group8[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300166 N, N, N, N,
167 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
168 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300169};
170
171static struct opcode group_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300172 [Group9*8] =
173 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
174};
175
176static struct opcode group2_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300177 [Group9*8] =
178 N, N, N, N, N, N, N, N,
179};
180
Avi Kivityd65b1de2010-07-29 15:11:35 +0300181static struct opcode opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800182 /* 0x00 - 0x07 */
Avi Kivityfd853312010-07-29 15:11:36 +0300183 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
184 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
185 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
186 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800187 /* 0x08 - 0x0F */
Avi Kivityfd853312010-07-29 15:11:36 +0300188 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
189 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
190 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
191 D(ImplicitOps | Stack | No64), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800192 /* 0x10 - 0x17 */
Avi Kivityfd853312010-07-29 15:11:36 +0300193 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
194 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
195 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
196 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800197 /* 0x18 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300198 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
199 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
200 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
201 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800202 /* 0x20 - 0x27 */
Avi Kivityfd853312010-07-29 15:11:36 +0300203 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
204 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
205 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800206 /* 0x28 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300207 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
208 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
209 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800210 /* 0x30 - 0x37 */
Avi Kivityfd853312010-07-29 15:11:36 +0300211 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
212 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
213 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800214 /* 0x38 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300215 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
216 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
217 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
218 N, N,
Avi Kivity749358a2010-07-26 14:37:40 +0300219 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300220 X16(D(DstReg)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300221 /* 0x50 - 0x57 */
Avi Kivityfd853312010-07-29 15:11:36 +0300222 X8(D(SrcReg | Stack)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300223 /* 0x58 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300224 X8(D(DstReg | Stack)),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700225 /* 0x60 - 0x67 */
Avi Kivityfd853312010-07-29 15:11:36 +0300226 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
227 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
228 N, N, N, N,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700229 /* 0x68 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300230 D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
231 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
232 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300233 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300234 X16(D(SrcImmByte)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800235 /* 0x80 - 0x87 */
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300236 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
237 G(DstMem | SrcImm | ModRM | Group, group1),
238 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
239 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivityfd853312010-07-29 15:11:36 +0300240 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
241 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800242 /* 0x88 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300243 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
244 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
245 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
Avi Kivity99880c52010-07-29 15:11:41 +0300246 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300247 /* 0x90 - 0x97 */
Avi Kivityfd853312010-07-29 15:11:36 +0300248 D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300249 /* 0x98 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300250 N, N, D(SrcImmFAddr | No64), N,
251 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800252 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300253 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
254 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
255 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
256 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800257 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300258 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
259 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
260 D(ByteOp | DstDI | String), D(DstDI | String),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300261 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300262 X8(D(ByteOp | DstReg | SrcImm | Mov)),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300263 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300264 X8(D(DstReg | SrcImm | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800265 /* 0xC0 - 0xC7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300266 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
267 N, D(ImplicitOps | Stack), N, N,
268 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800269 /* 0xC8 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300270 N, N, N, D(ImplicitOps | Stack),
271 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800272 /* 0xD0 - 0xD7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300273 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
274 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
275 N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800276 /* 0xD8 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300277 N, N, N, N, N, N, N, N,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300278 /* 0xE0 - 0xE7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300279 N, N, N, N,
280 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
281 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
Nitin A Kamble098c9372007-08-19 11:00:36 +0300282 /* 0xE8 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300283 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
284 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
285 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
286 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800287 /* 0xF0 - 0xF7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300288 N, N, N, N,
Avi Kivityee70ea32010-07-29 15:11:42 +0300289 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800290 /* 0xF8 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300291 D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
Avi Kivityb67f9f02010-07-29 15:11:44 +0300292 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800293};
294
Avi Kivityd65b1de2010-07-29 15:11:35 +0300295static struct opcode twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800296 /* 0x00 - 0x0F */
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300297 N, GD(0, &group7), N, N,
Avi Kivityfd853312010-07-29 15:11:36 +0300298 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
299 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
300 N, D(ImplicitOps | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800301 /* 0x10 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300302 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800303 /* 0x20 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300304 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
305 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
306 N, N, N, N,
307 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800308 /* 0x30 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300309 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
310 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
311 N, N, N, N, N, N, N, N,
Avi Kivitybe8eacd2010-07-26 14:37:44 +0300312 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300313 X16(D(DstReg | SrcMem | ModRM | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800314 /* 0x50 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300315 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800316 /* 0x60 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300317 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800318 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300319 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800320 /* 0x80 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300321 X16(D(SrcImm)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800322 /* 0x90 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300323 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800324 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300325 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
326 N, D(DstMem | SrcReg | ModRM | BitOp),
327 D(DstMem | SrcReg | Src2ImmByte | ModRM),
328 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800329 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300330 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
331 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
332 D(DstMem | SrcReg | Src2ImmByte | ModRM),
333 D(DstMem | SrcReg | Src2CL | ModRM),
334 D(ModRM), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800335 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300336 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
337 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
338 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
339 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800340 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300341 N, N,
Avi Kivity2cb20bc2010-07-29 15:11:46 +0300342 G(0, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
Avi Kivityfd853312010-07-29 15:11:36 +0300343 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
344 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800345 /* 0xC0 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300346 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
347 N, N, N, D(Group | GroupDual | Group9),
348 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349 /* 0xD0 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300350 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800351 /* 0xE0 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300352 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800353 /* 0xF0 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300354 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
Avi Kivity6aa8b732006-12-10 02:21:36 -0800355};
356
Avi Kivityfd853312010-07-29 15:11:36 +0300357#undef D
358#undef N
Avi Kivity120df892010-07-29 15:11:39 +0300359#undef G
360#undef GD
Avi Kivityfd853312010-07-29 15:11:36 +0300361
Avi Kivity6aa8b732006-12-10 02:21:36 -0800362/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200363#define EFLG_ID (1<<21)
364#define EFLG_VIP (1<<20)
365#define EFLG_VIF (1<<19)
366#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200367#define EFLG_VM (1<<17)
368#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200369#define EFLG_IOPL (3<<12)
370#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800371#define EFLG_OF (1<<11)
372#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200373#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200374#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800375#define EFLG_SF (1<<7)
376#define EFLG_ZF (1<<6)
377#define EFLG_AF (1<<4)
378#define EFLG_PF (1<<2)
379#define EFLG_CF (1<<0)
380
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300381#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
382#define EFLG_RESERVED_ONE_MASK 2
383
Avi Kivity6aa8b732006-12-10 02:21:36 -0800384/*
385 * Instruction emulation:
386 * Most instructions are emulated directly via a fragment of inline assembly
387 * code. This allows us to save/restore EFLAGS and thus very easily pick up
388 * any modified flags.
389 */
390
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800391#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800392#define _LO32 "k" /* force 32-bit operand */
393#define _STK "%%rsp" /* stack pointer */
394#elif defined(__i386__)
395#define _LO32 "" /* force 32-bit operand */
396#define _STK "%%esp" /* stack pointer */
397#endif
398
399/*
400 * These EFLAGS bits are restored from saved value during emulation, and
401 * any changes are written back to the saved value after emulation.
402 */
403#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
404
405/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200406#define _PRE_EFLAGS(_sav, _msk, _tmp) \
407 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
408 "movl %"_sav",%"_LO32 _tmp"; " \
409 "push %"_tmp"; " \
410 "push %"_tmp"; " \
411 "movl %"_msk",%"_LO32 _tmp"; " \
412 "andl %"_LO32 _tmp",("_STK"); " \
413 "pushf; " \
414 "notl %"_LO32 _tmp"; " \
415 "andl %"_LO32 _tmp",("_STK"); " \
416 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
417 "pop %"_tmp"; " \
418 "orl %"_LO32 _tmp",("_STK"); " \
419 "popf; " \
420 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800421
422/* After executing instruction: write-back necessary bits in EFLAGS. */
423#define _POST_EFLAGS(_sav, _msk, _tmp) \
424 /* _sav |= EFLAGS & _msk; */ \
425 "pushf; " \
426 "pop %"_tmp"; " \
427 "andl %"_msk",%"_LO32 _tmp"; " \
428 "orl %"_LO32 _tmp",%"_sav"; "
429
Avi Kivitydda96d82008-11-26 15:14:10 +0200430#ifdef CONFIG_X86_64
431#define ON64(x) x
432#else
433#define ON64(x)
434#endif
435
Avi Kivity6b7ad612008-11-26 15:30:45 +0200436#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
437 do { \
438 __asm__ __volatile__ ( \
439 _PRE_EFLAGS("0", "4", "2") \
440 _op _suffix " %"_x"3,%1; " \
441 _POST_EFLAGS("0", "4", "2") \
442 : "=m" (_eflags), "=m" ((_dst).val), \
443 "=&r" (_tmp) \
444 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200445 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200446
447
Avi Kivity6aa8b732006-12-10 02:21:36 -0800448/* Raw emulation: instruction has two explicit operands. */
449#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200450 do { \
451 unsigned long _tmp; \
452 \
453 switch ((_dst).bytes) { \
454 case 2: \
455 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
456 break; \
457 case 4: \
458 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
459 break; \
460 case 8: \
461 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
462 break; \
463 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800464 } while (0)
465
466#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
467 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200468 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400469 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800470 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200471 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800472 break; \
473 default: \
474 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
475 _wx, _wy, _lx, _ly, _qx, _qy); \
476 break; \
477 } \
478 } while (0)
479
480/* Source operand is byte-sized and may be restricted to just %cl. */
481#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
482 __emulate_2op(_op, _src, _dst, _eflags, \
483 "b", "c", "b", "c", "b", "c", "b", "c")
484
485/* Source operand is byte, word, long or quad sized. */
486#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
487 __emulate_2op(_op, _src, _dst, _eflags, \
488 "b", "q", "w", "r", _LO32, "r", "", "r")
489
490/* Source operand is word, long or quad sized. */
491#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
492 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
493 "w", "r", _LO32, "r", "", "r")
494
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100495/* Instruction has three operands and one operand is stored in ECX register */
496#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
497 do { \
498 unsigned long _tmp; \
499 _type _clv = (_cl).val; \
500 _type _srcv = (_src).val; \
501 _type _dstv = (_dst).val; \
502 \
503 __asm__ __volatile__ ( \
504 _PRE_EFLAGS("0", "5", "2") \
505 _op _suffix " %4,%1 \n" \
506 _POST_EFLAGS("0", "5", "2") \
507 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
508 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
509 ); \
510 \
511 (_cl).val = (unsigned long) _clv; \
512 (_src).val = (unsigned long) _srcv; \
513 (_dst).val = (unsigned long) _dstv; \
514 } while (0)
515
516#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
517 do { \
518 switch ((_dst).bytes) { \
519 case 2: \
520 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
521 "w", unsigned short); \
522 break; \
523 case 4: \
524 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
525 "l", unsigned int); \
526 break; \
527 case 8: \
528 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
529 "q", unsigned long)); \
530 break; \
531 } \
532 } while (0)
533
Avi Kivitydda96d82008-11-26 15:14:10 +0200534#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800535 do { \
536 unsigned long _tmp; \
537 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200538 __asm__ __volatile__ ( \
539 _PRE_EFLAGS("0", "3", "2") \
540 _op _suffix " %1; " \
541 _POST_EFLAGS("0", "3", "2") \
542 : "=m" (_eflags), "+m" ((_dst).val), \
543 "=&r" (_tmp) \
544 : "i" (EFLAGS_MASK)); \
545 } while (0)
546
547/* Instruction has only one explicit operand (no source operand). */
548#define emulate_1op(_op, _dst, _eflags) \
549 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400550 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200551 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
552 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
553 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
554 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800555 } \
556 } while (0)
557
Avi Kivity6aa8b732006-12-10 02:21:36 -0800558/* Fetch next part of the instruction being emulated. */
559#define insn_fetch(_type, _size, _eip) \
560({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200561 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200562 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800563 goto done; \
564 (_eip) += (_size); \
565 (_type)_x; \
566})
567
Gleb Natapov414e6272010-04-28 19:15:26 +0300568#define insn_fetch_arr(_arr, _size, _eip) \
569({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
570 if (rc != X86EMUL_CONTINUE) \
571 goto done; \
572 (_eip) += (_size); \
573})
574
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800575static inline unsigned long ad_mask(struct decode_cache *c)
576{
577 return (1UL << (c->ad_bytes << 3)) - 1;
578}
579
Avi Kivity6aa8b732006-12-10 02:21:36 -0800580/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800581static inline unsigned long
582address_mask(struct decode_cache *c, unsigned long reg)
583{
584 if (c->ad_bytes == sizeof(unsigned long))
585 return reg;
586 else
587 return reg & ad_mask(c);
588}
589
590static inline unsigned long
591register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
592{
593 return base + address_mask(c, reg);
594}
595
Harvey Harrison7a9572752008-02-19 07:40:41 -0800596static inline void
597register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
598{
599 if (c->ad_bytes == sizeof(unsigned long))
600 *reg += inc;
601 else
602 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
603}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800604
Harvey Harrison7a9572752008-02-19 07:40:41 -0800605static inline void jmp_rel(struct decode_cache *c, int rel)
606{
607 register_address_increment(c, &c->eip, rel);
608}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300609
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300610static void set_seg_override(struct decode_cache *c, int seg)
611{
612 c->has_seg_override = true;
613 c->seg_override = seg;
614}
615
Gleb Natapov79168fd2010-04-28 19:15:30 +0300616static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
617 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300618{
619 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
620 return 0;
621
Gleb Natapov79168fd2010-04-28 19:15:30 +0300622 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300623}
624
625static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300626 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300627 struct decode_cache *c)
628{
629 if (!c->has_seg_override)
630 return 0;
631
Gleb Natapov79168fd2010-04-28 19:15:30 +0300632 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300633}
634
Gleb Natapov79168fd2010-04-28 19:15:30 +0300635static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
636 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300637{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300638 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300639}
640
Gleb Natapov79168fd2010-04-28 19:15:30 +0300641static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
642 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300643{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300644 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300645}
646
Gleb Natapov54b84862010-04-28 19:15:44 +0300647static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
648 u32 error, bool valid)
649{
650 ctxt->exception = vec;
651 ctxt->error_code = error;
652 ctxt->error_code_valid = valid;
653 ctxt->restart = false;
654}
655
656static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
657{
658 emulate_exception(ctxt, GP_VECTOR, err, true);
659}
660
661static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
662 int err)
663{
664 ctxt->cr2 = addr;
665 emulate_exception(ctxt, PF_VECTOR, err, true);
666}
667
668static void emulate_ud(struct x86_emulate_ctxt *ctxt)
669{
670 emulate_exception(ctxt, UD_VECTOR, 0, false);
671}
672
673static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
674{
675 emulate_exception(ctxt, TS_VECTOR, err, true);
676}
677
Avi Kivity62266862007-11-20 13:15:52 +0200678static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
679 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300680 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200681{
682 struct fetch_cache *fc = &ctxt->decode.fetch;
683 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300684 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200685
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300686 if (eip == fc->end) {
687 cur_size = fc->end - fc->start;
688 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
689 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
690 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900691 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200692 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300693 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200694 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300695 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900696 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200697}
698
699static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
700 struct x86_emulate_ops *ops,
701 unsigned long eip, void *dest, unsigned size)
702{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900703 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200704
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200705 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200706 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200707 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200708 while (size--) {
709 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900710 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200711 return rc;
712 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900713 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200714}
715
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000716/*
717 * Given the 'reg' portion of a ModRM byte, and a register block, return a
718 * pointer into the block that addresses the relevant register.
719 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
720 */
721static void *decode_register(u8 modrm_reg, unsigned long *regs,
722 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800723{
724 void *p;
725
726 p = &regs[modrm_reg];
727 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
728 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
729 return p;
730}
731
732static int read_descriptor(struct x86_emulate_ctxt *ctxt,
733 struct x86_emulate_ops *ops,
734 void *ptr,
735 u16 *size, unsigned long *address, int op_bytes)
736{
737 int rc;
738
739 if (op_bytes == 2)
740 op_bytes = 3;
741 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300742 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200743 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900744 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800745 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300746 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200747 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800748 return rc;
749}
750
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300751static int test_cc(unsigned int condition, unsigned int flags)
752{
753 int rc = 0;
754
755 switch ((condition & 15) >> 1) {
756 case 0: /* o */
757 rc |= (flags & EFLG_OF);
758 break;
759 case 1: /* b/c/nae */
760 rc |= (flags & EFLG_CF);
761 break;
762 case 2: /* z/e */
763 rc |= (flags & EFLG_ZF);
764 break;
765 case 3: /* be/na */
766 rc |= (flags & (EFLG_CF|EFLG_ZF));
767 break;
768 case 4: /* s */
769 rc |= (flags & EFLG_SF);
770 break;
771 case 5: /* p/pe */
772 rc |= (flags & EFLG_PF);
773 break;
774 case 7: /* le/ng */
775 rc |= (flags & EFLG_ZF);
776 /* fall through */
777 case 6: /* l/nge */
778 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
779 break;
780 }
781
782 /* Odd condition identifiers (lsb == 1) have inverted sense. */
783 return (!!rc ^ (condition & 1));
784}
785
Avi Kivity3c118e22007-10-31 10:27:04 +0200786static void decode_register_operand(struct operand *op,
787 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200788 int inhibit_bytereg)
789{
Avi Kivity33615aa2007-10-31 11:15:56 +0200790 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200791 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200792
793 if (!(c->d & ModRM))
794 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200795 op->type = OP_REG;
796 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200797 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200798 op->val = *(u8 *)op->ptr;
799 op->bytes = 1;
800 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200801 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200802 op->bytes = c->op_bytes;
803 switch (op->bytes) {
804 case 2:
805 op->val = *(u16 *)op->ptr;
806 break;
807 case 4:
808 op->val = *(u32 *)op->ptr;
809 break;
810 case 8:
811 op->val = *(u64 *) op->ptr;
812 break;
813 }
814 }
815 op->orig_val = op->val;
816}
817
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200818static int decode_modrm(struct x86_emulate_ctxt *ctxt,
819 struct x86_emulate_ops *ops)
820{
821 struct decode_cache *c = &ctxt->decode;
822 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700823 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900824 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200825
826 if (c->rex_prefix) {
827 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
828 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
829 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
830 }
831
832 c->modrm = insn_fetch(u8, 1, c->eip);
833 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
834 c->modrm_reg |= (c->modrm & 0x38) >> 3;
835 c->modrm_rm |= (c->modrm & 0x07);
836 c->modrm_ea = 0;
837 c->use_modrm_ea = 1;
838
839 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300840 c->modrm_ptr = decode_register(c->modrm_rm,
841 c->regs, c->d & ByteOp);
842 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200843 return rc;
844 }
845
846 if (c->ad_bytes == 2) {
847 unsigned bx = c->regs[VCPU_REGS_RBX];
848 unsigned bp = c->regs[VCPU_REGS_RBP];
849 unsigned si = c->regs[VCPU_REGS_RSI];
850 unsigned di = c->regs[VCPU_REGS_RDI];
851
852 /* 16-bit ModR/M decode. */
853 switch (c->modrm_mod) {
854 case 0:
855 if (c->modrm_rm == 6)
856 c->modrm_ea += insn_fetch(u16, 2, c->eip);
857 break;
858 case 1:
859 c->modrm_ea += insn_fetch(s8, 1, c->eip);
860 break;
861 case 2:
862 c->modrm_ea += insn_fetch(u16, 2, c->eip);
863 break;
864 }
865 switch (c->modrm_rm) {
866 case 0:
867 c->modrm_ea += bx + si;
868 break;
869 case 1:
870 c->modrm_ea += bx + di;
871 break;
872 case 2:
873 c->modrm_ea += bp + si;
874 break;
875 case 3:
876 c->modrm_ea += bp + di;
877 break;
878 case 4:
879 c->modrm_ea += si;
880 break;
881 case 5:
882 c->modrm_ea += di;
883 break;
884 case 6:
885 if (c->modrm_mod != 0)
886 c->modrm_ea += bp;
887 break;
888 case 7:
889 c->modrm_ea += bx;
890 break;
891 }
892 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
893 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300894 if (!c->has_seg_override)
895 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200896 c->modrm_ea = (u16)c->modrm_ea;
897 } else {
898 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700899 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200900 sib = insn_fetch(u8, 1, c->eip);
901 index_reg |= (sib >> 3) & 7;
902 base_reg |= sib & 7;
903 scale = sib >> 6;
904
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700905 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
906 c->modrm_ea += insn_fetch(s32, 4, c->eip);
907 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200908 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700909 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200910 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700911 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
912 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700913 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700914 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200915 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200916 switch (c->modrm_mod) {
917 case 0:
918 if (c->modrm_rm == 5)
919 c->modrm_ea += insn_fetch(s32, 4, c->eip);
920 break;
921 case 1:
922 c->modrm_ea += insn_fetch(s8, 1, c->eip);
923 break;
924 case 2:
925 c->modrm_ea += insn_fetch(s32, 4, c->eip);
926 break;
927 }
928 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200929done:
930 return rc;
931}
932
933static int decode_abs(struct x86_emulate_ctxt *ctxt,
934 struct x86_emulate_ops *ops)
935{
936 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900937 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200938
939 switch (c->ad_bytes) {
940 case 2:
941 c->modrm_ea = insn_fetch(u16, 2, c->eip);
942 break;
943 case 4:
944 c->modrm_ea = insn_fetch(u32, 4, c->eip);
945 break;
946 case 8:
947 c->modrm_ea = insn_fetch(u64, 8, c->eip);
948 break;
949 }
950done:
951 return rc;
952}
953
Avi Kivity6aa8b732006-12-10 02:21:36 -0800954int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200955x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800956{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200957 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900958 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800959 int mode = ctxt->mode;
Avi Kivity120df892010-07-29 15:11:39 +0300960 int def_op_bytes, def_ad_bytes, group, dual, goffset;
961 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962
Gleb Natapov5cd21912010-03-18 15:20:26 +0200963 /* we cannot decode insn before we complete previous rep insn */
964 WARN_ON(ctxt->restart);
965
Gleb Natapov063db062010-03-18 15:20:06 +0200966 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300967 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300968 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800969
970 switch (mode) {
971 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200972 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200974 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975 break;
976 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200977 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800978 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800979#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800980 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200981 def_op_bytes = 4;
982 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800983 break;
984#endif
985 default:
986 return -1;
987 }
988
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200989 c->op_bytes = def_op_bytes;
990 c->ad_bytes = def_ad_bytes;
991
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200993 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200994 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800995 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200996 /* switch between 2/4 bytes */
997 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998 break;
999 case 0x67: /* address-size override */
1000 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001001 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001002 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001003 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001004 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001005 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001006 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001007 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001008 case 0x2e: /* CS override */
1009 case 0x36: /* SS override */
1010 case 0x3e: /* DS override */
1011 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 break;
1013 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001015 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001016 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001017 case 0x40 ... 0x4f: /* REX */
1018 if (mode != X86EMUL_MODE_PROT64)
1019 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001020 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001021 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001023 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001024 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001025 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001026 c->rep_prefix = REPNE_PREFIX;
1027 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001029 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001030 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001031 default:
1032 goto done_prefixes;
1033 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001034
1035 /* Any legacy prefix after a REX prefix nullifies its effect. */
1036
Avi Kivity33615aa2007-10-31 11:15:56 +02001037 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038 }
1039
1040done_prefixes:
1041
1042 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001043 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001044 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001045 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001046
1047 /* Opcode byte(s). */
Avi Kivity120df892010-07-29 15:11:39 +03001048 opcode = opcode_table[c->b];
1049 if (opcode.flags == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001050 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001051 if (c->b == 0x0f) {
1052 c->twobyte = 1;
1053 c->b = insn_fetch(u8, 1, c->eip);
Avi Kivity120df892010-07-29 15:11:39 +03001054 opcode = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001055 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001056 }
Avi Kivity120df892010-07-29 15:11:39 +03001057 c->d = opcode.flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001058
Avi Kivitye09d0822008-01-18 12:38:59 +02001059 if (c->d & Group) {
1060 group = c->d & GroupMask;
Avi Kivity52811d72010-07-26 14:37:48 +03001061 dual = c->d & GroupDual;
Avi Kivitye09d0822008-01-18 12:38:59 +02001062 c->modrm = insn_fetch(u8, 1, c->eip);
1063 --c->eip;
1064
Avi Kivity120df892010-07-29 15:11:39 +03001065 if (group) {
1066 g_mod012 = g_mod3 = &group_table[group * 8];
1067 if (c->d & GroupDual)
1068 g_mod3 = &group2_table[group * 8];
1069 } else {
1070 if (c->d & GroupDual) {
1071 g_mod012 = opcode.u.gdual->mod012;
1072 g_mod3 = opcode.u.gdual->mod3;
1073 } else
1074 g_mod012 = g_mod3 = opcode.u.group;
1075 }
1076
Avi Kivity52811d72010-07-26 14:37:48 +03001077 c->d &= ~(Group | GroupDual | GroupMask);
Avi Kivity120df892010-07-29 15:11:39 +03001078
1079 goffset = (c->modrm >> 3) & 7;
1080
1081 if ((c->modrm >> 6) == 3)
1082 opcode = g_mod3[goffset];
Avi Kivitye09d0822008-01-18 12:38:59 +02001083 else
Avi Kivity120df892010-07-29 15:11:39 +03001084 opcode = g_mod012[goffset];
1085 c->d |= opcode.flags;
Avi Kivitye09d0822008-01-18 12:38:59 +02001086 }
1087
1088 /* Unrecognised? */
Avi Kivity047a4812010-07-26 14:37:47 +03001089 if (c->d == 0 || (c->d & Undefined)) {
Avi Kivitye09d0822008-01-18 12:38:59 +02001090 DPRINTF("Cannot emulate %02x\n", c->b);
1091 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001092 }
1093
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001094 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1095 c->op_bytes = 8;
1096
Avi Kivity6aa8b732006-12-10 02:21:36 -08001097 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001098 if (c->d & ModRM)
1099 rc = decode_modrm(ctxt, ops);
1100 else if (c->d & MemAbs)
1101 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001102 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001103 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001104
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001105 if (!c->has_seg_override)
1106 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001107
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001108 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001109 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001110
1111 if (c->ad_bytes != 8)
1112 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001113
1114 if (c->rip_relative)
1115 c->modrm_ea += c->eip;
1116
Avi Kivity6aa8b732006-12-10 02:21:36 -08001117 /*
1118 * Decode and fetch the source operand: register, memory
1119 * or immediate.
1120 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001121 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001122 case SrcNone:
1123 break;
1124 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001125 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001126 break;
1127 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001128 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001129 goto srcmem_common;
1130 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001131 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001132 goto srcmem_common;
1133 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001134 c->src.bytes = (c->d & ByteOp) ? 1 :
1135 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001136 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001137 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001138 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001139 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001140 /*
1141 * For instructions with a ModR/M byte, switch to register
1142 * access if Mod = 3.
1143 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001144 if ((c->d & ModRM) && c->modrm_mod == 3) {
1145 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001146 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001147 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001148 break;
1149 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001150 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001151 c->src.ptr = (unsigned long *)c->modrm_ea;
1152 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001153 break;
1154 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001155 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001156 c->src.type = OP_IMM;
1157 c->src.ptr = (unsigned long *)c->eip;
1158 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1159 if (c->src.bytes == 8)
1160 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001161 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001162 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001163 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001164 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001165 break;
1166 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001167 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001168 break;
1169 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001170 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001171 break;
1172 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001173 if ((c->d & SrcMask) == SrcImmU) {
1174 switch (c->src.bytes) {
1175 case 1:
1176 c->src.val &= 0xff;
1177 break;
1178 case 2:
1179 c->src.val &= 0xffff;
1180 break;
1181 case 4:
1182 c->src.val &= 0xffffffff;
1183 break;
1184 }
1185 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001186 break;
1187 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001188 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001189 c->src.type = OP_IMM;
1190 c->src.ptr = (unsigned long *)c->eip;
1191 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001192 if ((c->d & SrcMask) == SrcImmByte)
1193 c->src.val = insn_fetch(s8, 1, c->eip);
1194 else
1195 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001196 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001197 case SrcAcc:
1198 c->src.type = OP_REG;
1199 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1200 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1201 switch (c->src.bytes) {
1202 case 1:
1203 c->src.val = *(u8 *)c->src.ptr;
1204 break;
1205 case 2:
1206 c->src.val = *(u16 *)c->src.ptr;
1207 break;
1208 case 4:
1209 c->src.val = *(u32 *)c->src.ptr;
1210 break;
1211 case 8:
1212 c->src.val = *(u64 *)c->src.ptr;
1213 break;
1214 }
1215 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001216 case SrcOne:
1217 c->src.bytes = 1;
1218 c->src.val = 1;
1219 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001220 case SrcSI:
1221 c->src.type = OP_MEM;
1222 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1223 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001224 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001225 c->regs[VCPU_REGS_RSI]);
1226 c->src.val = 0;
1227 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001228 case SrcImmFAddr:
1229 c->src.type = OP_IMM;
1230 c->src.ptr = (unsigned long *)c->eip;
1231 c->src.bytes = c->op_bytes + 2;
1232 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1233 break;
1234 case SrcMemFAddr:
1235 c->src.type = OP_MEM;
1236 c->src.ptr = (unsigned long *)c->modrm_ea;
1237 c->src.bytes = c->op_bytes + 2;
1238 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001239 }
1240
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001241 /*
1242 * Decode and fetch the second source operand: register, memory
1243 * or immediate.
1244 */
1245 switch (c->d & Src2Mask) {
1246 case Src2None:
1247 break;
1248 case Src2CL:
1249 c->src2.bytes = 1;
1250 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1251 break;
1252 case Src2ImmByte:
1253 c->src2.type = OP_IMM;
1254 c->src2.ptr = (unsigned long *)c->eip;
1255 c->src2.bytes = 1;
1256 c->src2.val = insn_fetch(u8, 1, c->eip);
1257 break;
1258 case Src2One:
1259 c->src2.bytes = 1;
1260 c->src2.val = 1;
1261 break;
1262 }
1263
Avi Kivity038e51d2007-01-22 20:40:40 -08001264 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001265 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001266 case ImplicitOps:
1267 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001268 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001269 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001270 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001271 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001272 break;
1273 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001274 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001275 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001276 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001277 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001278 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001279 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001280 break;
1281 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001282 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001283 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001284 if ((c->d & DstMask) == DstMem64)
1285 c->dst.bytes = 8;
1286 else
1287 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001288 c->dst.val = 0;
1289 if (c->d & BitOp) {
1290 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1291
1292 c->dst.ptr = (void *)c->dst.ptr +
1293 (c->src.val & mask) / 8;
1294 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001295 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001296 case DstAcc:
1297 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001298 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001299 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001300 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001301 case 1:
1302 c->dst.val = *(u8 *)c->dst.ptr;
1303 break;
1304 case 2:
1305 c->dst.val = *(u16 *)c->dst.ptr;
1306 break;
1307 case 4:
1308 c->dst.val = *(u32 *)c->dst.ptr;
1309 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001310 case 8:
1311 c->dst.val = *(u64 *)c->dst.ptr;
1312 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001313 }
1314 c->dst.orig_val = c->dst.val;
1315 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001316 case DstDI:
1317 c->dst.type = OP_MEM;
1318 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1319 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001320 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001321 c->regs[VCPU_REGS_RDI]);
1322 c->dst.val = 0;
1323 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001324 }
1325
1326done:
1327 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1328}
1329
Gleb Natapov9de41572010-04-28 19:15:22 +03001330static int read_emulated(struct x86_emulate_ctxt *ctxt,
1331 struct x86_emulate_ops *ops,
1332 unsigned long addr, void *dest, unsigned size)
1333{
1334 int rc;
1335 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001336 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001337
1338 while (size) {
1339 int n = min(size, 8u);
1340 size -= n;
1341 if (mc->pos < mc->end)
1342 goto read_cached;
1343
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001344 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1345 ctxt->vcpu);
1346 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001347 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001348 if (rc != X86EMUL_CONTINUE)
1349 return rc;
1350 mc->end += n;
1351
1352 read_cached:
1353 memcpy(dest, mc->data + mc->pos, n);
1354 mc->pos += n;
1355 dest += n;
1356 addr += n;
1357 }
1358 return X86EMUL_CONTINUE;
1359}
1360
Gleb Natapov7b262e92010-03-18 15:20:27 +02001361static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1362 struct x86_emulate_ops *ops,
1363 unsigned int size, unsigned short port,
1364 void *dest)
1365{
1366 struct read_cache *rc = &ctxt->decode.io_read;
1367
1368 if (rc->pos == rc->end) { /* refill pio read ahead */
1369 struct decode_cache *c = &ctxt->decode;
1370 unsigned int in_page, n;
1371 unsigned int count = c->rep_prefix ?
1372 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1373 in_page = (ctxt->eflags & EFLG_DF) ?
1374 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1375 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1376 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1377 count);
1378 if (n == 0)
1379 n = 1;
1380 rc->pos = rc->end = 0;
1381 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1382 return 0;
1383 rc->end = n * size;
1384 }
1385
1386 memcpy(dest, rc->data + rc->pos, size);
1387 rc->pos += size;
1388 return 1;
1389}
1390
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001391static u32 desc_limit_scaled(struct desc_struct *desc)
1392{
1393 u32 limit = get_desc_limit(desc);
1394
1395 return desc->g ? (limit << 12) | 0xfff : limit;
1396}
1397
1398static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1399 struct x86_emulate_ops *ops,
1400 u16 selector, struct desc_ptr *dt)
1401{
1402 if (selector & 1 << 2) {
1403 struct desc_struct desc;
1404 memset (dt, 0, sizeof *dt);
1405 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1406 return;
1407
1408 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1409 dt->address = get_desc_base(&desc);
1410 } else
1411 ops->get_gdt(dt, ctxt->vcpu);
1412}
1413
1414/* allowed just for 8 bytes segments */
1415static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1416 struct x86_emulate_ops *ops,
1417 u16 selector, struct desc_struct *desc)
1418{
1419 struct desc_ptr dt;
1420 u16 index = selector >> 3;
1421 int ret;
1422 u32 err;
1423 ulong addr;
1424
1425 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1426
1427 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001428 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001429 return X86EMUL_PROPAGATE_FAULT;
1430 }
1431 addr = dt.address + index * 8;
1432 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1433 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001434 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001435
1436 return ret;
1437}
1438
1439/* allowed just for 8 bytes segments */
1440static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1441 struct x86_emulate_ops *ops,
1442 u16 selector, struct desc_struct *desc)
1443{
1444 struct desc_ptr dt;
1445 u16 index = selector >> 3;
1446 u32 err;
1447 ulong addr;
1448 int ret;
1449
1450 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1451
1452 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001453 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001454 return X86EMUL_PROPAGATE_FAULT;
1455 }
1456
1457 addr = dt.address + index * 8;
1458 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1459 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001460 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001461
1462 return ret;
1463}
1464
1465static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1466 struct x86_emulate_ops *ops,
1467 u16 selector, int seg)
1468{
1469 struct desc_struct seg_desc;
1470 u8 dpl, rpl, cpl;
1471 unsigned err_vec = GP_VECTOR;
1472 u32 err_code = 0;
1473 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1474 int ret;
1475
1476 memset(&seg_desc, 0, sizeof seg_desc);
1477
1478 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1479 || ctxt->mode == X86EMUL_MODE_REAL) {
1480 /* set real mode segment descriptor */
1481 set_desc_base(&seg_desc, selector << 4);
1482 set_desc_limit(&seg_desc, 0xffff);
1483 seg_desc.type = 3;
1484 seg_desc.p = 1;
1485 seg_desc.s = 1;
1486 goto load;
1487 }
1488
1489 /* NULL selector is not valid for TR, CS and SS */
1490 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1491 && null_selector)
1492 goto exception;
1493
1494 /* TR should be in GDT only */
1495 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1496 goto exception;
1497
1498 if (null_selector) /* for NULL selector skip all following checks */
1499 goto load;
1500
1501 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1502 if (ret != X86EMUL_CONTINUE)
1503 return ret;
1504
1505 err_code = selector & 0xfffc;
1506 err_vec = GP_VECTOR;
1507
1508 /* can't load system descriptor into segment selecor */
1509 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1510 goto exception;
1511
1512 if (!seg_desc.p) {
1513 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1514 goto exception;
1515 }
1516
1517 rpl = selector & 3;
1518 dpl = seg_desc.dpl;
1519 cpl = ops->cpl(ctxt->vcpu);
1520
1521 switch (seg) {
1522 case VCPU_SREG_SS:
1523 /*
1524 * segment is not a writable data segment or segment
1525 * selector's RPL != CPL or segment selector's RPL != CPL
1526 */
1527 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1528 goto exception;
1529 break;
1530 case VCPU_SREG_CS:
1531 if (!(seg_desc.type & 8))
1532 goto exception;
1533
1534 if (seg_desc.type & 4) {
1535 /* conforming */
1536 if (dpl > cpl)
1537 goto exception;
1538 } else {
1539 /* nonconforming */
1540 if (rpl > cpl || dpl != cpl)
1541 goto exception;
1542 }
1543 /* CS(RPL) <- CPL */
1544 selector = (selector & 0xfffc) | cpl;
1545 break;
1546 case VCPU_SREG_TR:
1547 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1548 goto exception;
1549 break;
1550 case VCPU_SREG_LDTR:
1551 if (seg_desc.s || seg_desc.type != 2)
1552 goto exception;
1553 break;
1554 default: /* DS, ES, FS, or GS */
1555 /*
1556 * segment is not a data or readable code segment or
1557 * ((segment is a data or nonconforming code segment)
1558 * and (both RPL and CPL > DPL))
1559 */
1560 if ((seg_desc.type & 0xa) == 0x8 ||
1561 (((seg_desc.type & 0xc) != 0xc) &&
1562 (rpl > dpl && cpl > dpl)))
1563 goto exception;
1564 break;
1565 }
1566
1567 if (seg_desc.s) {
1568 /* mark segment as accessed */
1569 seg_desc.type |= 1;
1570 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1571 if (ret != X86EMUL_CONTINUE)
1572 return ret;
1573 }
1574load:
1575 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1576 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1577 return X86EMUL_CONTINUE;
1578exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001579 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001580 return X86EMUL_PROPAGATE_FAULT;
1581}
1582
Wei Yongjunc37eda12010-06-15 09:03:33 +08001583static inline int writeback(struct x86_emulate_ctxt *ctxt,
1584 struct x86_emulate_ops *ops)
1585{
1586 int rc;
1587 struct decode_cache *c = &ctxt->decode;
1588 u32 err;
1589
1590 switch (c->dst.type) {
1591 case OP_REG:
1592 /* The 4-byte case *is* correct:
1593 * in 64-bit mode we zero-extend.
1594 */
1595 switch (c->dst.bytes) {
1596 case 1:
1597 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1598 break;
1599 case 2:
1600 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1601 break;
1602 case 4:
1603 *c->dst.ptr = (u32)c->dst.val;
1604 break; /* 64b: zero-ext */
1605 case 8:
1606 *c->dst.ptr = c->dst.val;
1607 break;
1608 }
1609 break;
1610 case OP_MEM:
1611 if (c->lock_prefix)
1612 rc = ops->cmpxchg_emulated(
1613 (unsigned long)c->dst.ptr,
1614 &c->dst.orig_val,
1615 &c->dst.val,
1616 c->dst.bytes,
1617 &err,
1618 ctxt->vcpu);
1619 else
1620 rc = ops->write_emulated(
1621 (unsigned long)c->dst.ptr,
1622 &c->dst.val,
1623 c->dst.bytes,
1624 &err,
1625 ctxt->vcpu);
1626 if (rc == X86EMUL_PROPAGATE_FAULT)
1627 emulate_pf(ctxt,
1628 (unsigned long)c->dst.ptr, err);
1629 if (rc != X86EMUL_CONTINUE)
1630 return rc;
1631 break;
1632 case OP_NONE:
1633 /* no writeback */
1634 break;
1635 default:
1636 break;
1637 }
1638 return X86EMUL_CONTINUE;
1639}
1640
Gleb Natapov79168fd2010-04-28 19:15:30 +03001641static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1642 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001643{
1644 struct decode_cache *c = &ctxt->decode;
1645
1646 c->dst.type = OP_MEM;
1647 c->dst.bytes = c->op_bytes;
1648 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001649 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001650 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001651 c->regs[VCPU_REGS_RSP]);
1652}
1653
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001654static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001655 struct x86_emulate_ops *ops,
1656 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001657{
1658 struct decode_cache *c = &ctxt->decode;
1659 int rc;
1660
Gleb Natapov79168fd2010-04-28 19:15:30 +03001661 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001662 c->regs[VCPU_REGS_RSP]),
1663 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001664 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001665 return rc;
1666
Avi Kivity350f69d2009-01-05 11:12:40 +02001667 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001668 return rc;
1669}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001670
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001671static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1672 struct x86_emulate_ops *ops,
1673 void *dest, int len)
1674{
1675 int rc;
1676 unsigned long val, change_mask;
1677 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001678 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001679
1680 rc = emulate_pop(ctxt, ops, &val, len);
1681 if (rc != X86EMUL_CONTINUE)
1682 return rc;
1683
1684 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1685 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1686
1687 switch(ctxt->mode) {
1688 case X86EMUL_MODE_PROT64:
1689 case X86EMUL_MODE_PROT32:
1690 case X86EMUL_MODE_PROT16:
1691 if (cpl == 0)
1692 change_mask |= EFLG_IOPL;
1693 if (cpl <= iopl)
1694 change_mask |= EFLG_IF;
1695 break;
1696 case X86EMUL_MODE_VM86:
1697 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001698 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001699 return X86EMUL_PROPAGATE_FAULT;
1700 }
1701 change_mask |= EFLG_IF;
1702 break;
1703 default: /* real mode */
1704 change_mask |= (EFLG_IOPL | EFLG_IF);
1705 break;
1706 }
1707
1708 *(unsigned long *)dest =
1709 (ctxt->eflags & ~change_mask) | (val & change_mask);
1710
1711 return rc;
1712}
1713
Gleb Natapov79168fd2010-04-28 19:15:30 +03001714static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1715 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001716{
1717 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001718
Gleb Natapov79168fd2010-04-28 19:15:30 +03001719 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001720
Gleb Natapov79168fd2010-04-28 19:15:30 +03001721 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001722}
1723
1724static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1725 struct x86_emulate_ops *ops, int seg)
1726{
1727 struct decode_cache *c = &ctxt->decode;
1728 unsigned long selector;
1729 int rc;
1730
1731 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001732 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001733 return rc;
1734
Gleb Natapov2e873022010-03-18 15:20:18 +02001735 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001736 return rc;
1737}
1738
Wei Yongjunc37eda12010-06-15 09:03:33 +08001739static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001740 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001741{
1742 struct decode_cache *c = &ctxt->decode;
1743 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001744 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001745 int reg = VCPU_REGS_RAX;
1746
1747 while (reg <= VCPU_REGS_RDI) {
1748 (reg == VCPU_REGS_RSP) ?
1749 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1750
Gleb Natapov79168fd2010-04-28 19:15:30 +03001751 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001752
1753 rc = writeback(ctxt, ops);
1754 if (rc != X86EMUL_CONTINUE)
1755 return rc;
1756
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001757 ++reg;
1758 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001759
1760 /* Disable writeback. */
1761 c->dst.type = OP_NONE;
1762
1763 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001764}
1765
1766static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1767 struct x86_emulate_ops *ops)
1768{
1769 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001770 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001771 int reg = VCPU_REGS_RDI;
1772
1773 while (reg >= VCPU_REGS_RAX) {
1774 if (reg == VCPU_REGS_RSP) {
1775 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1776 c->op_bytes);
1777 --reg;
1778 }
1779
1780 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001781 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001782 break;
1783 --reg;
1784 }
1785 return rc;
1786}
1787
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001788static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1789 struct x86_emulate_ops *ops)
1790{
1791 struct decode_cache *c = &ctxt->decode;
1792 int rc = X86EMUL_CONTINUE;
1793 unsigned long temp_eip = 0;
1794 unsigned long temp_eflags = 0;
1795 unsigned long cs = 0;
1796 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1797 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1798 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1799 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1800
1801 /* TODO: Add stack limit check */
1802
1803 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1804
1805 if (rc != X86EMUL_CONTINUE)
1806 return rc;
1807
1808 if (temp_eip & ~0xffff) {
1809 emulate_gp(ctxt, 0);
1810 return X86EMUL_PROPAGATE_FAULT;
1811 }
1812
1813 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1814
1815 if (rc != X86EMUL_CONTINUE)
1816 return rc;
1817
1818 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1819
1820 if (rc != X86EMUL_CONTINUE)
1821 return rc;
1822
1823 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1824
1825 if (rc != X86EMUL_CONTINUE)
1826 return rc;
1827
1828 c->eip = temp_eip;
1829
1830
1831 if (c->op_bytes == 4)
1832 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1833 else if (c->op_bytes == 2) {
1834 ctxt->eflags &= ~0xffff;
1835 ctxt->eflags |= temp_eflags;
1836 }
1837
1838 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1839 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1840
1841 return rc;
1842}
1843
1844static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1845 struct x86_emulate_ops* ops)
1846{
1847 switch(ctxt->mode) {
1848 case X86EMUL_MODE_REAL:
1849 return emulate_iret_real(ctxt, ops);
1850 case X86EMUL_MODE_VM86:
1851 case X86EMUL_MODE_PROT16:
1852 case X86EMUL_MODE_PROT32:
1853 case X86EMUL_MODE_PROT64:
1854 default:
1855 /* iret from protected mode unimplemented yet */
1856 return X86EMUL_UNHANDLEABLE;
1857 }
1858}
1859
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001860static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1861 struct x86_emulate_ops *ops)
1862{
1863 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001864
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001865 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001866}
1867
Laurent Vivier05f086f2007-09-24 11:10:55 +02001868static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001869{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001870 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001871 switch (c->modrm_reg) {
1872 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001873 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001874 break;
1875 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001876 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001877 break;
1878 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001879 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001880 break;
1881 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001882 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001883 break;
1884 case 4: /* sal/shl */
1885 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001886 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001887 break;
1888 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001889 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001890 break;
1891 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001892 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001893 break;
1894 }
1895}
1896
1897static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001898 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001899{
1900 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001901
1902 switch (c->modrm_reg) {
1903 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001904 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001905 break;
1906 case 2: /* not */
1907 c->dst.val = ~c->dst.val;
1908 break;
1909 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001910 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001911 break;
1912 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001913 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001914 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001915 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001916}
1917
1918static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001919 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001920{
1921 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001922
1923 switch (c->modrm_reg) {
1924 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001925 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001926 break;
1927 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001928 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001929 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001930 case 2: /* call near abs */ {
1931 long int old_eip;
1932 old_eip = c->eip;
1933 c->eip = c->src.val;
1934 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001935 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001936 break;
1937 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001938 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001939 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001940 break;
1941 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001942 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001943 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001944 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001945 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001946}
1947
1948static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001949 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001950{
1951 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001952 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001953
1954 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1955 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001956 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1957 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001958 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001959 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001960 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1961 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001962
Laurent Vivier05f086f2007-09-24 11:10:55 +02001963 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001964 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001965 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001966}
1967
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001968static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1969 struct x86_emulate_ops *ops)
1970{
1971 struct decode_cache *c = &ctxt->decode;
1972 int rc;
1973 unsigned long cs;
1974
1975 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001976 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001977 return rc;
1978 if (c->op_bytes == 4)
1979 c->eip = (u32)c->eip;
1980 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001981 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001982 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001983 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001984 return rc;
1985}
1986
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001987static inline void
1988setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001989 struct x86_emulate_ops *ops, struct desc_struct *cs,
1990 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001991{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001992 memset(cs, 0, sizeof(struct desc_struct));
1993 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1994 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001995
1996 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001997 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001998 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001999 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002000 cs->type = 0x0b; /* Read, Execute, Accessed */
2001 cs->s = 1;
2002 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002003 cs->p = 1;
2004 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002005
Gleb Natapov79168fd2010-04-28 19:15:30 +03002006 set_desc_base(ss, 0); /* flat segment */
2007 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002008 ss->g = 1; /* 4kb granularity */
2009 ss->s = 1;
2010 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002011 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002012 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002013 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002014}
2015
2016static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002017emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002018{
2019 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002020 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002021 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002022 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002023
2024 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002025 if (ctxt->mode == X86EMUL_MODE_REAL ||
2026 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002027 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002028 return X86EMUL_PROPAGATE_FAULT;
2029 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002030
Gleb Natapov79168fd2010-04-28 19:15:30 +03002031 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002032
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002033 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002034 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002035 cs_sel = (u16)(msr_data & 0xfffc);
2036 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002037
2038 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002039 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002040 cs.l = 1;
2041 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002042 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2043 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2044 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2045 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002046
2047 c->regs[VCPU_REGS_RCX] = c->eip;
2048 if (is_long_mode(ctxt->vcpu)) {
2049#ifdef CONFIG_X86_64
2050 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2051
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002052 ops->get_msr(ctxt->vcpu,
2053 ctxt->mode == X86EMUL_MODE_PROT64 ?
2054 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002055 c->eip = msr_data;
2056
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002057 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002058 ctxt->eflags &= ~(msr_data | EFLG_RF);
2059#endif
2060 } else {
2061 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002062 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002063 c->eip = (u32)msr_data;
2064
2065 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2066 }
2067
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002068 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002069}
2070
Andre Przywara8c604352009-06-18 12:56:01 +02002071static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002072emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02002073{
2074 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002075 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002076 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002077 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02002078
Gleb Natapova0044752010-02-10 14:21:31 +02002079 /* inject #GP if in real mode */
2080 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002081 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002082 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002083 }
2084
2085 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2086 * Therefore, we inject an #UD.
2087 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002088 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002089 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002090 return X86EMUL_PROPAGATE_FAULT;
2091 }
Andre Przywara8c604352009-06-18 12:56:01 +02002092
Gleb Natapov79168fd2010-04-28 19:15:30 +03002093 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002094
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002095 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002096 switch (ctxt->mode) {
2097 case X86EMUL_MODE_PROT32:
2098 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002099 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002100 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002101 }
2102 break;
2103 case X86EMUL_MODE_PROT64:
2104 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002105 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002106 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002107 }
2108 break;
2109 }
2110
2111 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002112 cs_sel = (u16)msr_data;
2113 cs_sel &= ~SELECTOR_RPL_MASK;
2114 ss_sel = cs_sel + 8;
2115 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002116 if (ctxt->mode == X86EMUL_MODE_PROT64
2117 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002118 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002119 cs.l = 1;
2120 }
2121
Gleb Natapov79168fd2010-04-28 19:15:30 +03002122 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2123 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2124 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2125 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002126
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002127 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002128 c->eip = msr_data;
2129
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002130 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002131 c->regs[VCPU_REGS_RSP] = msr_data;
2132
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002133 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002134}
2135
Andre Przywara4668f052009-06-18 12:56:02 +02002136static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002137emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002138{
2139 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002140 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002141 u64 msr_data;
2142 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002143 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002144
Gleb Natapova0044752010-02-10 14:21:31 +02002145 /* inject #GP if in real mode or Virtual 8086 mode */
2146 if (ctxt->mode == X86EMUL_MODE_REAL ||
2147 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002148 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002149 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002150 }
2151
Gleb Natapov79168fd2010-04-28 19:15:30 +03002152 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002153
2154 if ((c->rex_prefix & 0x8) != 0x0)
2155 usermode = X86EMUL_MODE_PROT64;
2156 else
2157 usermode = X86EMUL_MODE_PROT32;
2158
2159 cs.dpl = 3;
2160 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002161 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002162 switch (usermode) {
2163 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002164 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002165 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002166 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002167 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002168 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002169 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002170 break;
2171 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002172 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002173 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002174 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002175 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002176 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002177 ss_sel = cs_sel + 8;
2178 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002179 cs.l = 1;
2180 break;
2181 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002182 cs_sel |= SELECTOR_RPL_MASK;
2183 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002184
Gleb Natapov79168fd2010-04-28 19:15:30 +03002185 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2186 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2187 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2188 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002189
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002190 c->eip = c->regs[VCPU_REGS_RDX];
2191 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002192
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002193 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002194}
2195
Gleb Natapov9c537242010-03-18 15:20:05 +02002196static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2197 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002198{
2199 int iopl;
2200 if (ctxt->mode == X86EMUL_MODE_REAL)
2201 return false;
2202 if (ctxt->mode == X86EMUL_MODE_VM86)
2203 return true;
2204 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002205 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002206}
2207
2208static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2209 struct x86_emulate_ops *ops,
2210 u16 port, u16 len)
2211{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002212 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002213 int r;
2214 u16 io_bitmap_ptr;
2215 u8 perm, bit_idx = port & 0x7;
2216 unsigned mask = (1 << len) - 1;
2217
Gleb Natapov79168fd2010-04-28 19:15:30 +03002218 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2219 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002220 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002221 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002222 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002223 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2224 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002225 if (r != X86EMUL_CONTINUE)
2226 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002227 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002228 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002229 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2230 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002231 if (r != X86EMUL_CONTINUE)
2232 return false;
2233 if ((perm >> bit_idx) & mask)
2234 return false;
2235 return true;
2236}
2237
2238static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2239 struct x86_emulate_ops *ops,
2240 u16 port, u16 len)
2241{
Gleb Natapov9c537242010-03-18 15:20:05 +02002242 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002243 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2244 return false;
2245 return true;
2246}
2247
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002248static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2249 struct x86_emulate_ops *ops,
2250 struct tss_segment_16 *tss)
2251{
2252 struct decode_cache *c = &ctxt->decode;
2253
2254 tss->ip = c->eip;
2255 tss->flag = ctxt->eflags;
2256 tss->ax = c->regs[VCPU_REGS_RAX];
2257 tss->cx = c->regs[VCPU_REGS_RCX];
2258 tss->dx = c->regs[VCPU_REGS_RDX];
2259 tss->bx = c->regs[VCPU_REGS_RBX];
2260 tss->sp = c->regs[VCPU_REGS_RSP];
2261 tss->bp = c->regs[VCPU_REGS_RBP];
2262 tss->si = c->regs[VCPU_REGS_RSI];
2263 tss->di = c->regs[VCPU_REGS_RDI];
2264
2265 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2266 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2267 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2268 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2269 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2270}
2271
2272static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2273 struct x86_emulate_ops *ops,
2274 struct tss_segment_16 *tss)
2275{
2276 struct decode_cache *c = &ctxt->decode;
2277 int ret;
2278
2279 c->eip = tss->ip;
2280 ctxt->eflags = tss->flag | 2;
2281 c->regs[VCPU_REGS_RAX] = tss->ax;
2282 c->regs[VCPU_REGS_RCX] = tss->cx;
2283 c->regs[VCPU_REGS_RDX] = tss->dx;
2284 c->regs[VCPU_REGS_RBX] = tss->bx;
2285 c->regs[VCPU_REGS_RSP] = tss->sp;
2286 c->regs[VCPU_REGS_RBP] = tss->bp;
2287 c->regs[VCPU_REGS_RSI] = tss->si;
2288 c->regs[VCPU_REGS_RDI] = tss->di;
2289
2290 /*
2291 * SDM says that segment selectors are loaded before segment
2292 * descriptors
2293 */
2294 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2295 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2296 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2297 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2298 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2299
2300 /*
2301 * Now load segment descriptors. If fault happenes at this stage
2302 * it is handled in a context of new task
2303 */
2304 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2305 if (ret != X86EMUL_CONTINUE)
2306 return ret;
2307 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2308 if (ret != X86EMUL_CONTINUE)
2309 return ret;
2310 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2311 if (ret != X86EMUL_CONTINUE)
2312 return ret;
2313 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2314 if (ret != X86EMUL_CONTINUE)
2315 return ret;
2316 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2317 if (ret != X86EMUL_CONTINUE)
2318 return ret;
2319
2320 return X86EMUL_CONTINUE;
2321}
2322
2323static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2324 struct x86_emulate_ops *ops,
2325 u16 tss_selector, u16 old_tss_sel,
2326 ulong old_tss_base, struct desc_struct *new_desc)
2327{
2328 struct tss_segment_16 tss_seg;
2329 int ret;
2330 u32 err, new_tss_base = get_desc_base(new_desc);
2331
2332 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2333 &err);
2334 if (ret == X86EMUL_PROPAGATE_FAULT) {
2335 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002336 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002337 return ret;
2338 }
2339
2340 save_state_to_tss16(ctxt, ops, &tss_seg);
2341
2342 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2343 &err);
2344 if (ret == X86EMUL_PROPAGATE_FAULT) {
2345 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002346 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002347 return ret;
2348 }
2349
2350 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2351 &err);
2352 if (ret == X86EMUL_PROPAGATE_FAULT) {
2353 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002354 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002355 return ret;
2356 }
2357
2358 if (old_tss_sel != 0xffff) {
2359 tss_seg.prev_task_link = old_tss_sel;
2360
2361 ret = ops->write_std(new_tss_base,
2362 &tss_seg.prev_task_link,
2363 sizeof tss_seg.prev_task_link,
2364 ctxt->vcpu, &err);
2365 if (ret == X86EMUL_PROPAGATE_FAULT) {
2366 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002367 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002368 return ret;
2369 }
2370 }
2371
2372 return load_state_from_tss16(ctxt, ops, &tss_seg);
2373}
2374
2375static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2376 struct x86_emulate_ops *ops,
2377 struct tss_segment_32 *tss)
2378{
2379 struct decode_cache *c = &ctxt->decode;
2380
2381 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2382 tss->eip = c->eip;
2383 tss->eflags = ctxt->eflags;
2384 tss->eax = c->regs[VCPU_REGS_RAX];
2385 tss->ecx = c->regs[VCPU_REGS_RCX];
2386 tss->edx = c->regs[VCPU_REGS_RDX];
2387 tss->ebx = c->regs[VCPU_REGS_RBX];
2388 tss->esp = c->regs[VCPU_REGS_RSP];
2389 tss->ebp = c->regs[VCPU_REGS_RBP];
2390 tss->esi = c->regs[VCPU_REGS_RSI];
2391 tss->edi = c->regs[VCPU_REGS_RDI];
2392
2393 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2394 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2395 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2396 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2397 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2398 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2399 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2400}
2401
2402static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2403 struct x86_emulate_ops *ops,
2404 struct tss_segment_32 *tss)
2405{
2406 struct decode_cache *c = &ctxt->decode;
2407 int ret;
2408
Gleb Natapov0f122442010-04-28 19:15:31 +03002409 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002410 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002411 return X86EMUL_PROPAGATE_FAULT;
2412 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002413 c->eip = tss->eip;
2414 ctxt->eflags = tss->eflags | 2;
2415 c->regs[VCPU_REGS_RAX] = tss->eax;
2416 c->regs[VCPU_REGS_RCX] = tss->ecx;
2417 c->regs[VCPU_REGS_RDX] = tss->edx;
2418 c->regs[VCPU_REGS_RBX] = tss->ebx;
2419 c->regs[VCPU_REGS_RSP] = tss->esp;
2420 c->regs[VCPU_REGS_RBP] = tss->ebp;
2421 c->regs[VCPU_REGS_RSI] = tss->esi;
2422 c->regs[VCPU_REGS_RDI] = tss->edi;
2423
2424 /*
2425 * SDM says that segment selectors are loaded before segment
2426 * descriptors
2427 */
2428 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2429 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2430 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2431 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2432 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2433 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2434 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2435
2436 /*
2437 * Now load segment descriptors. If fault happenes at this stage
2438 * it is handled in a context of new task
2439 */
2440 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2441 if (ret != X86EMUL_CONTINUE)
2442 return ret;
2443 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2444 if (ret != X86EMUL_CONTINUE)
2445 return ret;
2446 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2447 if (ret != X86EMUL_CONTINUE)
2448 return ret;
2449 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2450 if (ret != X86EMUL_CONTINUE)
2451 return ret;
2452 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2453 if (ret != X86EMUL_CONTINUE)
2454 return ret;
2455 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2456 if (ret != X86EMUL_CONTINUE)
2457 return ret;
2458 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2459 if (ret != X86EMUL_CONTINUE)
2460 return ret;
2461
2462 return X86EMUL_CONTINUE;
2463}
2464
2465static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2466 struct x86_emulate_ops *ops,
2467 u16 tss_selector, u16 old_tss_sel,
2468 ulong old_tss_base, struct desc_struct *new_desc)
2469{
2470 struct tss_segment_32 tss_seg;
2471 int ret;
2472 u32 err, new_tss_base = get_desc_base(new_desc);
2473
2474 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2475 &err);
2476 if (ret == X86EMUL_PROPAGATE_FAULT) {
2477 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002478 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002479 return ret;
2480 }
2481
2482 save_state_to_tss32(ctxt, ops, &tss_seg);
2483
2484 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2485 &err);
2486 if (ret == X86EMUL_PROPAGATE_FAULT) {
2487 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002488 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002489 return ret;
2490 }
2491
2492 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2493 &err);
2494 if (ret == X86EMUL_PROPAGATE_FAULT) {
2495 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002496 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002497 return ret;
2498 }
2499
2500 if (old_tss_sel != 0xffff) {
2501 tss_seg.prev_task_link = old_tss_sel;
2502
2503 ret = ops->write_std(new_tss_base,
2504 &tss_seg.prev_task_link,
2505 sizeof tss_seg.prev_task_link,
2506 ctxt->vcpu, &err);
2507 if (ret == X86EMUL_PROPAGATE_FAULT) {
2508 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002509 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002510 return ret;
2511 }
2512 }
2513
2514 return load_state_from_tss32(ctxt, ops, &tss_seg);
2515}
2516
2517static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002518 struct x86_emulate_ops *ops,
2519 u16 tss_selector, int reason,
2520 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002521{
2522 struct desc_struct curr_tss_desc, next_tss_desc;
2523 int ret;
2524 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2525 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002526 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002527 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002528
2529 /* FIXME: old_tss_base == ~0 ? */
2530
2531 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2532 if (ret != X86EMUL_CONTINUE)
2533 return ret;
2534 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2535 if (ret != X86EMUL_CONTINUE)
2536 return ret;
2537
2538 /* FIXME: check that next_tss_desc is tss */
2539
2540 if (reason != TASK_SWITCH_IRET) {
2541 if ((tss_selector & 3) > next_tss_desc.dpl ||
2542 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002543 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002544 return X86EMUL_PROPAGATE_FAULT;
2545 }
2546 }
2547
Gleb Natapovceffb452010-03-18 15:20:19 +02002548 desc_limit = desc_limit_scaled(&next_tss_desc);
2549 if (!next_tss_desc.p ||
2550 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2551 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002552 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002553 return X86EMUL_PROPAGATE_FAULT;
2554 }
2555
2556 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2557 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2558 write_segment_descriptor(ctxt, ops, old_tss_sel,
2559 &curr_tss_desc);
2560 }
2561
2562 if (reason == TASK_SWITCH_IRET)
2563 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2564
2565 /* set back link to prev task only if NT bit is set in eflags
2566 note that old_tss_sel is not used afetr this point */
2567 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2568 old_tss_sel = 0xffff;
2569
2570 if (next_tss_desc.type & 8)
2571 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2572 old_tss_base, &next_tss_desc);
2573 else
2574 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2575 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002576 if (ret != X86EMUL_CONTINUE)
2577 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002578
2579 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2580 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2581
2582 if (reason != TASK_SWITCH_IRET) {
2583 next_tss_desc.type |= (1 << 1); /* set busy flag */
2584 write_segment_descriptor(ctxt, ops, tss_selector,
2585 &next_tss_desc);
2586 }
2587
2588 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2589 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2590 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2591
Jan Kiszkae269fb22010-04-14 15:51:09 +02002592 if (has_error_code) {
2593 struct decode_cache *c = &ctxt->decode;
2594
2595 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2596 c->lock_prefix = 0;
2597 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002598 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002599 }
2600
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002601 return ret;
2602}
2603
2604int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2605 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002606 u16 tss_selector, int reason,
2607 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002608{
2609 struct decode_cache *c = &ctxt->decode;
2610 int rc;
2611
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002612 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002613 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002614
Jan Kiszkae269fb22010-04-14 15:51:09 +02002615 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2616 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002617
2618 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002619 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002620 if (rc == X86EMUL_CONTINUE)
2621 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002622 }
2623
Gleb Natapov19d04432010-04-15 12:29:50 +03002624 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002625}
2626
Gleb Natapova682e352010-03-18 15:20:21 +02002627static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002628 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002629{
2630 struct decode_cache *c = &ctxt->decode;
2631 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2632
Gleb Natapovd9271122010-03-18 15:20:22 +02002633 register_address_increment(c, &c->regs[reg], df * op->bytes);
2634 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002635}
2636
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002637int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002638x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002639{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002640 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002641 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002642 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002643 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002644
Gleb Natapov9de41572010-04-28 19:15:22 +03002645 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002646
Gleb Natapov1161624f12010-02-11 14:43:14 +02002647 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002648 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002649 goto done;
2650 }
2651
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002652 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002653 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002654 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002655 goto done;
2656 }
2657
Gleb Natapove92805a2010-02-10 14:21:35 +02002658 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002659 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002660 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002661 goto done;
2662 }
2663
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002664 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002665 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002666 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002667 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002668 string_done:
2669 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002670 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002671 goto done;
2672 }
2673 /* The second termination condition only applies for REPE
2674 * and REPNE. Test if the repeat string operation prefix is
2675 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2676 * corresponding termination condition according to:
2677 * - if REPE/REPZ and ZF = 0 then done
2678 * - if REPNE/REPNZ and ZF = 1 then done
2679 */
2680 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002681 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002682 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002683 ((ctxt->eflags & EFLG_ZF) == 0))
2684 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002685 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002686 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2687 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002688 }
Gleb Natapov063db062010-03-18 15:20:06 +02002689 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002690 }
2691
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002692 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002693 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002694 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002695 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002696 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002697 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002698 }
2699
Gleb Natapove35b7b92010-02-25 16:36:42 +02002700 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002701 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2702 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002703 if (rc != X86EMUL_CONTINUE)
2704 goto done;
2705 }
2706
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002707 if ((c->d & DstMask) == ImplicitOps)
2708 goto special_insn;
2709
2710
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002711 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2712 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002713 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2714 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002715 if (rc != X86EMUL_CONTINUE)
2716 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002717 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002718 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002719
Avi Kivity018a98d2007-11-27 19:30:56 +02002720special_insn:
2721
Laurent Viviere4e03de2007-09-18 11:52:50 +02002722 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002723 goto twobyte_insn;
2724
Laurent Viviere4e03de2007-09-18 11:52:50 +02002725 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726 case 0x00 ... 0x05:
2727 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002728 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002729 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002730 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002731 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002732 break;
2733 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002734 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002735 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002736 goto done;
2737 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738 case 0x08 ... 0x0d:
2739 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002740 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002742 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002743 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002744 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002745 case 0x10 ... 0x15:
2746 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002747 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002748 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002749 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002750 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002751 break;
2752 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002753 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002754 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002755 goto done;
2756 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002757 case 0x18 ... 0x1d:
2758 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002759 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002760 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002761 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002762 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002763 break;
2764 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002765 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002766 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002767 goto done;
2768 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002769 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002771 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002772 break;
2773 case 0x28 ... 0x2d:
2774 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002775 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002776 break;
2777 case 0x30 ... 0x35:
2778 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002779 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002780 break;
2781 case 0x38 ... 0x3d:
2782 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002783 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002784 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002785 case 0x40 ... 0x47: /* inc r16/r32 */
2786 emulate_1op("inc", c->dst, ctxt->eflags);
2787 break;
2788 case 0x48 ... 0x4f: /* dec r16/r32 */
2789 emulate_1op("dec", c->dst, ctxt->eflags);
2790 break;
2791 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002792 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002793 break;
2794 case 0x58 ... 0x5f: /* pop reg */
2795 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002796 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002797 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002798 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002799 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002800 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002801 rc = emulate_pusha(ctxt, ops);
2802 if (rc != X86EMUL_CONTINUE)
2803 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002804 break;
2805 case 0x61: /* popa */
2806 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002807 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002808 goto done;
2809 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002811 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002812 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002813 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002815 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002816 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002817 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002818 break;
2819 case 0x6c: /* insb */
2820 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002821 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002822 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002823 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002824 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002825 goto done;
2826 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002827 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2828 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002829 goto done; /* IO is needed, skip writeback */
2830 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002831 case 0x6e: /* outsb */
2832 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002833 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002834 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002835 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002836 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002837 goto done;
2838 }
Gleb Natapov79729952010-03-18 15:20:24 +02002839 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2840 &c->src.val, 1, ctxt->vcpu);
2841
2842 c->dst.type = OP_NONE; /* nothing to writeback */
2843 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002844 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002845 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002846 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002847 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002849 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002850 case 0:
2851 goto add;
2852 case 1:
2853 goto or;
2854 case 2:
2855 goto adc;
2856 case 3:
2857 goto sbb;
2858 case 4:
2859 goto and;
2860 case 5:
2861 goto sub;
2862 case 6:
2863 goto xor;
2864 case 7:
2865 goto cmp;
2866 }
2867 break;
2868 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002869 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002870 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002871 break;
2872 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002873 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002875 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002877 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002878 break;
2879 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002880 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002881 break;
2882 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002883 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002884 break; /* 64b reg: zero-extend */
2885 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002886 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887 break;
2888 }
2889 /*
2890 * Write back the memory destination with implicit LOCK
2891 * prefix.
2892 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002893 c->dst.val = c->src.val;
2894 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002896 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002897 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002898 case 0x8c: /* mov r/m, sreg */
2899 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002900 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002901 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002902 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002903 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002904 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002905 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002906 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002907 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002908 case 0x8e: { /* mov seg, r/m16 */
2909 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002910
2911 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002912
Gleb Natapovc6975182010-02-18 12:15:01 +02002913 if (c->modrm_reg == VCPU_SREG_CS ||
2914 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002915 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002916 goto done;
2917 }
2918
Glauber Costa310b5d32009-05-12 16:21:06 -04002919 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002920 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002921
Gleb Natapov2e873022010-03-18 15:20:18 +02002922 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002923
2924 c->dst.type = OP_NONE; /* Disable writeback. */
2925 break;
2926 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002927 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002928 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002929 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002930 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002931 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002932 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002933 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2934 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002935 break;
2936 }
2937 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002938 c->src.type = OP_REG;
2939 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002940 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2941 c->src.val = *(c->src.ptr);
2942 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002943 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002944 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002945 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002946 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002947 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002948 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002949 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002950 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002951 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2952 if (rc != X86EMUL_CONTINUE)
2953 goto done;
2954 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002955 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002957 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002958 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002959 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002960 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002961 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002962 case 0xa8 ... 0xa9: /* test ax, imm */
2963 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002965 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 break;
2967 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002968 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969 case 0xae ... 0xaf: /* scas */
2970 DPRINTF("Urk! I don't handle SCAS.\n");
2971 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002972 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002973 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002974 case 0xc0 ... 0xc1:
2975 emulate_grp2(ctxt);
2976 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002977 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002978 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002979 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002980 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002981 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002982 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2983 mov:
2984 c->dst.val = c->src.val;
2985 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002986 case 0xcb: /* ret far */
2987 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002988 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002989 goto done;
2990 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002991 case 0xcf: /* iret */
2992 rc = emulate_iret(ctxt, ops);
2993
2994 if (rc != X86EMUL_CONTINUE)
2995 goto done;
2996 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002997 case 0xd0 ... 0xd1: /* Grp2 */
2998 c->src.val = 1;
2999 emulate_grp2(ctxt);
3000 break;
3001 case 0xd2 ... 0xd3: /* Grp2 */
3002 c->src.val = c->regs[VCPU_REGS_RCX];
3003 emulate_grp2(ctxt);
3004 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003005 case 0xe4: /* inb */
3006 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003007 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003008 case 0xe6: /* outb */
3009 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003010 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003011 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003012 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003013 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003014 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003015 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003016 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003017 }
3018 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003019 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003020 case 0xea: { /* jmp far */
3021 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003022 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003023 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3024
3025 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003026 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003027
Gleb Natapov414e6272010-04-28 19:15:26 +03003028 c->eip = 0;
3029 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003030 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003031 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003032 case 0xeb:
3033 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003034 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003035 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003036 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003037 case 0xec: /* in al,dx */
3038 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003039 c->src.val = c->regs[VCPU_REGS_RDX];
3040 do_io_in:
3041 c->dst.bytes = min(c->dst.bytes, 4u);
3042 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003043 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003044 goto done;
3045 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003046 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3047 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003048 goto done; /* IO is needed */
3049 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003050 case 0xee: /* out dx,al */
3051 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003052 c->src.val = c->regs[VCPU_REGS_RDX];
3053 do_io_out:
3054 c->dst.bytes = min(c->dst.bytes, 4u);
3055 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003056 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003057 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003058 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003059 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3060 ctxt->vcpu);
3061 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003062 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003063 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003064 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003065 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003066 case 0xf5: /* cmc */
3067 /* complement carry flag from eflags reg */
3068 ctxt->eflags ^= EFLG_CF;
3069 c->dst.type = OP_NONE; /* Disable writeback. */
3070 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003071 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02003072 if (!emulate_grp3(ctxt, ops))
3073 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003074 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003075 case 0xf8: /* clc */
3076 ctxt->eflags &= ~EFLG_CF;
3077 c->dst.type = OP_NONE; /* Disable writeback. */
3078 break;
3079 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003080 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003081 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003082 goto done;
3083 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003084 ctxt->eflags &= ~X86_EFLAGS_IF;
3085 c->dst.type = OP_NONE; /* Disable writeback. */
3086 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003087 break;
3088 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003089 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003090 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003091 goto done;
3092 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003093 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003094 ctxt->eflags |= X86_EFLAGS_IF;
3095 c->dst.type = OP_NONE; /* Disable writeback. */
3096 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003097 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003098 case 0xfc: /* cld */
3099 ctxt->eflags &= ~EFLG_DF;
3100 c->dst.type = OP_NONE; /* Disable writeback. */
3101 break;
3102 case 0xfd: /* std */
3103 ctxt->eflags |= EFLG_DF;
3104 c->dst.type = OP_NONE; /* Disable writeback. */
3105 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003106 case 0xfe: /* Grp4 */
3107 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003108 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003109 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003110 goto done;
3111 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003112 case 0xff: /* Grp5 */
3113 if (c->modrm_reg == 5)
3114 goto jump_far;
3115 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003116 default:
3117 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003118 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003119
3120writeback:
3121 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003122 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003123 goto done;
3124
Gleb Natapov5cd21912010-03-18 15:20:26 +02003125 /*
3126 * restore dst type in case the decoding will be reused
3127 * (happens for string instruction )
3128 */
3129 c->dst.type = saved_dst_type;
3130
Gleb Natapova682e352010-03-18 15:20:21 +02003131 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003132 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3133 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003134
3135 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003136 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3137 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003138
Gleb Natapov5cd21912010-03-18 15:20:26 +02003139 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003140 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003141 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003142 /*
3143 * Re-enter guest when pio read ahead buffer is empty or,
3144 * if it is not used, after each 1024 iteration.
3145 */
3146 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3147 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003148 ctxt->restart = false;
3149 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003150 /*
3151 * reset read cache here in case string instruction is restared
3152 * without decoding
3153 */
3154 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003155 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003156
3157done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003158 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003159
3160twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003161 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003162 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003163 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164 u16 size;
3165 unsigned long address;
3166
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003167 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003168 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003169 goto cannot_emulate;
3170
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003171 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003172 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003173 goto done;
3174
Avi Kivity33e38852008-05-21 15:34:25 +03003175 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003176 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003177 /* Disable writeback. */
3178 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003179 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003180 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003181 rc = read_descriptor(ctxt, ops, c->src.ptr,
3182 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003183 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184 goto done;
3185 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003186 /* Disable writeback. */
3187 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003188 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003189 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003190 if (c->modrm_mod == 3) {
3191 switch (c->modrm_rm) {
3192 case 1:
3193 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003194 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003195 goto done;
3196 break;
3197 default:
3198 goto cannot_emulate;
3199 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003200 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003201 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003202 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003203 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003204 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003205 goto done;
3206 realmode_lidt(ctxt->vcpu, size, address);
3207 }
Avi Kivity16286d02008-04-14 14:40:50 +03003208 /* Disable writeback. */
3209 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003210 break;
3211 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003212 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003213 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214 break;
3215 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003216 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3217 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003218 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003219 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003220 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003221 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003222 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003224 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003225 /* Disable writeback. */
3226 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003227 break;
3228 default:
3229 goto cannot_emulate;
3230 }
3231 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003232 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003233 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003234 if (rc != X86EMUL_CONTINUE)
3235 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003236 else
3237 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003238 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003239 case 0x06:
3240 emulate_clts(ctxt->vcpu);
3241 c->dst.type = OP_NONE;
3242 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003243 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003244 kvm_emulate_wbinvd(ctxt->vcpu);
3245 c->dst.type = OP_NONE;
3246 break;
3247 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003248 case 0x0d: /* GrpP (prefetch) */
3249 case 0x18: /* Grp16 (prefetch/nop) */
3250 c->dst.type = OP_NONE;
3251 break;
3252 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003253 switch (c->modrm_reg) {
3254 case 1:
3255 case 5 ... 7:
3256 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003257 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003258 goto done;
3259 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003260 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003261 c->dst.type = OP_NONE; /* no writeback */
3262 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003263 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003264 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3265 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003266 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003267 goto done;
3268 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003269 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003270 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003271 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003272 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003273 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003274 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003275 goto done;
3276 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003277 c->dst.type = OP_NONE;
3278 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003279 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003280 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3281 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003282 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003283 goto done;
3284 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003285
Gleb Natapov338dbc92010-04-28 19:15:32 +03003286 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3287 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3288 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3289 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003290 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003291 goto done;
3292 }
3293
Laurent Viviera01af5e2007-09-24 11:10:56 +02003294 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003295 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003296 case 0x30:
3297 /* wrmsr */
3298 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3299 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003300 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003301 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003302 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003303 }
3304 rc = X86EMUL_CONTINUE;
3305 c->dst.type = OP_NONE;
3306 break;
3307 case 0x32:
3308 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003309 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003310 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003311 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003312 } else {
3313 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3314 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3315 }
3316 rc = X86EMUL_CONTINUE;
3317 c->dst.type = OP_NONE;
3318 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003319 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003320 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003321 if (rc != X86EMUL_CONTINUE)
3322 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003323 else
3324 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003325 break;
3326 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003327 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003328 if (rc != X86EMUL_CONTINUE)
3329 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003330 else
3331 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003332 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003333 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003334 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003335 if (!test_cc(c->b, ctxt->eflags))
3336 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003337 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003338 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003339 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003340 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003341 c->dst.type = OP_NONE;
3342 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003343 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003344 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003345 break;
3346 case 0xa1: /* pop fs */
3347 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003348 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003349 goto done;
3350 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003351 case 0xa3:
3352 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003353 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003354 /* only subword offset */
3355 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003356 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003357 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003358 case 0xa4: /* shld imm8, r, r/m */
3359 case 0xa5: /* shld cl, r, r/m */
3360 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3361 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003362 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003363 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003364 break;
3365 case 0xa9: /* pop gs */
3366 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003367 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003368 goto done;
3369 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003370 case 0xab:
3371 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003372 /* only subword offset */
3373 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003374 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003375 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003376 case 0xac: /* shrd imm8, r, r/m */
3377 case 0xad: /* shrd cl, r, r/m */
3378 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3379 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003380 case 0xae: /* clflush */
3381 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003382 case 0xb0 ... 0xb1: /* cmpxchg */
3383 /*
3384 * Save real source value, then compare EAX against
3385 * destination.
3386 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003387 c->src.orig_val = c->src.val;
3388 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003389 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3390 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003392 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003393 } else {
3394 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003395 c->dst.type = OP_REG;
3396 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003397 }
3398 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003399 case 0xb3:
3400 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003401 /* only subword offset */
3402 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003403 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003404 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003405 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003406 c->dst.bytes = c->op_bytes;
3407 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3408 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003409 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003411 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003412 case 0:
3413 goto bt;
3414 case 1:
3415 goto bts;
3416 case 2:
3417 goto btr;
3418 case 3:
3419 goto btc;
3420 }
3421 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003422 case 0xbb:
3423 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003424 /* only subword offset */
3425 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003426 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003427 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003428 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003429 c->dst.bytes = c->op_bytes;
3430 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3431 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003432 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003433 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003434 c->dst.bytes = c->op_bytes;
3435 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3436 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003437 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003438 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003439 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003440 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003441 goto done;
3442 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003443 default:
3444 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003445 }
3446 goto writeback;
3447
3448cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003449 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003450 return -1;
3451}