blob: 55eabe8b6ce638bb009273a2e27120034c17bb01 [file] [log] [blame]
Rabin Vincent62579262010-05-19 11:39:02 +02001/*
2 * Copyright (C) ST-Ericsson SA 2010
3 *
4 * License Terms: GNU General Public License v2
5 * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
6 */
7#ifndef MFD_AB8500_H
8#define MFD_AB8500_H
9
10#include <linux/device.h>
Linus Walleij0f6208372012-02-20 21:42:10 +010011/*
12 * AB IC versions
13 *
14 * AB8500_VERSION_AB8500 should be 0xFF but will never be read as need a
15 * non-supported multi-byte I2C access via PRCMU. Set to 0x00 to ease the
16 * print of version string.
17 */
18enum ab8500_version {
19 AB8500_VERSION_AB8500 = 0x0,
20 AB8500_VERSION_AB8505 = 0x1,
21 AB8500_VERSION_AB9540 = 0x2,
22 AB8500_VERSION_AB8540 = 0x3,
23 AB8500_VERSION_UNDEFINED,
24};
25
26/* AB8500 CIDs*/
27#define AB8500_CUTEARLY 0x00
28#define AB8500_CUT1P0 0x10
29#define AB8500_CUT1P1 0x11
30#define AB8500_CUT2P0 0x20
31#define AB8500_CUT3P0 0x30
32#define AB8500_CUT3P3 0x33
Rabin Vincent62579262010-05-19 11:39:02 +020033
34/*
Mattias Wallin47c16972010-09-10 17:47:56 +020035 * AB8500 bank addresses
36 */
37#define AB8500_SYS_CTRL1_BLOCK 0x1
38#define AB8500_SYS_CTRL2_BLOCK 0x2
39#define AB8500_REGU_CTRL1 0x3
40#define AB8500_REGU_CTRL2 0x4
41#define AB8500_USB 0x5
42#define AB8500_TVOUT 0x6
43#define AB8500_DBI 0x7
44#define AB8500_ECI_AV_ACC 0x8
45#define AB8500_RESERVED 0x9
46#define AB8500_GPADC 0xA
47#define AB8500_CHARGER 0xB
48#define AB8500_GAS_GAUGE 0xC
49#define AB8500_AUDIO 0xD
50#define AB8500_INTERRUPT 0xE
51#define AB8500_RTC 0xF
52#define AB8500_MISC 0x10
Linus Walleij0a1b0892011-06-09 23:57:57 +020053#define AB8500_DEVELOPMENT 0x11
Mattias Wallin47c16972010-09-10 17:47:56 +020054#define AB8500_DEBUG 0x12
55#define AB8500_PROD_TEST 0x13
56#define AB8500_OTP_EMUL 0x15
57
58/*
Rabin Vincent62579262010-05-19 11:39:02 +020059 * Interrupts
60 */
61
62#define AB8500_INT_MAIN_EXT_CH_NOT_OK 0
63#define AB8500_INT_UN_PLUG_TV_DET 1
64#define AB8500_INT_PLUG_TV_DET 2
65#define AB8500_INT_TEMP_WARM 3
66#define AB8500_INT_PON_KEY2DB_F 4
67#define AB8500_INT_PON_KEY2DB_R 5
68#define AB8500_INT_PON_KEY1DB_F 6
69#define AB8500_INT_PON_KEY1DB_R 7
70#define AB8500_INT_BATT_OVV 8
71#define AB8500_INT_MAIN_CH_UNPLUG_DET 10
72#define AB8500_INT_MAIN_CH_PLUG_DET 11
73#define AB8500_INT_USB_ID_DET_F 12
74#define AB8500_INT_USB_ID_DET_R 13
75#define AB8500_INT_VBUS_DET_F 14
76#define AB8500_INT_VBUS_DET_R 15
77#define AB8500_INT_VBUS_CH_DROP_END 16
78#define AB8500_INT_RTC_60S 17
79#define AB8500_INT_RTC_ALARM 18
80#define AB8500_INT_BAT_CTRL_INDB 20
81#define AB8500_INT_CH_WD_EXP 21
82#define AB8500_INT_VBUS_OVV 22
83#define AB8500_INT_MAIN_CH_DROP_END 23
84#define AB8500_INT_CCN_CONV_ACC 24
85#define AB8500_INT_INT_AUD 25
86#define AB8500_INT_CCEOC 26
87#define AB8500_INT_CC_INT_CALIB 27
88#define AB8500_INT_LOW_BAT_F 28
89#define AB8500_INT_LOW_BAT_R 29
90#define AB8500_INT_BUP_CHG_NOT_OK 30
91#define AB8500_INT_BUP_CHG_OK 31
92#define AB8500_INT_GP_HW_ADC_CONV_END 32
93#define AB8500_INT_ACC_DETECT_1DB_F 33
94#define AB8500_INT_ACC_DETECT_1DB_R 34
95#define AB8500_INT_ACC_DETECT_22DB_F 35
96#define AB8500_INT_ACC_DETECT_22DB_R 36
97#define AB8500_INT_ACC_DETECT_21DB_F 37
98#define AB8500_INT_ACC_DETECT_21DB_R 38
99#define AB8500_INT_GP_SW_ADC_CONV_END 39
Bibek Basu0cb3fcd2011-02-09 11:02:35 +0530100#define AB8500_INT_GPIO6R 40
101#define AB8500_INT_GPIO7R 41
102#define AB8500_INT_GPIO8R 42
103#define AB8500_INT_GPIO9R 43
104#define AB8500_INT_GPIO10R 44
105#define AB8500_INT_GPIO11R 45
106#define AB8500_INT_GPIO12R 46
107#define AB8500_INT_GPIO13R 47
108#define AB8500_INT_GPIO24R 48
109#define AB8500_INT_GPIO25R 49
110#define AB8500_INT_GPIO36R 50
111#define AB8500_INT_GPIO37R 51
112#define AB8500_INT_GPIO38R 52
113#define AB8500_INT_GPIO39R 53
114#define AB8500_INT_GPIO40R 54
115#define AB8500_INT_GPIO41R 55
116#define AB8500_INT_GPIO6F 56
117#define AB8500_INT_GPIO7F 57
118#define AB8500_INT_GPIO8F 58
119#define AB8500_INT_GPIO9F 59
120#define AB8500_INT_GPIO10F 60
121#define AB8500_INT_GPIO11F 61
122#define AB8500_INT_GPIO12F 62
123#define AB8500_INT_GPIO13F 63
124#define AB8500_INT_GPIO24F 64
125#define AB8500_INT_GPIO25F 65
126#define AB8500_INT_GPIO36F 66
127#define AB8500_INT_GPIO37F 67
128#define AB8500_INT_GPIO38F 68
129#define AB8500_INT_GPIO39F 69
130#define AB8500_INT_GPIO40F 70
131#define AB8500_INT_GPIO41F 71
Mattias Wallin92d50a42010-12-07 11:20:47 +0100132#define AB8500_INT_ADP_SOURCE_ERROR 72
133#define AB8500_INT_ADP_SINK_ERROR 73
134#define AB8500_INT_ADP_PROBE_PLUG 74
135#define AB8500_INT_ADP_PROBE_UNPLUG 75
136#define AB8500_INT_ADP_SENSE_OFF 76
137#define AB8500_INT_USB_PHY_POWER_ERR 78
138#define AB8500_INT_USB_LINK_STATUS 79
139#define AB8500_INT_BTEMP_LOW 80
140#define AB8500_INT_BTEMP_LOW_MEDIUM 81
141#define AB8500_INT_BTEMP_MEDIUM_HIGH 82
142#define AB8500_INT_BTEMP_HIGH 83
143#define AB8500_INT_USB_CHARGER_NOT_OK 89
144#define AB8500_INT_ID_WAKEUP_R 90
145#define AB8500_INT_ID_DET_R1R 92
146#define AB8500_INT_ID_DET_R2R 93
147#define AB8500_INT_ID_DET_R3R 94
148#define AB8500_INT_ID_DET_R4R 95
149#define AB8500_INT_ID_WAKEUP_F 96
150#define AB8500_INT_ID_DET_R1F 98
151#define AB8500_INT_ID_DET_R2F 99
152#define AB8500_INT_ID_DET_R3F 100
153#define AB8500_INT_ID_DET_R4F 101
154#define AB8500_INT_USB_CHG_DET_DONE 102
155#define AB8500_INT_USB_CH_TH_PROT_F 104
156#define AB8500_INT_USB_CH_TH_PROT_R 105
157#define AB8500_INT_MAIN_CH_TH_PROT_F 106
158#define AB8500_INT_MAIN_CH_TH_PROT_R 107
159#define AB8500_INT_USB_CHARGER_NOT_OKF 111
Rabin Vincent62579262010-05-19 11:39:02 +0200160
Mattias Wallin92d50a42010-12-07 11:20:47 +0100161#define AB8500_NR_IRQS 112
162#define AB8500_NUM_IRQ_REGS 14
Rabin Vincent62579262010-05-19 11:39:02 +0200163
164/**
165 * struct ab8500 - ab8500 internal structure
166 * @dev: parent device
167 * @lock: read/write operations lock
168 * @irq_lock: genirq bus lock
Rabin Vincent62579262010-05-19 11:39:02 +0200169 * @irq: irq line
Linus Walleij0f6208372012-02-20 21:42:10 +0100170 * @version: chip version id (e.g. ab8500 or ab9540)
Mattias Wallinadceed62011-03-02 11:51:11 +0100171 * @chip_id: chip revision id
Rabin Vincent62579262010-05-19 11:39:02 +0200172 * @write: register write
173 * @read: register read
174 * @rx_buf: rx buf for SPI
175 * @tx_buf: tx buf for SPI
176 * @mask: cache of IRQ regs for bus lock
177 * @oldmask: cache of previous IRQ regs for bus lock
Linus Walleij2ced4452012-02-20 21:42:17 +0100178 * @mask_size: Actual number of valid entries in mask[], oldmask[] and
179 * irq_reg_offset
180 * @irq_reg_offset: Array of offsets into IRQ registers
Rabin Vincent62579262010-05-19 11:39:02 +0200181 */
182struct ab8500 {
183 struct device *dev;
184 struct mutex lock;
185 struct mutex irq_lock;
Mattias Wallinadceed62011-03-02 11:51:11 +0100186
Rabin Vincent62579262010-05-19 11:39:02 +0200187 int irq_base;
188 int irq;
Linus Walleij0f6208372012-02-20 21:42:10 +0100189 enum ab8500_version version;
Mattias Wallin47c16972010-09-10 17:47:56 +0200190 u8 chip_id;
Rabin Vincent62579262010-05-19 11:39:02 +0200191
192 int (*write) (struct ab8500 *a8500, u16 addr, u8 data);
193 int (*read) (struct ab8500 *a8500, u16 addr);
194
195 unsigned long tx_buf[4];
196 unsigned long rx_buf[4];
197
Linus Walleij2ced4452012-02-20 21:42:17 +0100198 u8 *mask;
199 u8 *oldmask;
200 int mask_size;
201 const int *irq_reg_offset;
Rabin Vincent62579262010-05-19 11:39:02 +0200202};
203
Bengt Jonsson79568b92011-03-11 11:54:46 +0100204struct regulator_reg_init;
Sundar R Iyer549931f2010-07-13 11:51:28 +0530205struct regulator_init_data;
Bibek Basu0cb3fcd2011-02-09 11:02:35 +0530206struct ab8500_gpio_platform_data;
Sundar R Iyer549931f2010-07-13 11:51:28 +0530207
Rabin Vincent62579262010-05-19 11:39:02 +0200208/**
209 * struct ab8500_platform_data - AB8500 platform data
210 * @irq_base: start of AB8500 IRQs, AB8500_NR_IRQS will be used
211 * @init: board-specific initialization after detection of ab8500
Bengt Jonsson79568b92011-03-11 11:54:46 +0100212 * @num_regulator_reg_init: number of regulator init registers
213 * @regulator_reg_init: regulator init registers
214 * @num_regulator: number of regulators
Sundar R Iyer549931f2010-07-13 11:51:28 +0530215 * @regulator: machine-specific constraints for regulators
Rabin Vincent62579262010-05-19 11:39:02 +0200216 */
217struct ab8500_platform_data {
218 int irq_base;
219 void (*init) (struct ab8500 *);
Bengt Jonsson79568b92011-03-11 11:54:46 +0100220 int num_regulator_reg_init;
221 struct ab8500_regulator_reg_init *regulator_reg_init;
Bengt Jonssoncb189b02010-12-10 11:08:40 +0100222 int num_regulator;
223 struct regulator_init_data *regulator;
Bibek Basu0cb3fcd2011-02-09 11:02:35 +0530224 struct ab8500_gpio_platform_data *gpio;
Rabin Vincent62579262010-05-19 11:39:02 +0200225};
226
Linus Walleij0f6208372012-02-20 21:42:10 +0100227extern int __devinit ab8500_init(struct ab8500 *ab8500,
228 enum ab8500_version version);
Rabin Vincent62579262010-05-19 11:39:02 +0200229extern int __devexit ab8500_exit(struct ab8500 *ab8500);
230
Linus Walleij0f6208372012-02-20 21:42:10 +0100231static inline int is_ab8500(struct ab8500 *ab)
232{
233 return ab->version == AB8500_VERSION_AB8500;
234}
235
236static inline int is_ab8505(struct ab8500 *ab)
237{
238 return ab->version == AB8500_VERSION_AB8505;
239}
240
241static inline int is_ab9540(struct ab8500 *ab)
242{
243 return ab->version == AB8500_VERSION_AB9540;
244}
245
246static inline int is_ab8540(struct ab8500 *ab)
247{
248 return ab->version == AB8500_VERSION_AB8540;
249}
250
251/* include also ab8505, ab9540... */
252static inline int is_ab8500_1p1_or_earlier(struct ab8500 *ab)
253{
254 return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT1P1));
255}
256
257/* include also ab8505, ab9540... */
258static inline int is_ab8500_2p0_or_earlier(struct ab8500 *ab)
259{
260 return (is_ab8500(ab) && (ab->chip_id <= AB8500_CUT2P0));
261}
262
Rabin Vincent62579262010-05-19 11:39:02 +0200263#endif /* MFD_AB8500_H */