blob: ab02da727519ee98a75f70be3f36d5f96eac53d8 [file] [log] [blame]
Hans Verkuil1c1e45d2008-04-28 20:24:33 -03001/*
2 * cx18 firmware functions
3 *
4 * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
19 * 02111-1307 USA
20 */
21
22#include "cx18-driver.h"
Andy Wallsb1526422008-08-30 16:03:44 -030023#include "cx18-io.h"
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030024#include "cx18-scb.h"
25#include "cx18-irq.h"
26#include "cx18-firmware.h"
27#include "cx18-cards.h"
28#include <linux/firmware.h>
29
30#define CX18_PROC_SOFT_RESET 0xc70010
31#define CX18_DDR_SOFT_RESET 0xc70014
32#define CX18_CLOCK_SELECT1 0xc71000
33#define CX18_CLOCK_SELECT2 0xc71004
34#define CX18_HALF_CLOCK_SELECT1 0xc71008
35#define CX18_HALF_CLOCK_SELECT2 0xc7100C
36#define CX18_CLOCK_POLARITY1 0xc71010
37#define CX18_CLOCK_POLARITY2 0xc71014
38#define CX18_ADD_DELAY_ENABLE1 0xc71018
39#define CX18_ADD_DELAY_ENABLE2 0xc7101C
40#define CX18_CLOCK_ENABLE1 0xc71020
41#define CX18_CLOCK_ENABLE2 0xc71024
42
43#define CX18_REG_BUS_TIMEOUT_EN 0xc72024
44
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030045#define CX18_FAST_CLOCK_PLL_INT 0xc78000
46#define CX18_FAST_CLOCK_PLL_FRAC 0xc78004
47#define CX18_FAST_CLOCK_PLL_POST 0xc78008
48#define CX18_FAST_CLOCK_PLL_PRESCALE 0xc7800C
49#define CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH 0xc78010
50
51#define CX18_SLOW_CLOCK_PLL_INT 0xc78014
52#define CX18_SLOW_CLOCK_PLL_FRAC 0xc78018
53#define CX18_SLOW_CLOCK_PLL_POST 0xc7801C
54#define CX18_MPEG_CLOCK_PLL_INT 0xc78040
55#define CX18_MPEG_CLOCK_PLL_FRAC 0xc78044
56#define CX18_MPEG_CLOCK_PLL_POST 0xc78048
57#define CX18_PLL_POWER_DOWN 0xc78088
58#define CX18_SW1_INT_STATUS 0xc73104
59#define CX18_SW1_INT_ENABLE_PCI 0xc7311C
60#define CX18_SW2_INT_SET 0xc73140
61#define CX18_SW2_INT_STATUS 0xc73144
62#define CX18_ADEC_CONTROL 0xc78120
63
64#define CX18_DDR_REQUEST_ENABLE 0xc80000
65#define CX18_DDR_CHIP_CONFIG 0xc80004
66#define CX18_DDR_REFRESH 0xc80008
67#define CX18_DDR_TIMING1 0xc8000C
68#define CX18_DDR_TIMING2 0xc80010
69#define CX18_DDR_POWER_REG 0xc8001C
70
71#define CX18_DDR_TUNE_LANE 0xc80048
72#define CX18_DDR_INITIAL_EMRS 0xc80054
73#define CX18_DDR_MB_PER_ROW_7 0xc8009C
74#define CX18_DDR_BASE_63_ADDR 0xc804FC
75
76#define CX18_WMB_CLIENT02 0xc90108
77#define CX18_WMB_CLIENT05 0xc90114
78#define CX18_WMB_CLIENT06 0xc90118
79#define CX18_WMB_CLIENT07 0xc9011C
80#define CX18_WMB_CLIENT08 0xc90120
81#define CX18_WMB_CLIENT09 0xc90124
82#define CX18_WMB_CLIENT10 0xc90128
83#define CX18_WMB_CLIENT11 0xc9012C
84#define CX18_WMB_CLIENT12 0xc90130
85#define CX18_WMB_CLIENT13 0xc90134
86#define CX18_WMB_CLIENT14 0xc90138
87
88#define CX18_DSP0_INTERRUPT_MASK 0xd0004C
89
Hans Verkuil1c1e45d2008-04-28 20:24:33 -030090#define APU_ROM_SYNC1 0x6D676553 /* "mgeS" */
91#define APU_ROM_SYNC2 0x72646548 /* "rdeH" */
92
93struct cx18_apu_rom_seghdr {
94 u32 sync1;
95 u32 sync2;
96 u32 addr;
97 u32 size;
98};
99
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300100static int load_cpu_fw_direct(const char *fn, u8 __iomem *mem, struct cx18 *cx)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300101{
102 const struct firmware *fw = NULL;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300103 int i, j;
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300104 unsigned size;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300105 u32 __iomem *dst = (u32 __iomem *)mem;
106 const u32 *src;
107
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300108 if (request_firmware(&fw, fn, &cx->dev->dev)) {
109 CX18_ERR("Unable to open firmware %s\n", fn);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300110 CX18_ERR("Did you put the firmware in the hotplug firmware directory?\n");
111 return -ENOMEM;
112 }
113
114 src = (const u32 *)fw->data;
115
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300116 for (i = 0; i < fw->size; i += 4096) {
Andy Wallsb1526422008-08-30 16:03:44 -0300117 cx18_setup_page(cx, i);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300118 for (j = i; j < fw->size && j < i + 4096; j += 4) {
119 /* no need for endianness conversion on the ppc */
Andy Wallsb1526422008-08-30 16:03:44 -0300120 cx18_raw_writel(cx, *src, dst);
121 if (cx18_raw_readl(cx, dst) != *src) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300122 CX18_ERR("Mismatch at offset %x\n", i);
123 release_firmware(fw);
124 return -EIO;
125 }
126 dst++;
127 src++;
128 }
129 }
130 if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags))
131 CX18_INFO("loaded %s firmware (%zd bytes)\n", fn, fw->size);
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300132 size = fw->size;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300133 release_firmware(fw);
134 return size;
135}
136
Andy Walls2d1a1b02008-11-08 17:14:22 -0300137static int load_apu_fw_direct(const char *fn, u8 __iomem *dst, struct cx18 *cx,
138 u32 *entry_addr)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300139{
140 const struct firmware *fw = NULL;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300141 int i, j;
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300142 unsigned size;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300143 const u32 *src;
144 struct cx18_apu_rom_seghdr seghdr;
145 const u8 *vers;
146 u32 offset = 0;
147 u32 apu_version = 0;
148 int sz;
149
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300150 if (request_firmware(&fw, fn, &cx->dev->dev)) {
151 CX18_ERR("unable to open firmware %s\n", fn);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300152 CX18_ERR("did you put the firmware in the hotplug firmware directory?\n");
153 return -ENOMEM;
154 }
155
Andy Walls2d1a1b02008-11-08 17:14:22 -0300156 *entry_addr = 0xffffffff;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300157 src = (const u32 *)fw->data;
158 vers = fw->data + sizeof(seghdr);
159 sz = fw->size;
160
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300161 apu_version = (vers[0] << 24) | (vers[4] << 16) | vers[32];
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300162 while (offset + sizeof(seghdr) < fw->size) {
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300163 /* TODO: byteswapping */
164 memcpy(&seghdr, src + offset / 4, sizeof(seghdr));
165 offset += sizeof(seghdr);
166 if (seghdr.sync1 != APU_ROM_SYNC1 ||
167 seghdr.sync2 != APU_ROM_SYNC2) {
168 offset += seghdr.size;
169 continue;
170 }
171 CX18_DEBUG_INFO("load segment %x-%x\n", seghdr.addr,
172 seghdr.addr + seghdr.size - 1);
Andy Walls2d1a1b02008-11-08 17:14:22 -0300173 if (*entry_addr == 0xffffffff)
174 *entry_addr = seghdr.addr;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300175 if (offset + seghdr.size > sz)
176 break;
177 for (i = 0; i < seghdr.size; i += 4096) {
Andy Walls2d1a1b02008-11-08 17:14:22 -0300178 cx18_setup_page(cx, seghdr.addr + i);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300179 for (j = i; j < seghdr.size && j < i + 4096; j += 4) {
180 /* no need for endianness conversion on the ppc */
Andy Wallsb1526422008-08-30 16:03:44 -0300181 cx18_raw_writel(cx, src[(offset + j) / 4],
182 dst + seghdr.addr + j);
183 if (cx18_raw_readl(cx, dst + seghdr.addr + j)
184 != src[(offset + j) / 4]) {
185 CX18_ERR("Mismatch at offset %x\n",
186 offset + j);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300187 release_firmware(fw);
188 return -EIO;
189 }
190 }
191 }
192 offset += seghdr.size;
193 }
194 if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags))
195 CX18_INFO("loaded %s firmware V%08x (%zd bytes)\n",
196 fn, apu_version, fw->size);
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300197 size = fw->size;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300198 release_firmware(fw);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300199 return size;
200}
201
202void cx18_halt_firmware(struct cx18 *cx)
203{
204 CX18_DEBUG_INFO("Preparing for firmware halt.\n");
Andy Wallsced07372008-11-02 10:59:04 -0300205 cx18_write_reg_expect(cx, 0x000F000F, CX18_PROC_SOFT_RESET,
206 0x0000000F, 0x000F000F);
207 cx18_write_reg_expect(cx, 0x00020002, CX18_ADEC_CONTROL,
208 0x00000002, 0x00020002);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300209}
210
211void cx18_init_power(struct cx18 *cx, int lowpwr)
212{
213 /* power-down Spare and AOM PLLs */
214 /* power-up fast, slow and mpeg PLLs */
Andy Wallsb1526422008-08-30 16:03:44 -0300215 cx18_write_reg(cx, 0x00000008, CX18_PLL_POWER_DOWN);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300216
217 /* ADEC out of sleep */
Andy Wallsced07372008-11-02 10:59:04 -0300218 cx18_write_reg_expect(cx, 0x00020000, CX18_ADEC_CONTROL,
219 0x00000000, 0x00020002);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300220
221 /* The fast clock is at 200/245 MHz */
Andy Wallsb1526422008-08-30 16:03:44 -0300222 cx18_write_reg(cx, lowpwr ? 0xD : 0x11, CX18_FAST_CLOCK_PLL_INT);
223 cx18_write_reg(cx, lowpwr ? 0x1EFBF37 : 0x038E3D7,
224 CX18_FAST_CLOCK_PLL_FRAC);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300225
Andy Wallsb1526422008-08-30 16:03:44 -0300226 cx18_write_reg(cx, 2, CX18_FAST_CLOCK_PLL_POST);
227 cx18_write_reg(cx, 1, CX18_FAST_CLOCK_PLL_PRESCALE);
228 cx18_write_reg(cx, 4, CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300229
230 /* set slow clock to 125/120 MHz */
Andy Wallsb1526422008-08-30 16:03:44 -0300231 cx18_write_reg(cx, lowpwr ? 0x11 : 0x10, CX18_SLOW_CLOCK_PLL_INT);
232 cx18_write_reg(cx, lowpwr ? 0xEBAF05 : 0x18618A8,
233 CX18_SLOW_CLOCK_PLL_FRAC);
234 cx18_write_reg(cx, 4, CX18_SLOW_CLOCK_PLL_POST);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300235
236 /* mpeg clock pll 54MHz */
Andy Wallsb1526422008-08-30 16:03:44 -0300237 cx18_write_reg(cx, 0xF, CX18_MPEG_CLOCK_PLL_INT);
238 cx18_write_reg(cx, 0x2BCFEF, CX18_MPEG_CLOCK_PLL_FRAC);
239 cx18_write_reg(cx, 8, CX18_MPEG_CLOCK_PLL_POST);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300240
241 /* Defaults */
242 /* APU = SC or SC/2 = 125/62.5 */
243 /* EPU = SC = 125 */
244 /* DDR = FC = 180 */
245 /* ENC = SC = 125 */
246 /* AI1 = SC = 125 */
247 /* VIM2 = disabled */
248 /* PCI = FC/2 = 90 */
249 /* AI2 = disabled */
250 /* DEMUX = disabled */
251 /* AO = SC/2 = 62.5 */
252 /* SER = 54MHz */
253 /* VFC = disabled */
254 /* USB = disabled */
255
Andy Wallsced07372008-11-02 10:59:04 -0300256 if (lowpwr) {
257 cx18_write_reg_expect(cx, 0xFFFF0020, CX18_CLOCK_SELECT1,
258 0x00000020, 0xFFFFFFFF);
259 cx18_write_reg_expect(cx, 0xFFFF0004, CX18_CLOCK_SELECT2,
260 0x00000004, 0xFFFFFFFF);
261 } else {
262 /* This doesn't explicitly set every clock select */
263 cx18_write_reg_expect(cx, 0x00060004, CX18_CLOCK_SELECT1,
264 0x00000004, 0x00060006);
265 cx18_write_reg_expect(cx, 0x00060006, CX18_CLOCK_SELECT2,
266 0x00000006, 0x00060006);
267 }
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300268
Andy Wallsced07372008-11-02 10:59:04 -0300269 cx18_write_reg_expect(cx, 0xFFFF0002, CX18_HALF_CLOCK_SELECT1,
270 0x00000002, 0xFFFFFFFF);
271 cx18_write_reg_expect(cx, 0xFFFF0104, CX18_HALF_CLOCK_SELECT2,
272 0x00000104, 0xFFFFFFFF);
273 cx18_write_reg_expect(cx, 0xFFFF9026, CX18_CLOCK_ENABLE1,
274 0x00009026, 0xFFFFFFFF);
275 cx18_write_reg_expect(cx, 0xFFFF3105, CX18_CLOCK_ENABLE2,
276 0x00003105, 0xFFFFFFFF);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300277}
278
279void cx18_init_memory(struct cx18 *cx)
280{
281 cx18_msleep_timeout(10, 0);
Andy Wallsced07372008-11-02 10:59:04 -0300282 cx18_write_reg_expect(cx, 0x00010000, CX18_DDR_SOFT_RESET,
283 0x00000000, 0x00010001);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300284 cx18_msleep_timeout(10, 0);
285
Andy Wallsb1526422008-08-30 16:03:44 -0300286 cx18_write_reg(cx, cx->card->ddr.chip_config, CX18_DDR_CHIP_CONFIG);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300287
288 cx18_msleep_timeout(10, 0);
289
Andy Wallsb1526422008-08-30 16:03:44 -0300290 cx18_write_reg(cx, cx->card->ddr.refresh, CX18_DDR_REFRESH);
291 cx18_write_reg(cx, cx->card->ddr.timing1, CX18_DDR_TIMING1);
292 cx18_write_reg(cx, cx->card->ddr.timing2, CX18_DDR_TIMING2);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300293
294 cx18_msleep_timeout(10, 0);
295
296 /* Initialize DQS pad time */
Andy Wallsb1526422008-08-30 16:03:44 -0300297 cx18_write_reg(cx, cx->card->ddr.tune_lane, CX18_DDR_TUNE_LANE);
298 cx18_write_reg(cx, cx->card->ddr.initial_emrs, CX18_DDR_INITIAL_EMRS);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300299
300 cx18_msleep_timeout(10, 0);
301
Andy Wallsced07372008-11-02 10:59:04 -0300302 cx18_write_reg_expect(cx, 0x00020000, CX18_DDR_SOFT_RESET,
303 0x00000000, 0x00020002);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300304 cx18_msleep_timeout(10, 0);
305
306 /* use power-down mode when idle */
Andy Wallsb1526422008-08-30 16:03:44 -0300307 cx18_write_reg(cx, 0x00000010, CX18_DDR_POWER_REG);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300308
Andy Wallsced07372008-11-02 10:59:04 -0300309 cx18_write_reg_expect(cx, 0x00010001, CX18_REG_BUS_TIMEOUT_EN,
310 0x00000001, 0x00010001);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300311
Andy Wallsb1526422008-08-30 16:03:44 -0300312 cx18_write_reg(cx, 0x48, CX18_DDR_MB_PER_ROW_7);
313 cx18_write_reg(cx, 0xE0000, CX18_DDR_BASE_63_ADDR);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300314
Andy Wallsb1526422008-08-30 16:03:44 -0300315 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT02); /* AO */
316 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT09); /* AI2 */
317 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT05); /* VIM1 */
318 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT06); /* AI1 */
319 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT07); /* 3D comb */
320 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT10); /* ME */
321 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT12); /* ENC */
322 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT13); /* PK */
323 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT11); /* RC */
324 cx18_write_reg(cx, 0x00000101, CX18_WMB_CLIENT14); /* AVO */
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300325}
326
327int cx18_firmware_init(struct cx18 *cx)
328{
329 /* Allow chip to control CLKRUN */
Andy Wallsb1526422008-08-30 16:03:44 -0300330 cx18_write_reg(cx, 0x5, CX18_DSP0_INTERRUPT_MASK);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300331
Andy Wallsced07372008-11-02 10:59:04 -0300332 /* Stop the firmware */
333 cx18_write_reg_expect(cx, 0x000F000F, CX18_PROC_SOFT_RESET,
334 0x0000000F, 0x000F000F);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300335
336 cx18_msleep_timeout(1, 0);
337
Andy Wallsb1526422008-08-30 16:03:44 -0300338 cx18_sw1_irq_enable(cx, IRQ_CPU_TO_EPU | IRQ_APU_TO_EPU);
339 cx18_sw2_irq_enable(cx, IRQ_CPU_TO_EPU_ACK | IRQ_APU_TO_EPU_ACK);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300340
341 /* Only if the processor is not running */
Andy Wallsb1526422008-08-30 16:03:44 -0300342 if (cx18_read_reg(cx, CX18_PROC_SOFT_RESET) & 8) {
Andy Walls2d1a1b02008-11-08 17:14:22 -0300343 u32 fw_entry_addr;
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300344 int sz = load_apu_fw_direct("v4l-cx23418-apu.fw",
Andy Walls2d1a1b02008-11-08 17:14:22 -0300345 cx->enc_mem, cx, &fw_entry_addr);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300346
Andy Walls2d1a1b02008-11-08 17:14:22 -0300347 /* Clear bit0 for APU to start from 0 */
348 cx18_write_reg(cx, cx18_read_reg(cx, 0xc72030) & ~1, 0xc72030);
349
350 cx18_write_enc(cx, 0xE51FF004, 0); /* ldr pc, [pc, #-4] */
351 cx18_write_enc(cx, fw_entry_addr, 4);
352
Andy Wallsb1526422008-08-30 16:03:44 -0300353 /* Start APU */
Andy Wallsced07372008-11-02 10:59:04 -0300354 cx18_write_reg_expect(cx, 0x00010000, CX18_PROC_SOFT_RESET,
355 0x00000000, 0x00010001);
Hans Verkuilf24648e2008-06-22 12:11:13 -0300356 cx18_msleep_timeout(500, 0);
357
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300358 sz = sz <= 0 ? sz : load_cpu_fw_direct("v4l-cx23418-cpu.fw",
Hans Verkuil82fc52a2008-07-19 08:34:12 -0300359 cx->enc_mem, cx);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300360
361 if (sz > 0) {
362 int retries = 0;
363
364 /* start the CPU */
Andy Wallsced07372008-11-02 10:59:04 -0300365 cx18_write_reg_expect(cx,
366 0x00080000, CX18_PROC_SOFT_RESET,
367 0x00000000, 0x00080008);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300368 while (retries++ < 50) { /* Loop for max 500mS */
Andy Wallsb1526422008-08-30 16:03:44 -0300369 if ((cx18_read_reg(cx, CX18_PROC_SOFT_RESET)
370 & 1) == 0)
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300371 break;
372 cx18_msleep_timeout(10, 0);
373 }
374 cx18_msleep_timeout(200, 0);
375 if (retries == 51) {
376 CX18_ERR("Could not start the CPU\n");
377 return -EIO;
378 }
379 }
380 if (sz <= 0)
381 return -EIO;
382 }
383 /* initialize GPIO */
Andy Wallsced07372008-11-02 10:59:04 -0300384 cx18_write_reg_expect(cx, 0x14001400, 0xc78110, 0x00001400, 0x14001400);
Hans Verkuil1c1e45d2008-04-28 20:24:33 -0300385 return 0;
386}