blob: 9815364b477e54d9f01c4c71a7ab32bbe852bb0a [file] [log] [blame]
H. Peter Anvin2decb192010-07-19 18:32:04 -07001/*
2 * Routines to indentify additional cpu features that are scattered in
3 * cpuid space.
4 */
5#include <linux/cpu.h>
6
7#include <asm/pat.h>
8#include <asm/processor.h>
9
10#include <asm/apic.h>
11
12struct cpuid_bit {
13 u16 feature;
14 u8 reg;
15 u8 bit;
16 u32 level;
17 u32 sub_leaf;
18};
19
20enum cpuid_regs {
21 CR_EAX = 0,
22 CR_ECX,
23 CR_EDX,
24 CR_EBX
25};
26
27void __cpuinit init_scattered_cpuid_features(struct cpuinfo_x86 *c)
28{
29 u32 max_level;
30 u32 regs[4];
31 const struct cpuid_bit *cb;
32
33 static const struct cpuid_bit __cpuinitconst cpuid_bits[] = {
34 { X86_FEATURE_IDA, CR_EAX, 1, 0x00000006, 0 },
35 { X86_FEATURE_ARAT, CR_EAX, 2, 0x00000006, 0 },
36 { X86_FEATURE_APERFMPERF, CR_ECX, 0, 0x00000006, 0 },
37 { X86_FEATURE_EPB, CR_ECX, 3, 0x00000006, 0 },
38 { X86_FEATURE_XSAVEOPT, CR_EAX, 0, 0x0000000d, 1 },
39 { X86_FEATURE_CPB, CR_EDX, 9, 0x80000007, 0 },
40 { X86_FEATURE_NPT, CR_EDX, 0, 0x8000000a, 0 },
41 { X86_FEATURE_LBRV, CR_EDX, 1, 0x8000000a, 0 },
42 { X86_FEATURE_SVML, CR_EDX, 2, 0x8000000a, 0 },
43 { X86_FEATURE_NRIPS, CR_EDX, 3, 0x8000000a, 0 },
44 { 0, 0, 0, 0, 0 }
45 };
46
47 for (cb = cpuid_bits; cb->feature; cb++) {
48
49 /* Verify that the level is valid */
50 max_level = cpuid_eax(cb->level & 0xffff0000);
51 if (max_level < cb->level ||
52 max_level > (cb->level | 0xffff))
53 continue;
54
55 cpuid_count(cb->level, cb->sub_leaf, &regs[CR_EAX],
56 &regs[CR_EBX], &regs[CR_ECX], &regs[CR_EDX]);
57
58 if (regs[cb->reg] & (1 << cb->bit))
59 set_cpu_cap(c, cb->feature);
60 }
61}