blob: 69a44aa4eeae0cbb96b4a88a9e323101c08bd441 [file] [log] [blame]
Jarkko Nikula2e747962008-04-25 13:55:19 +02001/*
2 * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
3 *
4 * Copyright (C) 2008 Nokia Corporation
5 *
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +03006 * Contact: Jarkko Nikula <jarkko.nikula@bitmer.com>
Peter Ujfalusi56a87422011-05-03 18:14:06 +03007 * Peter Ujfalusi <peter.ujfalusi@ti.com>
Jarkko Nikula2e747962008-04-25 13:55:19 +02008 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
21 * 02110-1301 USA
22 *
23 */
24
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/device.h>
Peter Ujfalusi2ee65952012-02-14 14:52:42 +020028#include <linux/pm_runtime.h>
Jarkko Nikula2e747962008-04-25 13:55:19 +020029#include <sound/core.h>
30#include <sound/pcm.h>
31#include <sound/pcm_params.h>
32#include <sound/initval.h>
33#include <sound/soc.h>
34
Tony Lindgrence491cf2009-10-20 09:40:47 -070035#include <plat/dma.h>
36#include <plat/mcbsp.h>
Peter Ujfalusi219f4312012-02-03 13:11:47 +020037#include "mcbsp.h"
Jarkko Nikula2e747962008-04-25 13:55:19 +020038#include "omap-mcbsp.h"
39#include "omap-pcm.h"
40
Jarkko Nikula0b604852008-11-12 17:05:51 +020041#define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
Jarkko Nikula2e747962008-04-25 13:55:19 +020042
Ilkka Koskinen83905c12010-02-22 12:21:12 +000043#define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
44 xhandler_get, xhandler_put) \
45{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
46 .info = omap_mcbsp_st_info_volsw, \
47 .get = xhandler_get, .put = xhandler_put, \
48 .private_value = (unsigned long) &(struct soc_mixer_control) \
49 {.min = xmin, .max = xmax} }
50
Peter Ujfalusi219f4312012-02-03 13:11:47 +020051enum {
52 OMAP_MCBSP_WORD_8 = 0,
53 OMAP_MCBSP_WORD_12,
54 OMAP_MCBSP_WORD_16,
55 OMAP_MCBSP_WORD_20,
56 OMAP_MCBSP_WORD_24,
57 OMAP_MCBSP_WORD_32,
58};
59
Jarkko Nikula2e747962008-04-25 13:55:19 +020060/*
61 * Stream DMA parameters. DMA request line and port address are set runtime
62 * since they are different between OMAP1 and later OMAPs
63 */
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030064static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
65{
66 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000067 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +020068 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
69 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Peter Ujfalusicf80e152010-07-29 09:51:27 +030070 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi3f024032010-06-03 07:39:35 +030071 int words;
Eduardo Valentina0a499c2009-08-20 16:18:26 +030072
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000073 dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
Peter Ujfalusicf80e152010-07-29 09:51:27 +030074
Eduardo Valentina0a499c2009-08-20 16:18:26 +030075 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusicb40b632012-02-13 16:26:54 +020076 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
Peter Ujfalusicf80e152010-07-29 09:51:27 +030077 /*
78 * Configure McBSP threshold based on either:
79 * packet_size, when the sDMA is in packet mode, or
80 * based on the period size.
81 */
82 if (dma_data->packet_size)
83 words = dma_data->packet_size;
84 else
85 words = snd_pcm_lib_period_bytes(substream) /
Peter Ujfalusi3f024032010-06-03 07:39:35 +030086 (mcbsp_data->wlen / 8);
Eduardo Valentina0a499c2009-08-20 16:18:26 +030087 else
Peter Ujfalusi3f024032010-06-03 07:39:35 +030088 words = 1;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030089
90 /* Configure McBSP internal buffer usage */
91 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +020092 omap_mcbsp_set_tx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030093 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +020094 omap_mcbsp_set_rx_threshold(mcbsp, words);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +030095}
96
Peter Ujfalusiddc29b02010-06-03 07:39:36 +030097static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
98 struct snd_pcm_hw_rule *rule)
99{
100 struct snd_interval *buffer_size = hw_param_interval(params,
101 SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
102 struct snd_interval *channels = hw_param_interval(params,
103 SNDRV_PCM_HW_PARAM_CHANNELS);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200104 struct omap_mcbsp *mcbsp = rule->private;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300105 struct snd_interval frames;
106 int size;
107
108 snd_interval_any(&frames);
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200109 size = mcbsp->pdata->buffer_size;
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300110
111 frames.min = size / channels->min;
112 frames.integer = 1;
113 return snd_interval_refine(buffer_size, &frames);
114}
115
Mark Browndee89c42008-11-18 22:11:38 +0000116static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000117 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200118{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200119 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200120 int err = 0;
121
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300122 if (!cpu_dai->active)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200123 err = omap_mcbsp_request(mcbsp);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300124
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300125 /*
126 * OMAP3 McBSP FIFO is word structured.
127 * McBSP2 has 1024 + 256 = 1280 word long buffer,
128 * McBSP1,3,4,5 has 128 word long buffer
129 * This means that the size of the FIFO depends on the sample format.
130 * For example on McBSP3:
131 * 16bit samples: size is 128 * 2 = 256 bytes
132 * 32bit samples: size is 128 * 4 = 512 bytes
133 * It is simpler to place constraint for buffer and period based on
134 * channels.
135 * McBSP3 as example again (16 or 32 bit samples):
136 * 1 channel (mono): size is 128 frames (128 words)
137 * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
138 * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
139 */
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200140 if (mcbsp->pdata->buffer_size) {
Jarkko Nikula69849922009-03-27 15:32:01 +0200141 /*
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300142 * Rule for the buffer size. We should not allow
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300143 * smaller buffer than the FIFO size to avoid underruns
144 */
145 snd_pcm_hw_rule_add(substream->runtime, 0,
146 SNDRV_PCM_HW_PARAM_CHANNELS,
147 omap_mcbsp_hwrule_min_buffersize,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200148 mcbsp,
Peter Ujfalusiddc29b02010-06-03 07:39:36 +0300149 SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
150
Peter Ujfalusi998a8a62010-07-29 09:51:28 +0300151 /* Make sure, that the period size is always even */
152 snd_pcm_hw_constraint_step(substream->runtime, 0,
153 SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300154 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200155
156 return err;
157}
158
Mark Browndee89c42008-11-18 22:11:38 +0000159static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000160 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200161{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200162 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
163 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200164
165 if (!cpu_dai->active) {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200166 omap_mcbsp_free(mcbsp);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200167 mcbsp_data->configured = 0;
168 }
169}
170
Mark Browndee89c42008-11-18 22:11:38 +0000171static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000172 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200173{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200174 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
175 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300176 int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200177
178 switch (cmd) {
179 case SNDRV_PCM_TRIGGER_START:
180 case SNDRV_PCM_TRIGGER_RESUME:
181 case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300182 mcbsp_data->active++;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200183 omap_mcbsp_start(mcbsp, play, !play);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200184 break;
185
186 case SNDRV_PCM_TRIGGER_STOP:
187 case SNDRV_PCM_TRIGGER_SUSPEND:
188 case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200189 omap_mcbsp_stop(mcbsp, play, !play);
Jarkko Nikulac12abc02009-08-07 09:59:47 +0300190 mcbsp_data->active--;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200191 break;
192 default:
193 err = -EINVAL;
194 }
195
196 return err;
197}
198
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200199static snd_pcm_sframes_t omap_mcbsp_dai_delay(
200 struct snd_pcm_substream *substream,
201 struct snd_soc_dai *dai)
202{
203 struct snd_soc_pcm_runtime *rtd = substream->private_data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000204 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200205 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200206 u16 fifo_use;
207 snd_pcm_sframes_t delay;
208
209 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200210 fifo_use = omap_mcbsp_get_tx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200211 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200212 fifo_use = omap_mcbsp_get_rx_delay(mcbsp);
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200213
214 /*
215 * Divide the used locations with the channel count to get the
216 * FIFO usage in samples (don't care about partial samples in the
217 * buffer).
218 */
219 delay = fifo_use / substream->runtime->channels;
220
221 return delay;
222}
223
Jarkko Nikula2e747962008-04-25 13:55:19 +0200224static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000225 struct snd_pcm_hw_params *params,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000226 struct snd_soc_dai *cpu_dai)
Jarkko Nikula2e747962008-04-25 13:55:19 +0200227{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200228 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
229 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200230 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300231 struct omap_pcm_dma_data *dma_data;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200232 int dma;
Eduardo Valentincaebc0c2009-08-20 16:18:25 +0300233 int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300234 int pkt_size = 0;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200235 unsigned long port;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000236 unsigned int format, div, framesize, master;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200237
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200238 dma_data = &mcbsp_data->dma_data[substream->stream];
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530239
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200240 dma = omap_mcbsp_dma_ch_params(mcbsp, substream->stream);
241 port = omap_mcbsp_dma_reg_params(mcbsp, substream->stream);
Kishon Vijay Abraham I2686e072011-02-24 15:16:56 +0530242
Sergey Lapind98508a2010-05-13 19:48:16 +0400243 switch (params_format(params)) {
244 case SNDRV_PCM_FORMAT_S16_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300245 dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300246 wlen = 16;
Sergey Lapind98508a2010-05-13 19:48:16 +0400247 break;
248 case SNDRV_PCM_FORMAT_S32_LE:
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300249 dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300250 wlen = 32;
Sergey Lapind98508a2010-05-13 19:48:16 +0400251 break;
252 default:
253 return -EINVAL;
254 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200255 if (mcbsp->pdata->buffer_size) {
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300256 dma_data->set_threshold = omap_mcbsp_set_threshold;
257 /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200258 if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300259 int period_words, max_thrsh;
260
261 period_words = params_period_bytes(params) / (wlen / 8);
262 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200263 max_thrsh = mcbsp->max_tx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300264 else
Peter Ujfalusicb40b632012-02-13 16:26:54 +0200265 max_thrsh = mcbsp->max_rx_thres;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300266 /*
267 * If the period contains less or equal number of words,
268 * we are using the original threshold mode setup:
269 * McBSP threshold = sDMA frame size = period_size
270 * Otherwise we switch to sDMA packet mode:
271 * McBSP threshold = sDMA packet size
272 * sDMA frame size = period size
273 */
274 if (period_words > max_thrsh) {
275 int divider = 0;
276
277 /*
278 * Look for the biggest threshold value, which
279 * divides the period size evenly.
280 */
281 divider = period_words / max_thrsh;
282 if (period_words % max_thrsh)
283 divider++;
284 while (period_words % divider &&
285 divider < period_words)
286 divider++;
287 if (divider == period_words)
288 return -EINVAL;
289
290 pkt_size = period_words / divider;
291 sync_mode = OMAP_DMA_SYNC_PACKET;
292 } else {
293 sync_mode = OMAP_DMA_SYNC_FRAME;
294 }
295 }
Peter Ujfalusi15d01432010-07-29 09:51:25 +0300296 }
297
298 dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
299 dma_data->dma_req = dma;
300 dma_data->port_addr = port;
301 dma_data->sync_mode = sync_mode;
Peter Ujfalusicf80e152010-07-29 09:51:27 +0300302 dma_data->packet_size = pkt_size;
Daniel Mackfd23b7d2010-03-19 14:52:55 +0000303
Peter Ujfalusi81ec0272010-07-29 09:51:26 +0300304 snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200305
306 if (mcbsp_data->configured) {
307 /* McBSP already configured by another stream */
308 return 0;
309 }
310
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300311 regs->rcr2 &= ~(RPHASE | RFRLEN2(0x7f) | RWDLEN2(7));
312 regs->xcr2 &= ~(RPHASE | XFRLEN2(0x7f) | XWDLEN2(7));
313 regs->rcr1 &= ~(RFRLEN1(0x7f) | RWDLEN1(7));
314 regs->xcr1 &= ~(XFRLEN1(0x7f) | XWDLEN1(7));
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300315 format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
316 wpf = channels = params_channels(params);
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200317 if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
318 format == SND_SOC_DAIFMT_LEFT_J)) {
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000319 /* Use dual-phase frames */
320 regs->rcr2 |= RPHASE;
321 regs->xcr2 |= XPHASE;
322 /* Set 1 word per (McBSP) frame for phase1 and phase2 */
323 wpf--;
324 regs->rcr2 |= RFRLEN2(wpf - 1);
325 regs->xcr2 |= XFRLEN2(wpf - 1);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200326 }
327
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000328 regs->rcr1 |= RFRLEN1(wpf - 1);
329 regs->xcr1 |= XFRLEN1(wpf - 1);
330
Jarkko Nikula2e747962008-04-25 13:55:19 +0200331 switch (params_format(params)) {
332 case SNDRV_PCM_FORMAT_S16_LE:
333 /* Set word lengths */
334 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
335 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
336 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
337 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200338 break;
Sergey Lapind98508a2010-05-13 19:48:16 +0400339 case SNDRV_PCM_FORMAT_S32_LE:
340 /* Set word lengths */
Sergey Lapind98508a2010-05-13 19:48:16 +0400341 regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
342 regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
343 regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
344 regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
345 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200346 default:
347 /* Unsupported PCM format */
348 return -EINVAL;
349 }
350
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000351 /* In McBSP master modes, FRAME (i.e. sample rate) is generated
352 * by _counting_ BCLKs. Calculate frame size in BCLKs */
353 master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
354 if (master == SND_SOC_DAIFMT_CBS_CFS) {
355 div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
356 framesize = (mcbsp_data->in_freq / div) / params_rate(params);
357
358 if (framesize < wlen * channels) {
359 printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
360 "channels\n", __func__);
361 return -EINVAL;
362 }
363 } else
364 framesize = wlen * channels;
365
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300366 /* Set FS period and length in terms of bit clock periods */
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300367 regs->srgr2 &= ~FPER(0xfff);
368 regs->srgr1 &= ~FWID(0xff);
Peter Ujfalusic29b2062009-04-15 15:38:55 +0300369 switch (format) {
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300370 case SND_SOC_DAIFMT_I2S:
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200371 case SND_SOC_DAIFMT_LEFT_J:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000372 regs->srgr2 |= FPER(framesize - 1);
373 regs->srgr1 |= FWID((framesize >> 1) - 1);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300374 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300375 case SND_SOC_DAIFMT_DSP_A:
Jarkko Nikulabd258672008-12-22 10:21:36 +0200376 case SND_SOC_DAIFMT_DSP_B:
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000377 regs->srgr2 |= FPER(framesize - 1);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300378 regs->srgr1 |= FWID(0);
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300379 break;
380 }
381
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200382 omap_mcbsp_config(mcbsp, &mcbsp_data->regs);
Peter Ujfalusi3f024032010-06-03 07:39:35 +0300383 mcbsp_data->wlen = wlen;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200384 mcbsp_data->configured = 1;
385
386 return 0;
387}
388
389/*
390 * This must be called before _set_clkdiv and _set_sysclk since McBSP register
391 * cache is initialized here
392 */
Liam Girdwood8687eb82008-07-07 16:08:07 +0100393static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200394 unsigned int fmt)
395{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200396 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
397 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200398 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300399 bool inv_fs = false;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200400
401 if (mcbsp_data->configured)
402 return 0;
403
Jarkko Nikulaba9d0fd2008-10-20 15:29:59 +0300404 mcbsp_data->fmt = fmt;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200405 memset(regs, 0, sizeof(*regs));
406 /* Generic McBSP register settings */
407 regs->spcr2 |= XINTM(3) | FREE;
408 regs->spcr1 |= RINTM(3);
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300409 /* RFIG and XFIG are not defined in 34xx */
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600410 if (!cpu_is_omap34xx() && !cpu_is_omap44xx()) {
Eero Nurkkalac721bbd2009-08-20 16:18:23 +0300411 regs->rcr2 |= RFIG;
412 regs->xcr2 |= XFIG;
413 }
Jorge Eduardo Candelariad4686c62010-12-20 11:32:47 -0600414 if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jarkko Nikula32080af2009-08-23 12:24:26 +0300415 regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
416 regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
Misael Lopez Cruzef390c02009-01-29 13:29:46 +0200417 }
Jarkko Nikula2e747962008-04-25 13:55:19 +0200418
419 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
420 case SND_SOC_DAIFMT_I2S:
421 /* 1-bit data delay */
422 regs->rcr2 |= RDATDLY(1);
423 regs->xcr2 |= XDATDLY(1);
424 break;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200425 case SND_SOC_DAIFMT_LEFT_J:
426 /* 0-bit data delay */
427 regs->rcr2 |= RDATDLY(0);
428 regs->xcr2 |= XDATDLY(0);
429 regs->spcr1 |= RJUST(2);
430 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300431 inv_fs = true;
Peter Ujfalusi299a1512010-03-19 12:27:31 +0200432 break;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300433 case SND_SOC_DAIFMT_DSP_A:
434 /* 1-bit data delay */
435 regs->rcr2 |= RDATDLY(1);
436 regs->xcr2 |= XDATDLY(1);
437 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300438 inv_fs = true;
Peter Ujfalusi3ba191c2009-04-15 15:38:56 +0300439 break;
Jarkko Nikulabd258672008-12-22 10:21:36 +0200440 case SND_SOC_DAIFMT_DSP_B:
Arun KS3336c5b2008-10-02 15:07:06 +0530441 /* 0-bit data delay */
442 regs->rcr2 |= RDATDLY(0);
443 regs->xcr2 |= XDATDLY(0);
Jarkko Nikula36ce8582009-04-15 13:48:16 +0300444 /* Invert FS polarity configuration */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300445 inv_fs = true;
Arun KS3336c5b2008-10-02 15:07:06 +0530446 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200447 default:
448 /* Unsupported data format */
449 return -EINVAL;
450 }
451
452 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
453 case SND_SOC_DAIFMT_CBS_CFS:
454 /* McBSP master. Set FS and bit clocks as outputs */
455 regs->pcr0 |= FSXM | FSRM |
456 CLKXM | CLKRM;
457 /* Sample rate generator drives the FS */
458 regs->srgr2 |= FSGM;
459 break;
460 case SND_SOC_DAIFMT_CBM_CFM:
461 /* McBSP slave */
462 break;
463 default:
464 /* Unsupported master/slave configuration */
465 return -EINVAL;
466 }
467
468 /* Set bit clock (CLKX/CLKR) and FS polarities */
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300469 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
Jarkko Nikula2e747962008-04-25 13:55:19 +0200470 case SND_SOC_DAIFMT_NB_NF:
471 /*
472 * Normal BCLK + FS.
473 * FS active low. TX data driven on falling edge of bit clock
474 * and RX data sampled on rising edge of bit clock.
475 */
476 regs->pcr0 |= FSXP | FSRP |
477 CLKXP | CLKRP;
478 break;
479 case SND_SOC_DAIFMT_NB_IF:
480 regs->pcr0 |= CLKXP | CLKRP;
481 break;
482 case SND_SOC_DAIFMT_IB_NF:
483 regs->pcr0 |= FSXP | FSRP;
484 break;
485 case SND_SOC_DAIFMT_IB_IF:
486 break;
487 default:
488 return -EINVAL;
489 }
Jarkko Nikula91a18ae2011-09-30 10:55:32 +0300490 if (inv_fs == true)
491 regs->pcr0 ^= FSXP | FSRP;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200492
493 return 0;
494}
495
Liam Girdwood8687eb82008-07-07 16:08:07 +0100496static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200497 int div_id, int div)
498{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200499 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
500 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200501 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
502
503 if (div_id != OMAP_MCBSP_CLKGDV)
504 return -ENODEV;
505
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000506 mcbsp_data->clk_div = div;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300507 regs->srgr1 &= ~CLKGDV(0xff);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200508 regs->srgr1 |= CLKGDV(div - 1);
509
510 return 0;
511}
512
Liam Girdwood8687eb82008-07-07 16:08:07 +0100513static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200514 int clk_id, unsigned int freq,
515 int dir)
516{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200517 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
518 struct omap_mcbsp_data *mcbsp_data = &mcbsp->mcbsp_data;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200519 struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
520 int err = 0;
521
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300522 if (mcbsp_data->active) {
Jarkko Nikula34c86982011-09-23 11:19:13 +0300523 if (freq == mcbsp_data->in_freq)
524 return 0;
525 else
526 return -EBUSY;
Peter Ujfalusi141947e2011-09-26 10:56:42 +0300527 }
Jarkko Nikula34c86982011-09-23 11:19:13 +0300528
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600529 /* The McBSP signal muxing functions are only available on McBSP1 */
530 if (clk_id == OMAP_MCBSP_CLKR_SRC_CLKR ||
531 clk_id == OMAP_MCBSP_CLKR_SRC_CLKX ||
532 clk_id == OMAP_MCBSP_FSR_SRC_FSR ||
533 clk_id == OMAP_MCBSP_FSR_SRC_FSX)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200534 if (cpu_class_is_omap1() || cpu_dai->id != 1)
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600535 return -EINVAL;
536
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000537 mcbsp_data->in_freq = freq;
Jarkko Nikula4dd04172011-09-30 16:07:44 +0300538 regs->srgr2 &= ~CLKSM;
539 regs->pcr0 &= ~SCLKME;
Graeme Gregory5f63ef92009-11-09 19:02:15 +0000540
Jarkko Nikula2e747962008-04-25 13:55:19 +0200541 switch (clk_id) {
542 case OMAP_MCBSP_SYSCLK_CLK:
543 regs->srgr2 |= CLKSM;
544 break;
545 case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600546 if (cpu_class_is_omap1()) {
547 err = -EINVAL;
548 break;
549 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200550 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600551 MCBSP_CLKS_PRCM_SRC);
552 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200553 case OMAP_MCBSP_SYSCLK_CLKS_EXT:
Paul Walmsleyd1358652010-10-08 11:40:19 -0600554 if (cpu_class_is_omap1()) {
555 err = 0;
556 break;
557 }
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200558 err = omap2_mcbsp_set_clks_src(mcbsp,
Paul Walmsleyd1358652010-10-08 11:40:19 -0600559 MCBSP_CLKS_PAD_SRC);
Jarkko Nikula2e747962008-04-25 13:55:19 +0200560 break;
561
562 case OMAP_MCBSP_SYSCLK_CLKX_EXT:
563 regs->srgr2 |= CLKSM;
564 case OMAP_MCBSP_SYSCLK_CLKR_EXT:
565 regs->pcr0 |= SCLKME;
566 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300567
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600568
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300569 case OMAP_MCBSP_CLKR_SRC_CLKR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100570 if (cpu_class_is_omap1())
571 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200572 omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600573 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300574 case OMAP_MCBSP_CLKR_SRC_CLKX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100575 if (cpu_class_is_omap1())
576 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200577 omap2_mcbsp1_mux_clkr_src(mcbsp, CLKR_SRC_CLKX);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600578 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300579 case OMAP_MCBSP_FSR_SRC_FSR:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100580 if (cpu_class_is_omap1())
581 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200582 omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSR);
Paul Walmsleycf4c87a2010-10-08 11:40:19 -0600583 break;
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300584 case OMAP_MCBSP_FSR_SRC_FSX:
Janusz Krzysztofik23353852010-11-02 15:50:32 +0100585 if (cpu_class_is_omap1())
586 break;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200587 omap2_mcbsp1_mux_fsr_src(mcbsp, FSR_SRC_FSX);
Jarkko Nikulad2c0bda2009-08-28 15:35:35 +0300588 break;
Jarkko Nikula2e747962008-04-25 13:55:19 +0200589 default:
590 err = -ENODEV;
591 }
592
593 return err;
594}
595
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100596static const struct snd_soc_dai_ops mcbsp_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800597 .startup = omap_mcbsp_dai_startup,
598 .shutdown = omap_mcbsp_dai_shutdown,
599 .trigger = omap_mcbsp_dai_trigger,
Peter Ujfalusi75581d22010-03-03 15:08:09 +0200600 .delay = omap_mcbsp_dai_delay,
Eric Miao6335d052009-03-03 09:41:00 +0800601 .hw_params = omap_mcbsp_dai_hw_params,
602 .set_fmt = omap_mcbsp_dai_set_dai_fmt,
603 .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
604 .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
605};
606
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200607static int omap_mcbsp_probe(struct snd_soc_dai *dai)
608{
609 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
610
611 pm_runtime_enable(mcbsp->dev);
612
613 return 0;
614}
615
616static int omap_mcbsp_remove(struct snd_soc_dai *dai)
617{
618 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(dai);
619
620 pm_runtime_disable(mcbsp->dev);
621
622 return 0;
623}
624
Michael Opdenacker6179b772011-10-10 07:07:08 +0200625static struct snd_soc_dai_driver omap_mcbsp_dai = {
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200626 .probe = omap_mcbsp_probe,
627 .remove = omap_mcbsp_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000628 .playback = {
629 .channels_min = 1,
630 .channels_max = 16,
631 .rates = OMAP_MCBSP_RATES,
632 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
633 },
634 .capture = {
635 .channels_min = 1,
636 .channels_max = 16,
637 .rates = OMAP_MCBSP_RATES,
638 .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
639 },
640 .ops = &mcbsp_dai_ops,
Jarkko Nikula2e747962008-04-25 13:55:19 +0200641};
Jarkko Nikula8def4642008-10-09 15:57:22 +0300642
G, Manjunath Kondaiah34844572010-09-08 08:53:43 +0530643static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000644 struct snd_ctl_elem_info *uinfo)
645{
646 struct soc_mixer_control *mc =
647 (struct soc_mixer_control *)kcontrol->private_value;
648 int max = mc->max;
649 int min = mc->min;
650
651 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
652 uinfo->count = 1;
653 uinfo->value.integer.min = min;
654 uinfo->value.integer.max = max;
655 return 0;
656}
657
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200658#define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000659static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200660omap_mcbsp_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000661 struct snd_ctl_elem_value *uc) \
662{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200663 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
664 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000665 struct soc_mixer_control *mc = \
666 (struct soc_mixer_control *)kc->private_value; \
667 int max = mc->max; \
668 int min = mc->min; \
669 int val = uc->value.integer.value[0]; \
670 \
671 if (val < min || val > max) \
672 return -EINVAL; \
673 \
674 /* OMAP McBSP implementation uses index values 0..4 */ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200675 return omap_st_set_chgain(mcbsp, channel, val); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000676}
677
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200678#define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(channel) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000679static int \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200680omap_mcbsp_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000681 struct snd_ctl_elem_value *uc) \
682{ \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200683 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kc); \
684 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai); \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000685 s16 chgain; \
686 \
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200687 if (omap_st_get_chgain(mcbsp, channel, &chgain)) \
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000688 return -EAGAIN; \
689 \
690 uc->value.integer.value[0] = chgain; \
691 return 0; \
692}
693
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200694OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(0)
695OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(1)
696OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(0)
697OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(1)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000698
699static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
700 struct snd_ctl_elem_value *ucontrol)
701{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200702 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
703 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000704 u8 value = ucontrol->value.integer.value[0];
705
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200706 if (value == omap_st_is_enabled(mcbsp))
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000707 return 0;
708
709 if (value)
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200710 omap_st_enable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000711 else
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200712 omap_st_disable(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000713
714 return 1;
715}
716
717static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
718 struct snd_ctl_elem_value *ucontrol)
719{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200720 struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
721 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000722
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200723 ucontrol->value.integer.value[0] = omap_st_is_enabled(mcbsp);
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000724 return 0;
725}
726
727static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
728 SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
729 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
730 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
731 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200732 omap_mcbsp_get_st_ch0_volume,
733 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000734 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
735 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200736 omap_mcbsp_get_st_ch1_volume,
737 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000738};
739
740static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
741 SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
742 omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
743 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
744 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200745 omap_mcbsp_get_st_ch0_volume,
746 omap_mcbsp_set_st_ch0_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000747 OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
748 -32768, 32767,
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200749 omap_mcbsp_get_st_ch1_volume,
750 omap_mcbsp_set_st_ch1_volume),
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000751};
752
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200753int omap_mcbsp_st_add_controls(struct snd_soc_pcm_runtime *rtd)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000754{
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200755 struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
756 struct omap_mcbsp *mcbsp = snd_soc_dai_get_drvdata(cpu_dai);
757
758 if (!mcbsp->st_data)
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000759 return -ENODEV;
760
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200761 switch (cpu_dai->id) {
762 case 2: /* McBSP 2 */
763 return snd_soc_add_dai_controls(cpu_dai,
764 omap_mcbsp2_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000765 ARRAY_SIZE(omap_mcbsp2_st_controls));
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200766 case 3: /* McBSP 3 */
767 return snd_soc_add_dai_controls(cpu_dai,
768 omap_mcbsp3_st_controls,
Ilkka Koskinen83905c12010-02-22 12:21:12 +0000769 ARRAY_SIZE(omap_mcbsp3_st_controls));
770 default:
771 break;
772 }
773
774 return -EINVAL;
775}
776EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
777
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000778static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
779{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200780 struct omap_mcbsp_platform_data *pdata = dev_get_platdata(&pdev->dev);
781 struct omap_mcbsp *mcbsp;
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200782 int ret;
783
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200784 if (!pdata) {
785 dev_err(&pdev->dev, "missing platform data.\n");
786 return -EINVAL;
787 }
788 mcbsp = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcbsp), GFP_KERNEL);
789 if (!mcbsp)
790 return -ENOMEM;
791
792 mcbsp->id = pdev->id;
793 mcbsp->pdata = pdata;
794 mcbsp->dev = &pdev->dev;
795 platform_set_drvdata(pdev, mcbsp);
796
797 ret = omap_mcbsp_init(pdev);
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200798 if (!ret)
799 return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
800
801 return ret;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000802}
803
804static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
805{
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200806 struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
807
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000808 snd_soc_unregister_dai(&pdev->dev);
Peter Ujfalusi2ee65952012-02-14 14:52:42 +0200809
810 if (mcbsp->pdata->ops && mcbsp->pdata->ops->free)
811 mcbsp->pdata->ops->free(mcbsp->id);
812
813 omap_mcbsp_sysfs_remove(mcbsp);
814
815 clk_put(mcbsp->fclk);
816
817 platform_set_drvdata(pdev, NULL);
818
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000819 return 0;
820}
821
822static struct platform_driver asoc_mcbsp_driver = {
823 .driver = {
Peter Ujfalusi45656b42012-02-14 18:20:58 +0200824 .name = "omap-mcbsp",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000825 .owner = THIS_MODULE,
826 },
827
828 .probe = asoc_mcbsp_probe,
829 .remove = __devexit_p(asoc_mcbsp_remove),
830};
831
Axel Linbeda5bf52011-11-25 10:12:16 +0800832module_platform_driver(asoc_mcbsp_driver);
Mark Brown3f4b7832008-12-03 19:26:35 +0000833
Jarkko Nikula7ec41ee2011-08-11 15:44:57 +0300834MODULE_AUTHOR("Jarkko Nikula <jarkko.nikula@bitmer.com>");
Jarkko Nikula2e747962008-04-25 13:55:19 +0200835MODULE_DESCRIPTION("OMAP I2S SoC Interface");
836MODULE_LICENSE("GPL");