blob: 81660522c6b45dd369c91b64ff1f99e8047b4e74 [file] [log] [blame]
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -04001/*
2 * arch/arm/mach-orion5x/common.c
3 *
4 * Core functions for Marvell Orion 5x SoCs
5 *
6 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
7 *
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
11 */
12
13#include <linux/kernel.h>
14#include <linux/init.h>
15#include <linux/platform_device.h>
Andrew Lunnee962722011-05-15 13:32:48 +020016#include <linux/dma-mapping.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040017#include <linux/serial_8250.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040018#include <linux/mv643xx_i2c.h>
19#include <linux/ata_platform.h>
Russell King764cbcc2011-11-05 10:13:41 +000020#include <linux/delay.h>
Andrew Lunn2f129bf2011-12-15 08:15:07 +010021#include <linux/clk-provider.h>
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +020022#include <net/dsa.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040023#include <asm/page.h>
24#include <asm/setup.h>
David Howells9f97da72012-03-28 18:30:01 +010025#include <asm/system_misc.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040026#include <asm/timex.h>
27#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/time.h>
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020030#include <mach/bridge-regs.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
32#include <mach/orion5x.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020033#include <plat/orion_nand.h>
Andrew Lunn72053352012-02-08 15:52:47 +010034#include <plat/ehci-orion.h>
Lennert Buytenhek6f088f12008-08-09 13:44:58 +020035#include <plat/time.h>
Andrew Lunn28a2b452011-05-15 13:32:41 +020036#include <plat/common.h>
Andrew Lunn45173d52011-12-07 21:48:06 +010037#include <plat/addr-map.h>
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040038#include "common.h"
39
40/*****************************************************************************
41 * I/O Address Mapping
42 ****************************************************************************/
43static struct map_desc orion5x_io_desc[] __initdata = {
44 {
45 .virtual = ORION5X_REGS_VIRT_BASE,
46 .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
47 .length = ORION5X_REGS_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020048 .type = MT_DEVICE,
49 }, {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040050 .virtual = ORION5X_PCIE_IO_VIRT_BASE,
51 .pfn = __phys_to_pfn(ORION5X_PCIE_IO_PHYS_BASE),
52 .length = ORION5X_PCIE_IO_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020053 .type = MT_DEVICE,
54 }, {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040055 .virtual = ORION5X_PCI_IO_VIRT_BASE,
56 .pfn = __phys_to_pfn(ORION5X_PCI_IO_PHYS_BASE),
57 .length = ORION5X_PCI_IO_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020058 .type = MT_DEVICE,
59 }, {
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040060 .virtual = ORION5X_PCIE_WA_VIRT_BASE,
61 .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
62 .length = ORION5X_PCIE_WA_SIZE,
Lennert Buytenheke7068ad2008-05-10 16:30:01 +020063 .type = MT_DEVICE,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040064 },
65};
66
67void __init orion5x_map_io(void)
68{
69 iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
70}
71
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020072
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -040073/*****************************************************************************
Andrew Lunn2f129bf2011-12-15 08:15:07 +010074 * CLK tree
75 ****************************************************************************/
76static struct clk *tclk;
77
78static void __init clk_init(void)
79{
80 tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
81 orion5x_tclk);
82}
83
84/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020085 * EHCI0
86 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020087void __init orion5x_ehci0_init(void)
88{
Andrew Lunn72053352012-02-08 15:52:47 +010089 orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
90 EHCI_PHY_ORION);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020091}
92
93
94/*****************************************************************************
95 * EHCI1
96 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +020097void __init orion5x_ehci1_init(void)
98{
Andrew Lunndb33f4d2011-12-07 21:48:08 +010099 orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200100}
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400101
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200102
103/*****************************************************************************
Andrew Lunn5c602552011-05-15 13:32:40 +0200104 * GE00
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200105 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400106void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
107{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100108 orion_ge00_init(eth_data,
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200109 ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
110 IRQ_ORION5X_ETH_ERR, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400111}
112
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400113
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200114/*****************************************************************************
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200115 * Ethernet switch
116 ****************************************************************************/
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200117void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
118{
Andrew Lunn7e3819d2011-05-15 13:32:44 +0200119 orion_ge00_switch_init(d, irq);
Lennert Buytenhekdcf1cec2008-09-25 16:23:48 +0200120}
121
122
123/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200124 * I2C
125 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200126void __init orion5x_i2c_init(void)
127{
Andrew Lunnaac7ffa2011-05-15 13:32:45 +0200128 orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
129
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200130}
131
132
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400133/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200134 * SATA
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400135 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400136void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
137{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100138 orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400139}
140
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200141
142/*****************************************************************************
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200143 * SPI
144 ****************************************************************************/
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200145void __init orion5x_spi_init()
146{
Andrew Lunn980f9f62011-05-15 13:32:46 +0200147 orion_spi_init(SPI_PHYS_BASE, orion5x_tclk);
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200148}
149
150
151/*****************************************************************************
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200152 * UART0
153 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200154void __init orion5x_uart0_init(void)
155{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200156 orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
157 IRQ_ORION5X_UART0, orion5x_tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200158}
159
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200160/*****************************************************************************
161 * UART1
162 ****************************************************************************/
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200163void __init orion5x_uart1_init(void)
164{
Andrew Lunn28a2b452011-05-15 13:32:41 +0200165 orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
166 IRQ_ORION5X_UART1, orion5x_tclk);
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200167}
168
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400169/*****************************************************************************
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100170 * XOR engine
171 ****************************************************************************/
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100172void __init orion5x_xor_init(void)
173{
Andrew Lunndb33f4d2011-12-07 21:48:08 +0100174 orion_xor0_init(ORION5X_XOR_PHYS_BASE,
Andrew Lunnee962722011-05-15 13:32:48 +0200175 ORION5X_XOR_PHYS_BASE + 0x200,
176 IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100177}
178
Andrew Lunn44350062011-05-15 13:32:51 +0200179/*****************************************************************************
180 * Cryptographic Engines and Security Accelerator (CESA)
181 ****************************************************************************/
182static void __init orion5x_crypto_init(void)
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200183{
Andrew Lunnb6d1c332011-12-07 21:48:05 +0100184 orion5x_setup_sram_win();
Andrew Lunn44350062011-05-15 13:32:51 +0200185 orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
186 SZ_8K, IRQ_ORION5X_CESA);
Sebastian Andrzej Siewior3a8f7442009-05-07 22:59:24 +0200187}
Saeed Bishara1d5a1a62008-06-16 23:25:12 -1100188
189/*****************************************************************************
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800190 * Watchdog
191 ****************************************************************************/
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800192void __init orion5x_wdt_init(void)
193{
Andrew Lunn5e00d372011-05-15 13:32:47 +0200194 orion_wdt_init(orion5x_tclk);
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800195}
196
197
198/*****************************************************************************
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400199 * Time handling
200 ****************************************************************************/
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200201void __init orion5x_init_early(void)
202{
203 orion_time_set_base(TIMER_VIRT_BASE);
204}
205
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200206int orion5x_tclk;
207
208int __init orion5x_find_tclk(void)
209{
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200210 u32 dev, rev;
211
212 orion5x_pcie_id(&dev, &rev);
213 if (dev == MV88F6183_DEV_ID &&
214 (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
215 return 133333333;
216
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200217 return 166666667;
218}
219
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400220static void orion5x_timer_init(void)
221{
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200222 orion5x_tclk = orion5x_find_tclk();
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200223
224 orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
225 IRQ_ORION5X_BRIDGE, orion5x_tclk);
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400226}
227
228struct sys_timer orion5x_timer = {
Lennert Buytenheke7068ad2008-05-10 16:30:01 +0200229 .init = orion5x_timer_init,
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400230};
231
Lennert Buytenhek044f6c72008-04-22 05:37:12 +0200232
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400233/*****************************************************************************
234 * General
235 ****************************************************************************/
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400236/*
Lennert Buytenhekb46926b2008-04-25 16:31:32 -0400237 * Identify device ID and rev from PCIe configuration header space '0'.
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400238 */
239static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
240{
241 orion5x_pcie_id(dev, rev);
242
243 if (*dev == MV88F5281_DEV_ID) {
244 if (*rev == MV88F5281_REV_D2) {
245 *dev_name = "MV88F5281-D2";
246 } else if (*rev == MV88F5281_REV_D1) {
247 *dev_name = "MV88F5281-D1";
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200248 } else if (*rev == MV88F5281_REV_D0) {
249 *dev_name = "MV88F5281-D0";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400250 } else {
251 *dev_name = "MV88F5281-Rev-Unsupported";
252 }
253 } else if (*dev == MV88F5182_DEV_ID) {
254 if (*rev == MV88F5182_REV_A2) {
255 *dev_name = "MV88F5182-A2";
256 } else {
257 *dev_name = "MV88F5182-Rev-Unsupported";
258 }
259 } else if (*dev == MV88F5181_DEV_ID) {
260 if (*rev == MV88F5181_REV_B1) {
261 *dev_name = "MV88F5181-Rev-B1";
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200262 } else if (*rev == MV88F5181L_REV_A1) {
263 *dev_name = "MV88F5181L-Rev-A1";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400264 } else {
Lennert Buytenhekd2b2a6b2008-05-31 08:30:40 +0200265 *dev_name = "MV88F5181(L)-Rev-Unsupported";
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400266 }
Lennert Buytenhekd323ade2008-08-29 06:55:06 +0200267 } else if (*dev == MV88F6183_DEV_ID) {
268 if (*rev == MV88F6183_REV_B0) {
269 *dev_name = "MV88F6183-Rev-B0";
270 } else {
271 *dev_name = "MV88F6183-Rev-Unsupported";
272 }
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400273 } else {
274 *dev_name = "Device-Unknown";
275 }
276}
277
278void __init orion5x_init(void)
279{
280 char *dev_name;
281 u32 dev, rev;
282
283 orion5x_id(&dev, &rev, &dev_name);
Lennert Buytenhekebe35af2008-08-29 05:55:51 +0200284 printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
285
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400286 /*
287 * Setup Orion address map
288 */
289 orion5x_setup_cpu_mbus_bridge();
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200290
Andrew Lunn2f129bf2011-12-15 08:15:07 +0100291 /* Setup root of clk tree */
292 clk_init();
293
Lennert Buytenhekce72e36e2008-08-09 15:17:27 +0200294 /*
295 * Don't issue "Wait for Interrupt" instruction if we are
296 * running on D0 5281 silicon.
297 */
298 if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
299 printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
300 disable_hlt();
301 }
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800302
303 /*
Nicolas Pitre3fade492009-06-11 22:27:20 +0200304 * The 5082/5181l/5182/6082/6082l/6183 have crypto
305 * while 5180n/5181/5281 don't have crypto.
306 */
307 if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
308 dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
309 orion5x_crypto_init();
310
311 /*
Thomas Reitmayr9e058d42009-02-24 14:59:22 -0800312 * Register watchdog driver
313 */
314 orion5x_wdt_init();
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400315}
316
Russell King764cbcc2011-11-05 10:13:41 +0000317void orion5x_restart(char mode, const char *cmd)
318{
319 /*
320 * Enable and issue soft reset
321 */
322 orion5x_setbits(RSTOUTn_MASK, (1 << 2));
323 orion5x_setbits(CPU_SOFT_RESET, 1);
324 mdelay(200);
325 orion5x_clrbits(CPU_SOFT_RESET, 1);
326}
327
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400328/*
329 * Many orion-based systems have buggy bootloader implementations.
330 * This is a common fixup for bogus memory tags.
331 */
Russell King0744a3e2010-12-20 10:37:50 +0000332void __init tag_fixup_mem32(struct tag *t, char **from,
333 struct meminfo *meminfo)
Lennert Buytenhek9dd0b192008-03-27 14:51:41 -0400334{
335 for (; t->hdr.size; t = tag_next(t))
336 if (t->hdr.tag == ATAG_MEM &&
337 (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
338 t->u.mem.start & ~PAGE_MASK)) {
339 printk(KERN_WARNING
340 "Clearing invalid memory bank %dKB@0x%08x\n",
341 t->u.mem.size / 1024, t->u.mem.start);
342 t->hdr.tag = 0;
343 }
344}