blob: 1a622aa5a1608cbdd8fcd8666471a50942828d8a [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080022 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070023 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 *****************************************************************************/
26
27#include <linux/kernel.h>
28#include <linux/module.h>
Zhu Yib481de92007-09-25 17:54:57 -070029#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/dma-mapping.h>
32#include <linux/delay.h>
33#include <linux/skbuff.h>
34#include <linux/netdevice.h>
35#include <linux/wireless.h>
36#include <net/mac80211.h>
Zhu Yib481de92007-09-25 17:54:57 -070037#include <linux/etherdevice.h>
Zhu Yi12342c42007-12-20 11:27:32 +080038#include <asm/unaligned.h>
Zhu Yib481de92007-09-25 17:54:57 -070039
Assaf Krauss6bc913b2008-03-11 16:17:18 -070040#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070041#include "iwl-dev.h"
Tomas Winklerfee12472008-04-03 16:05:21 -070042#include "iwl-core.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070043#include "iwl-io.h"
Zhu Yib481de92007-09-25 17:54:57 -070044#include "iwl-helpers.h"
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -070045#include "iwl-calib.h"
Tomas Winkler5083e562008-05-29 16:35:15 +080046#include "iwl-sta.h"
Johannes Berge932a602009-10-02 13:44:03 -070047#include "iwl-agn-led.h"
Zhu Yib481de92007-09-25 17:54:57 -070048
Tomas Winkler630fe9b2008-06-12 09:47:08 +080049static int iwl4965_send_tx_power(struct iwl_priv *priv);
Reinette Chatre3d816c72009-08-07 15:41:37 -070050static int iwl4965_hw_get_temperature(struct iwl_priv *priv);
Tomas Winkler630fe9b2008-06-12 09:47:08 +080051
Reinette Chatrea0987a82008-12-02 12:14:06 -080052/* Highest firmware API version supported */
53#define IWL4965_UCODE_API_MAX 2
54
55/* Lowest firmware API version supported */
56#define IWL4965_UCODE_API_MIN 2
57
58#define IWL4965_FW_PRE "iwlwifi-4965-"
59#define _IWL4965_MODULE_FIRMWARE(api) IWL4965_FW_PRE #api ".ucode"
60#define IWL4965_MODULE_FIRMWARE(api) _IWL4965_MODULE_FIRMWARE(api)
Tomas Winklerd16dc482008-07-11 11:53:38 +080061
62
Assaf Krauss1ea87392008-03-18 14:57:50 -070063/* module parameters */
64static struct iwl_mod_params iwl4965_mod_params = {
Assaf Krauss1ea87392008-03-18 14:57:50 -070065 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +080066 .restart_fw = 1,
Assaf Krauss1ea87392008-03-18 14:57:50 -070067 /* the rest are 0 by default */
68};
69
Tomas Winkler57aab752008-04-14 21:16:03 -070070/* check contents of special bootstrap uCode SRAM */
71static int iwl4965_verify_bsm(struct iwl_priv *priv)
72{
73 __le32 *image = priv->ucode_boot.v_addr;
74 u32 len = priv->ucode_boot.len;
75 u32 reg;
76 u32 val;
77
Tomas Winklere1623442009-01-27 14:27:56 -080078 IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
Tomas Winkler57aab752008-04-14 21:16:03 -070079
80 /* verify BSM SRAM contents */
81 val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
82 for (reg = BSM_SRAM_LOWER_BOUND;
83 reg < BSM_SRAM_LOWER_BOUND + len;
84 reg += sizeof(u32), image++) {
85 val = iwl_read_prph(priv, reg);
86 if (val != le32_to_cpu(*image)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +080087 IWL_ERR(priv, "BSM uCode verification failed at "
Tomas Winkler57aab752008-04-14 21:16:03 -070088 "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
89 BSM_SRAM_LOWER_BOUND,
90 reg - BSM_SRAM_LOWER_BOUND, len,
91 val, le32_to_cpu(*image));
92 return -EIO;
93 }
94 }
95
Tomas Winklere1623442009-01-27 14:27:56 -080096 IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
Tomas Winkler57aab752008-04-14 21:16:03 -070097
98 return 0;
99}
100
101/**
102 * iwl4965_load_bsm - Load bootstrap instructions
103 *
104 * BSM operation:
105 *
106 * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
107 * in special SRAM that does not power down during RFKILL. When powering back
108 * up after power-saving sleeps (or during initial uCode load), the BSM loads
109 * the bootstrap program into the on-board processor, and starts it.
110 *
111 * The bootstrap program loads (via DMA) instructions and data for a new
112 * program from host DRAM locations indicated by the host driver in the
113 * BSM_DRAM_* registers. Once the new program is loaded, it starts
114 * automatically.
115 *
116 * When initializing the NIC, the host driver points the BSM to the
117 * "initialize" uCode image. This uCode sets up some internal data, then
118 * notifies host via "initialize alive" that it is complete.
119 *
120 * The host then replaces the BSM_DRAM_* pointer values to point to the
121 * normal runtime uCode instructions and a backup uCode data cache buffer
122 * (filled initially with starting data values for the on-board processor),
123 * then triggers the "initialize" uCode to load and launch the runtime uCode,
124 * which begins normal operation.
125 *
126 * When doing a power-save shutdown, runtime uCode saves data SRAM into
127 * the backup data cache in DRAM before SRAM is powered down.
128 *
129 * When powering back up, the BSM loads the bootstrap program. This reloads
130 * the runtime uCode instructions and the backup data cache into SRAM,
131 * and re-launches the runtime uCode from where it left off.
132 */
133static int iwl4965_load_bsm(struct iwl_priv *priv)
134{
135 __le32 *image = priv->ucode_boot.v_addr;
136 u32 len = priv->ucode_boot.len;
137 dma_addr_t pinst;
138 dma_addr_t pdata;
139 u32 inst_len;
140 u32 data_len;
141 int i;
142 u32 done;
143 u32 reg_offset;
144 int ret;
145
Tomas Winklere1623442009-01-27 14:27:56 -0800146 IWL_DEBUG_INFO(priv, "Begin load bsm\n");
Tomas Winkler57aab752008-04-14 21:16:03 -0700147
Reinette Chatrec03ea162009-08-07 15:41:44 -0700148 priv->ucode_type = UCODE_RT;
Ron Rindjunskyfe9b6b72008-05-29 16:35:06 +0800149
Tomas Winkler57aab752008-04-14 21:16:03 -0700150 /* make sure bootstrap program is no larger than BSM's SRAM size */
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800151 if (len > IWL49_MAX_BSM_SIZE)
Tomas Winkler57aab752008-04-14 21:16:03 -0700152 return -EINVAL;
153
154 /* Tell bootstrap uCode where to find the "Initialize" uCode
155 * in host DRAM ... host DRAM physical address bits 35:4 for 4965.
Tomas Winkler2d878892008-05-29 16:34:51 +0800156 * NOTE: iwl_init_alive_start() will replace these values,
Tomas Winkler57aab752008-04-14 21:16:03 -0700157 * after the "initialize" uCode has run, to point to
Tomas Winkler2d878892008-05-29 16:34:51 +0800158 * runtime/protocol instructions and backup data cache.
159 */
Tomas Winkler57aab752008-04-14 21:16:03 -0700160 pinst = priv->ucode_init.p_addr >> 4;
161 pdata = priv->ucode_init_data.p_addr >> 4;
162 inst_len = priv->ucode_init.len;
163 data_len = priv->ucode_init_data.len;
164
Tomas Winkler57aab752008-04-14 21:16:03 -0700165 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
166 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
167 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
168 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
169
170 /* Fill BSM memory with bootstrap instructions */
171 for (reg_offset = BSM_SRAM_LOWER_BOUND;
172 reg_offset < BSM_SRAM_LOWER_BOUND + len;
173 reg_offset += sizeof(u32), image++)
174 _iwl_write_prph(priv, reg_offset, le32_to_cpu(*image));
175
176 ret = iwl4965_verify_bsm(priv);
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700177 if (ret)
Tomas Winkler57aab752008-04-14 21:16:03 -0700178 return ret;
Tomas Winkler57aab752008-04-14 21:16:03 -0700179
180 /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
181 iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800182 iwl_write_prph(priv, BSM_WR_MEM_DST_REG, IWL49_RTC_INST_LOWER_BOUND);
Tomas Winkler57aab752008-04-14 21:16:03 -0700183 iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
184
185 /* Load bootstrap code into instruction SRAM now,
186 * to prepare to load "initialize" uCode */
187 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START);
188
189 /* Wait for load of bootstrap uCode to finish */
190 for (i = 0; i < 100; i++) {
191 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
192 if (!(done & BSM_WR_CTRL_REG_BIT_START))
193 break;
194 udelay(10);
195 }
196 if (i < 100)
Tomas Winklere1623442009-01-27 14:27:56 -0800197 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
Tomas Winkler57aab752008-04-14 21:16:03 -0700198 else {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800199 IWL_ERR(priv, "BSM write did not complete!\n");
Tomas Winkler57aab752008-04-14 21:16:03 -0700200 return -EIO;
201 }
202
203 /* Enable future boot loads whenever power management unit triggers it
204 * (e.g. when powering back up after power-save shutdown) */
205 iwl_write_prph(priv, BSM_WR_CTRL_REG, BSM_WR_CTRL_REG_BIT_START_EN);
206
Tomas Winkler57aab752008-04-14 21:16:03 -0700207
208 return 0;
209}
210
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800211/**
212 * iwl4965_set_ucode_ptrs - Set uCode address location
213 *
214 * Tell initialization uCode where to find runtime uCode.
215 *
216 * BSM registers initially contain pointers to initialization uCode.
217 * We need to replace them to load runtime uCode inst and data,
218 * and to save runtime data when powering down.
219 */
220static int iwl4965_set_ucode_ptrs(struct iwl_priv *priv)
221{
222 dma_addr_t pinst;
223 dma_addr_t pdata;
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800224 int ret = 0;
225
226 /* bits 35:4 for 4965 */
227 pinst = priv->ucode_code.p_addr >> 4;
228 pdata = priv->ucode_data_backup.p_addr >> 4;
229
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800230 /* Tell bootstrap uCode where to find image to load */
231 iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
232 iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
233 iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG,
234 priv->ucode_data.len);
235
Tomas Winklera96a27f2008-10-23 23:48:56 -0700236 /* Inst byte count must be last to set up, bit 31 signals uCode
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800237 * that all new ptr/size info is in place */
238 iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG,
239 priv->ucode_code.len | BSM_DRAM_INST_LOAD);
Tomas Winklere1623442009-01-27 14:27:56 -0800240 IWL_DEBUG_INFO(priv, "Runtime uCode pointers are set.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800241
242 return ret;
243}
244
245/**
246 * iwl4965_init_alive_start - Called after REPLY_ALIVE notification received
247 *
248 * Called after REPLY_ALIVE notification received from "initialize" uCode.
249 *
250 * The 4965 "initialize" ALIVE reply contains calibration data for:
251 * Voltage, temperature, and MIMO tx gain correction, now stored in priv
252 * (3945 does not contain this data).
253 *
254 * Tell "initialize" uCode to go ahead and load the runtime uCode.
255*/
256static void iwl4965_init_alive_start(struct iwl_priv *priv)
257{
258 /* Check alive response for "valid" sign from uCode */
259 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
260 /* We had an error bringing up the hardware, so take it
261 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800262 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800263 goto restart;
264 }
265
266 /* Bootstrap uCode has loaded initialize uCode ... verify inst image.
267 * This is a paranoid check, because we would not have gotten the
268 * "initialize" alive if code weren't properly loaded. */
269 if (iwl_verify_ucode(priv)) {
270 /* Runtime instruction load was bad;
271 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800272 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800273 goto restart;
274 }
275
276 /* Calculate temperature */
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +0800277 priv->temperature = iwl4965_hw_get_temperature(priv);
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800278
279 /* Send pointers to protocol/runtime uCode image ... init code will
280 * load and launch runtime uCode, which will send us another "Alive"
281 * notification. */
Tomas Winklere1623442009-01-27 14:27:56 -0800282 IWL_DEBUG_INFO(priv, "Initialization Alive received.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800283 if (iwl4965_set_ucode_ptrs(priv)) {
284 /* Runtime instruction load won't happen;
285 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800286 IWL_DEBUG_INFO(priv, "Couldn't set up uCode pointers.\n");
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +0800287 goto restart;
288 }
289 return;
290
291restart:
292 queue_work(priv->workqueue, &priv->restart);
293}
294
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700295static bool is_ht40_channel(__le32 rxon_flags)
Zhu Yib481de92007-09-25 17:54:57 -0700296{
Wey-Yi Guya2b0f022009-05-22 11:01:49 -0700297 int chan_mod = le32_to_cpu(rxon_flags & RXON_FLG_CHANNEL_MODE_MSK)
298 >> RXON_FLG_CHANNEL_MODE_POS;
299 return ((chan_mod == CHANNEL_MODE_PURE_40) ||
300 (chan_mod == CHANNEL_MODE_MIXED));
Zhu Yib481de92007-09-25 17:54:57 -0700301}
302
Tomas Winkler8614f362008-04-23 17:14:55 -0700303/*
304 * EEPROM handlers
305 */
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700306static u16 iwl4965_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winkler8614f362008-04-23 17:14:55 -0700307{
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700308 return iwl_eeprom_query16(priv, EEPROM_4965_CALIB_VERSION_OFFSET);
Tomas Winkler8614f362008-04-23 17:14:55 -0700309}
Zhu Yib481de92007-09-25 17:54:57 -0700310
Tomas Winklerda1bc452008-05-29 16:35:00 +0800311/*
Tomas Winklera96a27f2008-10-23 23:48:56 -0700312 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +0800313 * must be called under priv->lock and mac access
314 */
315static void iwl4965_txq_set_sched(struct iwl_priv *priv, u32 mask)
Zhu Yib481de92007-09-25 17:54:57 -0700316{
Tomas Winklerda1bc452008-05-29 16:35:00 +0800317 iwl_write_prph(priv, IWL49_SCD_TXFACT, mask);
Zhu Yib481de92007-09-25 17:54:57 -0700318}
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +0800319
Tomas Winkler91238712008-04-23 17:14:53 -0700320static int iwl4965_apm_init(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700321{
Tomas Winkler91238712008-04-23 17:14:53 -0700322 int ret = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700323
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700324 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
Tomas Winkler91238712008-04-23 17:14:53 -0700325 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Zhu Yib481de92007-09-25 17:54:57 -0700326
Tomas Winkler8f061892008-05-29 16:34:56 +0800327 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
328 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
329 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
330
Tomas Winkler91238712008-04-23 17:14:53 -0700331 /* set "initialization complete" bit to move adapter
332 * D0U* --> D0A* state */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700333 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winkler91238712008-04-23 17:14:53 -0700334
335 /* wait for clock stabilization */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700336 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
337 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800338 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler91238712008-04-23 17:14:53 -0700339 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800340 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler91238712008-04-23 17:14:53 -0700341 goto out;
Zhu Yib481de92007-09-25 17:54:57 -0700342 }
343
Tomas Winkler91238712008-04-23 17:14:53 -0700344 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800345 iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
346 APMG_CLK_VAL_BSM_CLK_RQT);
Zhu Yib481de92007-09-25 17:54:57 -0700347
348 udelay(20);
349
Tomas Winkler8f061892008-05-29 16:34:56 +0800350 /* disable L1-Active */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700351 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler91238712008-04-23 17:14:53 -0700352 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Zhu Yib481de92007-09-25 17:54:57 -0700353
Tomas Winkler91238712008-04-23 17:14:53 -0700354out:
Tomas Winkler91238712008-04-23 17:14:53 -0700355 return ret;
356}
357
Tomas Winkler694cc562008-04-24 11:55:22 -0700358
359static void iwl4965_nic_config(struct iwl_priv *priv)
360{
361 unsigned long flags;
Tomas Winkler694cc562008-04-24 11:55:22 -0700362 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800363 u16 lctl;
Tomas Winkler694cc562008-04-24 11:55:22 -0700364
365 spin_lock_irqsave(&priv->lock, flags);
366
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800367 lctl = iwl_pcie_link_ctl(priv);
Tomas Winkler694cc562008-04-24 11:55:22 -0700368
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800369 /* HW bug W/A - negligible power consumption */
370 /* L1-ASPM is enabled by BIOS */
371 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
372 /* L1-ASPM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800373 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
374 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800375 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800376 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winkler694cc562008-04-24 11:55:22 -0700377
378 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
379
380 /* write radio config values to register */
381 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) == EEPROM_4965_RF_CFG_TYPE_MAX)
382 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
383 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
384 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
385 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
386
387 /* set CSR_HW_CONFIG_REG for uCode use */
388 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
389 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
390 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
391
392 priv->calib_info = (struct iwl_eeprom_calib_info *)
393 iwl_eeprom_query_addr(priv, EEPROM_4965_CALIB_TXPOWER_OFFSET);
394
395 spin_unlock_irqrestore(&priv->lock, flags);
396}
397
Zhu Yib481de92007-09-25 17:54:57 -0700398/* Reset differential Rx gains in NIC to prepare for chain noise calibration.
399 * Called after every association, but this runs only once!
400 * ... once chain noise is calibrated the first time, it's good forever. */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700401static void iwl4965_chain_noise_reset(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700402{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700403 struct iwl_chain_noise_data *data = &(priv->chain_noise_data);
Zhu Yib481de92007-09-25 17:54:57 -0700404
Tomas Winkler3109ece2008-03-28 16:33:35 -0700405 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700406 struct iwl_calib_diff_gain_cmd cmd;
Zhu Yib481de92007-09-25 17:54:57 -0700407
408 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800409 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
Zhu Yib481de92007-09-25 17:54:57 -0700410 cmd.diff_gain_a = 0;
411 cmd.diff_gain_b = 0;
412 cmd.diff_gain_c = 0;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700413 if (iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
414 sizeof(cmd), &cmd))
Winkler, Tomas15b16872008-12-19 10:37:33 +0800415 IWL_ERR(priv,
416 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Zhu Yib481de92007-09-25 17:54:57 -0700417 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800418 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Zhu Yib481de92007-09-25 17:54:57 -0700419 }
Zhu Yib481de92007-09-25 17:54:57 -0700420}
421
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700422static void iwl4965_gain_computation(struct iwl_priv *priv,
423 u32 *average_noise,
424 u16 min_average_noise_antenna_i,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700425 u32 min_average_noise,
426 u8 default_chain)
Zhu Yib481de92007-09-25 17:54:57 -0700427{
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700428 int i, ret;
429 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Zhu Yib481de92007-09-25 17:54:57 -0700430
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700431 data->delta_gain_code[min_average_noise_antenna_i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700432
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700433 for (i = default_chain; i < NUM_RX_CHAINS; i++) {
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700434 s32 delta_g = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700435
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700436 if (!(data->disconn_array[i]) &&
437 (data->delta_gain_code[i] ==
Zhu Yib481de92007-09-25 17:54:57 -0700438 CHAIN_NOISE_DELTA_GAIN_INIT_VAL)) {
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700439 delta_g = average_noise[i] - min_average_noise;
440 data->delta_gain_code[i] = (u8)((delta_g * 10) / 15);
441 data->delta_gain_code[i] =
442 min(data->delta_gain_code[i],
443 (u8) CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
Zhu Yib481de92007-09-25 17:54:57 -0700444
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700445 data->delta_gain_code[i] =
446 (data->delta_gain_code[i] | (1 << 2));
447 } else {
448 data->delta_gain_code[i] = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700449 }
Zhu Yib481de92007-09-25 17:54:57 -0700450 }
Tomas Winklere1623442009-01-27 14:27:56 -0800451 IWL_DEBUG_CALIB(priv, "delta_gain_codes: a %d b %d c %d\n",
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700452 data->delta_gain_code[0],
453 data->delta_gain_code[1],
454 data->delta_gain_code[2]);
Zhu Yib481de92007-09-25 17:54:57 -0700455
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700456 /* Differential gain gets sent to uCode only once */
457 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700458 struct iwl_calib_diff_gain_cmd cmd;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700459 data->radio_write = 1;
Zhu Yib481de92007-09-25 17:54:57 -0700460
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700461 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800462 cmd.hdr.op_code = IWL_PHY_CALIBRATE_DIFF_GAIN_CMD;
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700463 cmd.diff_gain_a = data->delta_gain_code[0];
464 cmd.diff_gain_b = data->delta_gain_code[1];
465 cmd.diff_gain_c = data->delta_gain_code[2];
466 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
467 sizeof(cmd), &cmd);
468 if (ret)
Tomas Winklere1623442009-01-27 14:27:56 -0800469 IWL_DEBUG_CALIB(priv, "fail sending cmd "
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700470 "REPLY_PHY_CALIBRATION_CMD \n");
Zhu Yib481de92007-09-25 17:54:57 -0700471
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700472 /* TODO we might want recalculate
473 * rx_chain in rxon cmd */
474
475 /* Mark so we run this algo only once! */
476 data->state = IWL_CHAIN_NOISE_CALIBRATED;
Zhu Yib481de92007-09-25 17:54:57 -0700477 }
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700478 data->chain_noise_a = 0;
479 data->chain_noise_b = 0;
480 data->chain_noise_c = 0;
481 data->chain_signal_a = 0;
482 data->chain_signal_b = 0;
483 data->chain_signal_c = 0;
484 data->beacon_count = 0;
Zhu Yib481de92007-09-25 17:54:57 -0700485}
486
Zhu Yib481de92007-09-25 17:54:57 -0700487static void iwl4965_bg_txpower_work(struct work_struct *work)
488{
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700489 struct iwl_priv *priv = container_of(work, struct iwl_priv,
Zhu Yib481de92007-09-25 17:54:57 -0700490 txpower_work);
491
492 /* If a scan happened to start before we got here
493 * then just return; the statistics notification will
494 * kick off another scheduled work to compensate for
495 * any temperature delta we missed here. */
496 if (test_bit(STATUS_EXIT_PENDING, &priv->status) ||
497 test_bit(STATUS_SCANNING, &priv->status))
498 return;
499
500 mutex_lock(&priv->mutex);
501
Tomas Winklera96a27f2008-10-23 23:48:56 -0700502 /* Regardless of if we are associated, we must reconfigure the
Zhu Yib481de92007-09-25 17:54:57 -0700503 * TX power since frames can be sent on non-radar channels while
504 * not associated */
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800505 iwl4965_send_tx_power(priv);
Zhu Yib481de92007-09-25 17:54:57 -0700506
507 /* Update last_temperature to keep is_calib_needed from running
508 * when it isn't needed... */
509 priv->last_temperature = priv->temperature;
510
511 mutex_unlock(&priv->mutex);
512}
513
514/*
515 * Acquire priv->lock before calling this function !
516 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700517static void iwl4965_set_wr_ptrs(struct iwl_priv *priv, int txq_id, u32 index)
Zhu Yib481de92007-09-25 17:54:57 -0700518{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700519 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
Zhu Yib481de92007-09-25 17:54:57 -0700520 (index & 0xff) | (txq_id << 8));
Tomas Winkler12a81f62008-04-03 16:05:20 -0700521 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(txq_id), index);
Zhu Yib481de92007-09-25 17:54:57 -0700522}
523
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800524/**
525 * iwl4965_tx_queue_set_status - (optionally) start Tx/Cmd queue
526 * @tx_fifo_id: Tx DMA/FIFO channel (range 0-7) that the queue will feed
527 * @scd_retry: (1) Indicates queue will be used in aggregation mode
528 *
529 * NOTE: Acquire priv->lock before calling this function !
Zhu Yib481de92007-09-25 17:54:57 -0700530 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700531static void iwl4965_tx_queue_set_status(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800532 struct iwl_tx_queue *txq,
Zhu Yib481de92007-09-25 17:54:57 -0700533 int tx_fifo_id, int scd_retry)
534{
535 int txq_id = txq->q.id;
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800536
537 /* Find out whether to activate Tx queue */
Abhijeet Kolekarc3056062008-11-12 13:14:08 -0800538 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Zhu Yib481de92007-09-25 17:54:57 -0700539
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800540 /* Set up and activate */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700541 iwl_write_prph(priv, IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700542 (active << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
543 (tx_fifo_id << IWL49_SCD_QUEUE_STTS_REG_POS_TXF) |
544 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_WSL) |
545 (scd_retry << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACK) |
546 IWL49_SCD_QUEUE_STTS_REG_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700547
548 txq->sched_retry = scd_retry;
549
Tomas Winklere1623442009-01-27 14:27:56 -0800550 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800551 active ? "Activate" : "Deactivate",
Zhu Yib481de92007-09-25 17:54:57 -0700552 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
553}
554
555static const u16 default_queue_to_tx_fifo[] = {
556 IWL_TX_FIFO_AC3,
557 IWL_TX_FIFO_AC2,
558 IWL_TX_FIFO_AC1,
559 IWL_TX_FIFO_AC0,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700560 IWL49_CMD_FIFO_NUM,
Zhu Yib481de92007-09-25 17:54:57 -0700561 IWL_TX_FIFO_HCCA_1,
562 IWL_TX_FIFO_HCCA_2
563};
564
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800565static int iwl4965_alive_notify(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700566{
567 u32 a;
Zhu Yib481de92007-09-25 17:54:57 -0700568 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800569 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800570 u32 reg_val;
Zhu Yib481de92007-09-25 17:54:57 -0700571
572 spin_lock_irqsave(&priv->lock, flags);
573
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800574 /* Clear 4965's internal Tx Scheduler data base */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700575 priv->scd_base_addr = iwl_read_prph(priv, IWL49_SCD_SRAM_BASE_ADDR);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700576 a = priv->scd_base_addr + IWL49_SCD_CONTEXT_DATA_OFFSET;
577 for (; a < priv->scd_base_addr + IWL49_SCD_TX_STTS_BITMAP_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700578 iwl_write_targ_mem(priv, a, 0);
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700579 for (; a < priv->scd_base_addr + IWL49_SCD_TRANSLATE_TBL_OFFSET; a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700580 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700581 for (; a < priv->scd_base_addr +
582 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700583 iwl_write_targ_mem(priv, a, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700584
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800585 /* Tel 4965 where to find Tx byte count tables */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700586 iwl_write_prph(priv, IWL49_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800587 priv->scd_bc_tbls.dma >> 10);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800588
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800589 /* Enable DMA channel */
590 for (chan = 0; chan < FH49_TCSR_CHNL_NUM ; chan++)
591 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
592 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
593 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
594
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800595 /* Update FH chicken bits */
596 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
597 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
598 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
599
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800600 /* Disable chain mode for all queues */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700601 iwl_write_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, 0);
Zhu Yib481de92007-09-25 17:54:57 -0700602
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800603 /* Initialize each Tx queue (including the command queue) */
Tomas Winkler5425e492008-04-15 16:01:38 -0700604 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800605
606 /* TFD circular buffer read/write indexes */
Tomas Winkler12a81f62008-04-03 16:05:20 -0700607 iwl_write_prph(priv, IWL49_SCD_QUEUE_RDPTR(i), 0);
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700608 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800609
610 /* Max Tx Window size for Scheduler-ACK mode */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700611 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700612 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i),
613 (SCD_WIN_SIZE <<
614 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
615 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800616
617 /* Frame limit */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700618 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700619 IWL49_SCD_CONTEXT_QUEUE_OFFSET(i) +
620 sizeof(u32),
621 (SCD_FRAME_LIMIT <<
622 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
623 IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -0700624
625 }
Tomas Winkler12a81f62008-04-03 16:05:20 -0700626 iwl_write_prph(priv, IWL49_SCD_INTERRUPT_MASK,
Tomas Winkler5425e492008-04-15 16:01:38 -0700627 (1 << priv->hw_params.max_txq_num) - 1);
Zhu Yib481de92007-09-25 17:54:57 -0700628
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800629 /* Activate all Tx DMA/FIFO channels */
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800630 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 6));
Zhu Yib481de92007-09-25 17:54:57 -0700631
632 iwl4965_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800633
634 /* Map each Tx/cmd queue to its corresponding fifo */
Zhu Yib481de92007-09-25 17:54:57 -0700635 for (i = 0; i < ARRAY_SIZE(default_queue_to_tx_fifo); i++) {
636 int ac = default_queue_to_tx_fifo[i];
Ron Rindjunsky36470742008-05-15 13:54:10 +0800637 iwl_txq_ctx_activate(priv, i);
Zhu Yib481de92007-09-25 17:54:57 -0700638 iwl4965_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
639 }
640
Zhu Yib481de92007-09-25 17:54:57 -0700641 spin_unlock_irqrestore(&priv->lock, flags);
642
Mohamed Abbasa8b50a02009-05-22 11:01:47 -0700643 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700644}
645
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700646static struct iwl_sensitivity_ranges iwl4965_sensitivity = {
647 .min_nrg_cck = 97,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700648 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700649
650 .auto_corr_min_ofdm = 85,
651 .auto_corr_min_ofdm_mrc = 170,
652 .auto_corr_min_ofdm_x1 = 105,
653 .auto_corr_min_ofdm_mrc_x1 = 220,
654
655 .auto_corr_max_ofdm = 120,
656 .auto_corr_max_ofdm_mrc = 210,
657 .auto_corr_max_ofdm_x1 = 140,
658 .auto_corr_max_ofdm_mrc_x1 = 270,
659
660 .auto_corr_min_cck = 125,
661 .auto_corr_max_cck = 200,
662 .auto_corr_min_cck_mrc = 200,
663 .auto_corr_max_cck_mrc = 400,
664
665 .nrg_th_cck = 100,
666 .nrg_th_ofdm = 100,
Wey-Yi Guy55036d62009-10-09 13:20:24 -0700667
668 .barker_corr_th_min = 190,
669 .barker_corr_th_min_mrc = 390,
670 .nrg_th_cca = 62,
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700671};
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700672
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700673static void iwl4965_set_ct_threshold(struct iwl_priv *priv)
674{
675 /* want Kelvin */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700676 priv->hw_params.ct_kill_threshold =
677 CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700678}
679
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800680/**
Tomas Winkler5425e492008-04-15 16:01:38 -0700681 * iwl4965_hw_set_hw_params
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800682 *
683 * Called when initializing driver
684 */
Emmanuel Grumbachbe1f3ab62008-06-12 09:47:18 +0800685static int iwl4965_hw_set_hw_params(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -0700686{
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700687 if (priv->cfg->mod_params->num_of_queues >= IWL_MIN_NUM_QUEUES &&
688 priv->cfg->mod_params->num_of_queues <= IWL49_NUM_QUEUES)
689 priv->cfg->num_of_queues =
690 priv->cfg->mod_params->num_of_queues;
Assaf Krauss316c30d2008-03-14 10:38:46 -0700691
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700692 priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800693 priv->hw_params.dma_chnl_num = FH49_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800694 priv->hw_params.scd_bc_tbls_size =
Wey-Yi Guy88804e22009-10-09 13:20:28 -0700695 priv->cfg->num_of_queues *
696 sizeof(struct iwl4965_scd_bc_tbl);
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800697 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winkler5425e492008-04-15 16:01:38 -0700698 priv->hw_params.max_stations = IWL4965_STATION_COUNT;
699 priv->hw_params.bcast_sta_id = IWL4965_BROADCAST_ID;
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700700 priv->hw_params.max_data_size = IWL49_RTC_DATA_SIZE;
701 priv->hw_params.max_inst_size = IWL49_RTC_INST_SIZE;
702 priv->hw_params.max_bsm_size = BSM_SRAM_SIZE;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700703 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_5GHZ);
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700704
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800705 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
706
Tomas Winklerec35cf22008-04-15 16:01:39 -0700707 priv->hw_params.tx_chains_num = 2;
708 priv->hw_params.rx_chains_num = 2;
Guy Cohenfde0db32008-04-21 15:42:01 -0700709 priv->hw_params.valid_tx_ant = ANT_A | ANT_B;
710 priv->hw_params.valid_rx_ant = ANT_A | ANT_B;
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700711 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
712 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Ron Rindjunsky099b40b2008-04-21 15:41:53 -0700713
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -0700714 priv->hw_params.sens = &iwl4965_sensitivity;
Tomas Winkler3e82a822008-02-13 11:32:31 -0800715
Tomas Winkler059ff822008-04-14 21:16:14 -0700716 return 0;
Zhu Yib481de92007-09-25 17:54:57 -0700717}
718
Zhu Yib481de92007-09-25 17:54:57 -0700719static s32 iwl4965_math_div_round(s32 num, s32 denom, s32 *res)
720{
721 s32 sign = 1;
722
723 if (num < 0) {
724 sign = -sign;
725 num = -num;
726 }
727 if (denom < 0) {
728 sign = -sign;
729 denom = -denom;
730 }
731 *res = 1;
732 *res = ((num * 2 + denom) / (denom * 2)) * sign;
733
734 return 1;
735}
736
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800737/**
738 * iwl4965_get_voltage_compensation - Power supply voltage comp for txpower
739 *
740 * Determines power supply voltage compensation for txpower calculations.
741 * Returns number of 1/2-dB steps to subtract from gain table index,
742 * to compensate for difference between power supply voltage during
743 * factory measurements, vs. current power supply voltage.
744 *
745 * Voltage indication is higher for lower voltage.
746 * Lower voltage requires more gain (lower gain table index).
747 */
Zhu Yib481de92007-09-25 17:54:57 -0700748static s32 iwl4965_get_voltage_compensation(s32 eeprom_voltage,
749 s32 current_voltage)
750{
751 s32 comp = 0;
752
753 if ((TX_POWER_IWL_ILLEGAL_VOLTAGE == eeprom_voltage) ||
754 (TX_POWER_IWL_ILLEGAL_VOLTAGE == current_voltage))
755 return 0;
756
757 iwl4965_math_div_round(current_voltage - eeprom_voltage,
758 TX_POWER_IWL_VOLTAGE_CODES_PER_03V, &comp);
759
760 if (current_voltage > eeprom_voltage)
761 comp *= 2;
762 if ((comp < -2) || (comp > 2))
763 comp = 0;
764
765 return comp;
766}
767
Zhu Yib481de92007-09-25 17:54:57 -0700768static s32 iwl4965_get_tx_atten_grp(u16 channel)
769{
770 if (channel >= CALIB_IWL_TX_ATTEN_GR5_FCH &&
771 channel <= CALIB_IWL_TX_ATTEN_GR5_LCH)
772 return CALIB_CH_GROUP_5;
773
774 if (channel >= CALIB_IWL_TX_ATTEN_GR1_FCH &&
775 channel <= CALIB_IWL_TX_ATTEN_GR1_LCH)
776 return CALIB_CH_GROUP_1;
777
778 if (channel >= CALIB_IWL_TX_ATTEN_GR2_FCH &&
779 channel <= CALIB_IWL_TX_ATTEN_GR2_LCH)
780 return CALIB_CH_GROUP_2;
781
782 if (channel >= CALIB_IWL_TX_ATTEN_GR3_FCH &&
783 channel <= CALIB_IWL_TX_ATTEN_GR3_LCH)
784 return CALIB_CH_GROUP_3;
785
786 if (channel >= CALIB_IWL_TX_ATTEN_GR4_FCH &&
787 channel <= CALIB_IWL_TX_ATTEN_GR4_LCH)
788 return CALIB_CH_GROUP_4;
789
Zhu Yib481de92007-09-25 17:54:57 -0700790 return -1;
791}
792
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700793static u32 iwl4965_get_sub_band(const struct iwl_priv *priv, u32 channel)
Zhu Yib481de92007-09-25 17:54:57 -0700794{
795 s32 b = -1;
796
797 for (b = 0; b < EEPROM_TX_POWER_BANDS; b++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700798 if (priv->calib_info->band_info[b].ch_from == 0)
Zhu Yib481de92007-09-25 17:54:57 -0700799 continue;
800
Tomas Winkler073d3f52008-04-21 15:41:52 -0700801 if ((channel >= priv->calib_info->band_info[b].ch_from)
802 && (channel <= priv->calib_info->band_info[b].ch_to))
Zhu Yib481de92007-09-25 17:54:57 -0700803 break;
804 }
805
806 return b;
807}
808
809static s32 iwl4965_interpolate_value(s32 x, s32 x1, s32 y1, s32 x2, s32 y2)
810{
811 s32 val;
812
813 if (x2 == x1)
814 return y1;
815 else {
816 iwl4965_math_div_round((x2 - x) * (y1 - y2), (x2 - x1), &val);
817 return val + y2;
818 }
819}
820
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +0800821/**
822 * iwl4965_interpolate_chan - Interpolate factory measurements for one channel
823 *
824 * Interpolates factory measurements from the two sample channels within a
825 * sub-band, to apply to channel of interest. Interpolation is proportional to
826 * differences in channel frequencies, which is proportional to differences
827 * in channel number.
828 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700829static int iwl4965_interpolate_chan(struct iwl_priv *priv, u32 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700830 struct iwl_eeprom_calib_ch_info *chan_info)
Zhu Yib481de92007-09-25 17:54:57 -0700831{
832 s32 s = -1;
833 u32 c;
834 u32 m;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700835 const struct iwl_eeprom_calib_measure *m1;
836 const struct iwl_eeprom_calib_measure *m2;
837 struct iwl_eeprom_calib_measure *omeas;
Zhu Yib481de92007-09-25 17:54:57 -0700838 u32 ch_i1;
839 u32 ch_i2;
840
841 s = iwl4965_get_sub_band(priv, channel);
842 if (s >= EEPROM_TX_POWER_BANDS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800843 IWL_ERR(priv, "Tx Power can not find channel %d\n", channel);
Zhu Yib481de92007-09-25 17:54:57 -0700844 return -1;
845 }
846
Tomas Winkler073d3f52008-04-21 15:41:52 -0700847 ch_i1 = priv->calib_info->band_info[s].ch1.ch_num;
848 ch_i2 = priv->calib_info->band_info[s].ch2.ch_num;
Zhu Yib481de92007-09-25 17:54:57 -0700849 chan_info->ch_num = (u8) channel;
850
Tomas Winklere1623442009-01-27 14:27:56 -0800851 IWL_DEBUG_TXPOWER(priv, "channel %d subband %d factory cal ch %d & %d\n",
Zhu Yib481de92007-09-25 17:54:57 -0700852 channel, s, ch_i1, ch_i2);
853
854 for (c = 0; c < EEPROM_TX_POWER_TX_CHAINS; c++) {
855 for (m = 0; m < EEPROM_TX_POWER_MEASUREMENTS; m++) {
Tomas Winkler073d3f52008-04-21 15:41:52 -0700856 m1 = &(priv->calib_info->band_info[s].ch1.
Zhu Yib481de92007-09-25 17:54:57 -0700857 measurements[c][m]);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700858 m2 = &(priv->calib_info->band_info[s].ch2.
Zhu Yib481de92007-09-25 17:54:57 -0700859 measurements[c][m]);
860 omeas = &(chan_info->measurements[c][m]);
861
862 omeas->actual_pow =
863 (u8) iwl4965_interpolate_value(channel, ch_i1,
864 m1->actual_pow,
865 ch_i2,
866 m2->actual_pow);
867 omeas->gain_idx =
868 (u8) iwl4965_interpolate_value(channel, ch_i1,
869 m1->gain_idx, ch_i2,
870 m2->gain_idx);
871 omeas->temperature =
872 (u8) iwl4965_interpolate_value(channel, ch_i1,
873 m1->temperature,
874 ch_i2,
875 m2->temperature);
876 omeas->pa_det =
877 (s8) iwl4965_interpolate_value(channel, ch_i1,
878 m1->pa_det, ch_i2,
879 m2->pa_det);
880
Tomas Winklere1623442009-01-27 14:27:56 -0800881 IWL_DEBUG_TXPOWER(priv,
882 "chain %d meas %d AP1=%d AP2=%d AP=%d\n", c, m,
883 m1->actual_pow, m2->actual_pow, omeas->actual_pow);
884 IWL_DEBUG_TXPOWER(priv,
885 "chain %d meas %d NI1=%d NI2=%d NI=%d\n", c, m,
886 m1->gain_idx, m2->gain_idx, omeas->gain_idx);
887 IWL_DEBUG_TXPOWER(priv,
888 "chain %d meas %d PA1=%d PA2=%d PA=%d\n", c, m,
889 m1->pa_det, m2->pa_det, omeas->pa_det);
890 IWL_DEBUG_TXPOWER(priv,
891 "chain %d meas %d T1=%d T2=%d T=%d\n", c, m,
892 m1->temperature, m2->temperature,
893 omeas->temperature);
Zhu Yib481de92007-09-25 17:54:57 -0700894 }
895 }
896
897 return 0;
898}
899
900/* bit-rate-dependent table to prevent Tx distortion, in half-dB units,
901 * for OFDM 6, 12, 18, 24, 36, 48, 54, 60 MBit, and CCK all rates. */
902static s32 back_off_table[] = {
903 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 20 MHz */
904 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 20 MHz */
905 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM SISO 40 MHz */
906 10, 10, 10, 10, 10, 15, 17, 20, /* OFDM MIMO 40 MHz */
907 10 /* CCK */
908};
909
910/* Thermal compensation values for txpower for various frequency ranges ...
911 * ratios from 3:1 to 4.5:1 of degrees (Celsius) per half-dB gain adjust */
Christoph Hellwigbb8c0932008-01-27 16:41:47 -0800912static struct iwl4965_txpower_comp_entry {
Zhu Yib481de92007-09-25 17:54:57 -0700913 s32 degrees_per_05db_a;
914 s32 degrees_per_05db_a_denom;
915} tx_power_cmp_tble[CALIB_CH_GROUP_MAX] = {
916 {9, 2}, /* group 0 5.2, ch 34-43 */
917 {4, 1}, /* group 1 5.2, ch 44-70 */
918 {4, 1}, /* group 2 5.2, ch 71-124 */
919 {4, 1}, /* group 3 5.2, ch 125-200 */
920 {3, 1} /* group 4 2.4, ch all */
921};
922
923static s32 get_min_power_index(s32 rate_power_index, u32 band)
924{
925 if (!band) {
926 if ((rate_power_index & 7) <= 4)
927 return MIN_TX_GAIN_INDEX_52GHZ_EXT;
928 }
929 return MIN_TX_GAIN_INDEX;
930}
931
932struct gain_entry {
933 u8 dsp;
934 u8 radio;
935};
936
937static const struct gain_entry gain_table[2][108] = {
938 /* 5.2GHz power gain index table */
939 {
940 {123, 0x3F}, /* highest txpower */
941 {117, 0x3F},
942 {110, 0x3F},
943 {104, 0x3F},
944 {98, 0x3F},
945 {110, 0x3E},
946 {104, 0x3E},
947 {98, 0x3E},
948 {110, 0x3D},
949 {104, 0x3D},
950 {98, 0x3D},
951 {110, 0x3C},
952 {104, 0x3C},
953 {98, 0x3C},
954 {110, 0x3B},
955 {104, 0x3B},
956 {98, 0x3B},
957 {110, 0x3A},
958 {104, 0x3A},
959 {98, 0x3A},
960 {110, 0x39},
961 {104, 0x39},
962 {98, 0x39},
963 {110, 0x38},
964 {104, 0x38},
965 {98, 0x38},
966 {110, 0x37},
967 {104, 0x37},
968 {98, 0x37},
969 {110, 0x36},
970 {104, 0x36},
971 {98, 0x36},
972 {110, 0x35},
973 {104, 0x35},
974 {98, 0x35},
975 {110, 0x34},
976 {104, 0x34},
977 {98, 0x34},
978 {110, 0x33},
979 {104, 0x33},
980 {98, 0x33},
981 {110, 0x32},
982 {104, 0x32},
983 {98, 0x32},
984 {110, 0x31},
985 {104, 0x31},
986 {98, 0x31},
987 {110, 0x30},
988 {104, 0x30},
989 {98, 0x30},
990 {110, 0x25},
991 {104, 0x25},
992 {98, 0x25},
993 {110, 0x24},
994 {104, 0x24},
995 {98, 0x24},
996 {110, 0x23},
997 {104, 0x23},
998 {98, 0x23},
999 {110, 0x22},
1000 {104, 0x18},
1001 {98, 0x18},
1002 {110, 0x17},
1003 {104, 0x17},
1004 {98, 0x17},
1005 {110, 0x16},
1006 {104, 0x16},
1007 {98, 0x16},
1008 {110, 0x15},
1009 {104, 0x15},
1010 {98, 0x15},
1011 {110, 0x14},
1012 {104, 0x14},
1013 {98, 0x14},
1014 {110, 0x13},
1015 {104, 0x13},
1016 {98, 0x13},
1017 {110, 0x12},
1018 {104, 0x08},
1019 {98, 0x08},
1020 {110, 0x07},
1021 {104, 0x07},
1022 {98, 0x07},
1023 {110, 0x06},
1024 {104, 0x06},
1025 {98, 0x06},
1026 {110, 0x05},
1027 {104, 0x05},
1028 {98, 0x05},
1029 {110, 0x04},
1030 {104, 0x04},
1031 {98, 0x04},
1032 {110, 0x03},
1033 {104, 0x03},
1034 {98, 0x03},
1035 {110, 0x02},
1036 {104, 0x02},
1037 {98, 0x02},
1038 {110, 0x01},
1039 {104, 0x01},
1040 {98, 0x01},
1041 {110, 0x00},
1042 {104, 0x00},
1043 {98, 0x00},
1044 {93, 0x00},
1045 {88, 0x00},
1046 {83, 0x00},
1047 {78, 0x00},
1048 },
1049 /* 2.4GHz power gain index table */
1050 {
1051 {110, 0x3f}, /* highest txpower */
1052 {104, 0x3f},
1053 {98, 0x3f},
1054 {110, 0x3e},
1055 {104, 0x3e},
1056 {98, 0x3e},
1057 {110, 0x3d},
1058 {104, 0x3d},
1059 {98, 0x3d},
1060 {110, 0x3c},
1061 {104, 0x3c},
1062 {98, 0x3c},
1063 {110, 0x3b},
1064 {104, 0x3b},
1065 {98, 0x3b},
1066 {110, 0x3a},
1067 {104, 0x3a},
1068 {98, 0x3a},
1069 {110, 0x39},
1070 {104, 0x39},
1071 {98, 0x39},
1072 {110, 0x38},
1073 {104, 0x38},
1074 {98, 0x38},
1075 {110, 0x37},
1076 {104, 0x37},
1077 {98, 0x37},
1078 {110, 0x36},
1079 {104, 0x36},
1080 {98, 0x36},
1081 {110, 0x35},
1082 {104, 0x35},
1083 {98, 0x35},
1084 {110, 0x34},
1085 {104, 0x34},
1086 {98, 0x34},
1087 {110, 0x33},
1088 {104, 0x33},
1089 {98, 0x33},
1090 {110, 0x32},
1091 {104, 0x32},
1092 {98, 0x32},
1093 {110, 0x31},
1094 {104, 0x31},
1095 {98, 0x31},
1096 {110, 0x30},
1097 {104, 0x30},
1098 {98, 0x30},
1099 {110, 0x6},
1100 {104, 0x6},
1101 {98, 0x6},
1102 {110, 0x5},
1103 {104, 0x5},
1104 {98, 0x5},
1105 {110, 0x4},
1106 {104, 0x4},
1107 {98, 0x4},
1108 {110, 0x3},
1109 {104, 0x3},
1110 {98, 0x3},
1111 {110, 0x2},
1112 {104, 0x2},
1113 {98, 0x2},
1114 {110, 0x1},
1115 {104, 0x1},
1116 {98, 0x1},
1117 {110, 0x0},
1118 {104, 0x0},
1119 {98, 0x0},
1120 {97, 0},
1121 {96, 0},
1122 {95, 0},
1123 {94, 0},
1124 {93, 0},
1125 {92, 0},
1126 {91, 0},
1127 {90, 0},
1128 {89, 0},
1129 {88, 0},
1130 {87, 0},
1131 {86, 0},
1132 {85, 0},
1133 {84, 0},
1134 {83, 0},
1135 {82, 0},
1136 {81, 0},
1137 {80, 0},
1138 {79, 0},
1139 {78, 0},
1140 {77, 0},
1141 {76, 0},
1142 {75, 0},
1143 {74, 0},
1144 {73, 0},
1145 {72, 0},
1146 {71, 0},
1147 {70, 0},
1148 {69, 0},
1149 {68, 0},
1150 {67, 0},
1151 {66, 0},
1152 {65, 0},
1153 {64, 0},
1154 {63, 0},
1155 {62, 0},
1156 {61, 0},
1157 {60, 0},
1158 {59, 0},
1159 }
1160};
1161
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001162static int iwl4965_fill_txpower_tbl(struct iwl_priv *priv, u8 band, u16 channel,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001163 u8 is_ht40, u8 ctrl_chan_high,
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001164 struct iwl4965_tx_power_db *tx_power_tbl)
Zhu Yib481de92007-09-25 17:54:57 -07001165{
1166 u8 saturation_power;
1167 s32 target_power;
1168 s32 user_target_power;
1169 s32 power_limit;
1170 s32 current_temp;
1171 s32 reg_limit;
1172 s32 current_regulatory;
1173 s32 txatten_grp = CALIB_CH_GROUP_MAX;
1174 int i;
1175 int c;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001176 const struct iwl_channel_info *ch_info = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -07001177 struct iwl_eeprom_calib_ch_info ch_eeprom_info;
1178 const struct iwl_eeprom_calib_measure *measurement;
Zhu Yib481de92007-09-25 17:54:57 -07001179 s16 voltage;
1180 s32 init_voltage;
1181 s32 voltage_compensation;
1182 s32 degrees_per_05db_num;
1183 s32 degrees_per_05db_denom;
1184 s32 factory_temp;
1185 s32 temperature_comp[2];
1186 s32 factory_gain_index[2];
1187 s32 factory_actual_pwr[2];
1188 s32 power_index;
1189
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001190 /* tx_power_user_lmt is in dBm, convert to half-dBm (half-dB units
Zhu Yib481de92007-09-25 17:54:57 -07001191 * are used for indexing into txpower table) */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001192 user_target_power = 2 * priv->tx_power_user_lmt;
Zhu Yib481de92007-09-25 17:54:57 -07001193
1194 /* Get current (RXON) channel, band, width */
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001195 IWL_DEBUG_TXPOWER(priv, "chan %d band %d is_ht40 %d\n", channel, band,
1196 is_ht40);
Zhu Yib481de92007-09-25 17:54:57 -07001197
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001198 ch_info = iwl_get_channel_info(priv, priv->band, channel);
1199
1200 if (!is_channel_valid(ch_info))
Zhu Yib481de92007-09-25 17:54:57 -07001201 return -EINVAL;
1202
1203 /* get txatten group, used to select 1) thermal txpower adjustment
1204 * and 2) mimo txpower balance between Tx chains. */
1205 txatten_grp = iwl4965_get_tx_atten_grp(channel);
Samuel Ortiza3139c52008-12-19 10:37:09 +08001206 if (txatten_grp < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001207 IWL_ERR(priv, "Can't find txatten group for channel %d.\n",
Samuel Ortiza3139c52008-12-19 10:37:09 +08001208 channel);
Zhu Yib481de92007-09-25 17:54:57 -07001209 return -EINVAL;
Samuel Ortiza3139c52008-12-19 10:37:09 +08001210 }
Zhu Yib481de92007-09-25 17:54:57 -07001211
Tomas Winklere1623442009-01-27 14:27:56 -08001212 IWL_DEBUG_TXPOWER(priv, "channel %d belongs to txatten group %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001213 channel, txatten_grp);
1214
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001215 if (is_ht40) {
Zhu Yib481de92007-09-25 17:54:57 -07001216 if (ctrl_chan_high)
1217 channel -= 2;
1218 else
1219 channel += 2;
1220 }
1221
1222 /* hardware txpower limits ...
1223 * saturation (clipping distortion) txpowers are in half-dBm */
1224 if (band)
Tomas Winkler073d3f52008-04-21 15:41:52 -07001225 saturation_power = priv->calib_info->saturation_power24;
Zhu Yib481de92007-09-25 17:54:57 -07001226 else
Tomas Winkler073d3f52008-04-21 15:41:52 -07001227 saturation_power = priv->calib_info->saturation_power52;
Zhu Yib481de92007-09-25 17:54:57 -07001228
1229 if (saturation_power < IWL_TX_POWER_SATURATION_MIN ||
1230 saturation_power > IWL_TX_POWER_SATURATION_MAX) {
1231 if (band)
1232 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_24;
1233 else
1234 saturation_power = IWL_TX_POWER_DEFAULT_SATURATION_52;
1235 }
1236
1237 /* regulatory txpower limits ... reg_limit values are in half-dBm,
1238 * max_power_avg values are in dBm, convert * 2 */
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001239 if (is_ht40)
1240 reg_limit = ch_info->ht40_max_power_avg * 2;
Zhu Yib481de92007-09-25 17:54:57 -07001241 else
1242 reg_limit = ch_info->max_power_avg * 2;
1243
1244 if ((reg_limit < IWL_TX_POWER_REGULATORY_MIN) ||
1245 (reg_limit > IWL_TX_POWER_REGULATORY_MAX)) {
1246 if (band)
1247 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_24;
1248 else
1249 reg_limit = IWL_TX_POWER_DEFAULT_REGULATORY_52;
1250 }
1251
1252 /* Interpolate txpower calibration values for this channel,
1253 * based on factory calibration tests on spaced channels. */
1254 iwl4965_interpolate_chan(priv, channel, &ch_eeprom_info);
1255
1256 /* calculate tx gain adjustment based on power supply voltage */
Tomas Winkler073d3f52008-04-21 15:41:52 -07001257 voltage = priv->calib_info->voltage;
Zhu Yib481de92007-09-25 17:54:57 -07001258 init_voltage = (s32)le32_to_cpu(priv->card_alive_init.voltage);
1259 voltage_compensation =
1260 iwl4965_get_voltage_compensation(voltage, init_voltage);
1261
Tomas Winklere1623442009-01-27 14:27:56 -08001262 IWL_DEBUG_TXPOWER(priv, "curr volt %d eeprom volt %d volt comp %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001263 init_voltage,
1264 voltage, voltage_compensation);
1265
1266 /* get current temperature (Celsius) */
1267 current_temp = max(priv->temperature, IWL_TX_POWER_TEMPERATURE_MIN);
1268 current_temp = min(priv->temperature, IWL_TX_POWER_TEMPERATURE_MAX);
1269 current_temp = KELVIN_TO_CELSIUS(current_temp);
1270
1271 /* select thermal txpower adjustment params, based on channel group
1272 * (same frequency group used for mimo txatten adjustment) */
1273 degrees_per_05db_num =
1274 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a;
1275 degrees_per_05db_denom =
1276 tx_power_cmp_tble[txatten_grp].degrees_per_05db_a_denom;
1277
1278 /* get per-chain txpower values from factory measurements */
1279 for (c = 0; c < 2; c++) {
1280 measurement = &ch_eeprom_info.measurements[c][1];
1281
1282 /* txgain adjustment (in half-dB steps) based on difference
1283 * between factory and current temperature */
1284 factory_temp = measurement->temperature;
1285 iwl4965_math_div_round((current_temp - factory_temp) *
1286 degrees_per_05db_denom,
1287 degrees_per_05db_num,
1288 &temperature_comp[c]);
1289
1290 factory_gain_index[c] = measurement->gain_idx;
1291 factory_actual_pwr[c] = measurement->actual_pow;
1292
Tomas Winklere1623442009-01-27 14:27:56 -08001293 IWL_DEBUG_TXPOWER(priv, "chain = %d\n", c);
1294 IWL_DEBUG_TXPOWER(priv, "fctry tmp %d, "
Zhu Yib481de92007-09-25 17:54:57 -07001295 "curr tmp %d, comp %d steps\n",
1296 factory_temp, current_temp,
1297 temperature_comp[c]);
1298
Tomas Winklere1623442009-01-27 14:27:56 -08001299 IWL_DEBUG_TXPOWER(priv, "fctry idx %d, fctry pwr %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001300 factory_gain_index[c],
1301 factory_actual_pwr[c]);
1302 }
1303
1304 /* for each of 33 bit-rates (including 1 for CCK) */
1305 for (i = 0; i < POWER_TABLE_NUM_ENTRIES; i++) {
1306 u8 is_mimo_rate;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001307 union iwl4965_tx_power_dual_stream tx_power;
Zhu Yib481de92007-09-25 17:54:57 -07001308
1309 /* for mimo, reduce each chain's txpower by half
1310 * (3dB, 6 steps), so total output power is regulatory
1311 * compliant. */
1312 if (i & 0x8) {
1313 current_regulatory = reg_limit -
1314 IWL_TX_POWER_MIMO_REGULATORY_COMPENSATION;
1315 is_mimo_rate = 1;
1316 } else {
1317 current_regulatory = reg_limit;
1318 is_mimo_rate = 0;
1319 }
1320
1321 /* find txpower limit, either hardware or regulatory */
1322 power_limit = saturation_power - back_off_table[i];
1323 if (power_limit > current_regulatory)
1324 power_limit = current_regulatory;
1325
1326 /* reduce user's txpower request if necessary
1327 * for this rate on this channel */
1328 target_power = user_target_power;
1329 if (target_power > power_limit)
1330 target_power = power_limit;
1331
Tomas Winklere1623442009-01-27 14:27:56 -08001332 IWL_DEBUG_TXPOWER(priv, "rate %d sat %d reg %d usr %d tgt %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001333 i, saturation_power - back_off_table[i],
1334 current_regulatory, user_target_power,
1335 target_power);
1336
1337 /* for each of 2 Tx chains (radio transmitters) */
1338 for (c = 0; c < 2; c++) {
1339 s32 atten_value;
1340
1341 if (is_mimo_rate)
1342 atten_value =
1343 (s32)le32_to_cpu(priv->card_alive_init.
1344 tx_atten[txatten_grp][c]);
1345 else
1346 atten_value = 0;
1347
1348 /* calculate index; higher index means lower txpower */
1349 power_index = (u8) (factory_gain_index[c] -
1350 (target_power -
1351 factory_actual_pwr[c]) -
1352 temperature_comp[c] -
1353 voltage_compensation +
1354 atten_value);
1355
Tomas Winklere1623442009-01-27 14:27:56 -08001356/* IWL_DEBUG_TXPOWER(priv, "calculated txpower index %d\n",
Zhu Yib481de92007-09-25 17:54:57 -07001357 power_index); */
1358
1359 if (power_index < get_min_power_index(i, band))
1360 power_index = get_min_power_index(i, band);
1361
1362 /* adjust 5 GHz index to support negative indexes */
1363 if (!band)
1364 power_index += 9;
1365
1366 /* CCK, rate 32, reduce txpower for CCK */
1367 if (i == POWER_TABLE_CCK_ENTRY)
1368 power_index +=
1369 IWL_TX_POWER_CCK_COMPENSATION_C_STEP;
1370
1371 /* stay within the table! */
1372 if (power_index > 107) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001373 IWL_WARN(priv, "txpower index %d > 107\n",
Zhu Yib481de92007-09-25 17:54:57 -07001374 power_index);
1375 power_index = 107;
1376 }
1377 if (power_index < 0) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001378 IWL_WARN(priv, "txpower index %d < 0\n",
Zhu Yib481de92007-09-25 17:54:57 -07001379 power_index);
1380 power_index = 0;
1381 }
1382
1383 /* fill txpower command for this rate/chain */
1384 tx_power.s.radio_tx_gain[c] =
1385 gain_table[band][power_index].radio;
1386 tx_power.s.dsp_predis_atten[c] =
1387 gain_table[band][power_index].dsp;
1388
Tomas Winklere1623442009-01-27 14:27:56 -08001389 IWL_DEBUG_TXPOWER(priv, "chain %d mimo %d index %d "
Zhu Yib481de92007-09-25 17:54:57 -07001390 "gain 0x%02x dsp %d\n",
1391 c, atten_value, power_index,
1392 tx_power.s.radio_tx_gain[c],
1393 tx_power.s.dsp_predis_atten[c]);
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001394 } /* for each chain */
Zhu Yib481de92007-09-25 17:54:57 -07001395
1396 tx_power_tbl->power_tbl[i].dw = cpu_to_le32(tx_power.dw);
1397
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001398 } /* for each rate */
Zhu Yib481de92007-09-25 17:54:57 -07001399
1400 return 0;
1401}
1402
1403/**
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001404 * iwl4965_send_tx_power - Configure the TXPOWER level user limit
Zhu Yib481de92007-09-25 17:54:57 -07001405 *
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001406 * Uses the active RXON for channel, band, and characteristics (ht40, high)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001407 * The power limit is taken from priv->tx_power_user_lmt.
Zhu Yib481de92007-09-25 17:54:57 -07001408 */
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001409static int iwl4965_send_tx_power(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001410{
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001411 struct iwl4965_txpowertable_cmd cmd = { 0 };
Tomas Winkler857485c2008-03-21 13:53:44 -07001412 int ret;
Zhu Yib481de92007-09-25 17:54:57 -07001413 u8 band = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001414 bool is_ht40 = false;
Zhu Yib481de92007-09-25 17:54:57 -07001415 u8 ctrl_chan_high = 0;
1416
1417 if (test_bit(STATUS_SCANNING, &priv->status)) {
1418 /* If this gets hit a lot, switch it to a BUG() and catch
1419 * the stack trace to find out who is calling this during
1420 * a scan. */
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001421 IWL_WARN(priv, "TX Power requested while scanning!\n");
Zhu Yib481de92007-09-25 17:54:57 -07001422 return -EAGAIN;
1423 }
1424
Johannes Berg8318d782008-01-24 19:38:38 +01001425 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001426
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001427 is_ht40 = is_ht40_channel(priv->active_rxon.flags);
Zhu Yib481de92007-09-25 17:54:57 -07001428
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001429 if (is_ht40 &&
Zhu Yib481de92007-09-25 17:54:57 -07001430 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1431 ctrl_chan_high = 1;
1432
1433 cmd.band = band;
1434 cmd.channel = priv->active_rxon.channel;
1435
Tomas Winkler857485c2008-03-21 13:53:44 -07001436 ret = iwl4965_fill_txpower_tbl(priv, band,
Zhu Yib481de92007-09-25 17:54:57 -07001437 le16_to_cpu(priv->active_rxon.channel),
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001438 is_ht40, ctrl_chan_high, &cmd.tx_power);
Tomas Winkler857485c2008-03-21 13:53:44 -07001439 if (ret)
1440 goto out;
Zhu Yib481de92007-09-25 17:54:57 -07001441
Tomas Winkler857485c2008-03-21 13:53:44 -07001442 ret = iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD, sizeof(cmd), &cmd);
1443
1444out:
1445 return ret;
Zhu Yib481de92007-09-25 17:54:57 -07001446}
1447
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001448static int iwl4965_send_rxon_assoc(struct iwl_priv *priv)
1449{
1450 int ret = 0;
1451 struct iwl4965_rxon_assoc_cmd rxon_assoc;
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001452 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1453 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001454
1455 if ((rxon1->flags == rxon2->flags) &&
1456 (rxon1->filter_flags == rxon2->filter_flags) &&
1457 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1458 (rxon1->ofdm_ht_single_stream_basic_rates ==
1459 rxon2->ofdm_ht_single_stream_basic_rates) &&
1460 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1461 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1462 (rxon1->rx_chain == rxon2->rx_chain) &&
1463 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001464 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Tomas Winkler7e8c5192008-04-15 16:01:43 -07001465 return 0;
1466 }
1467
1468 rxon_assoc.flags = priv->staging_rxon.flags;
1469 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1470 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1471 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1472 rxon_assoc.reserved = 0;
1473 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1474 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1475 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1476 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1477 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1478
1479 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1480 sizeof(rxon_assoc), &rxon_assoc, NULL);
1481 if (ret)
1482 return ret;
1483
1484 return ret;
1485}
1486
Zhu Yi3c935522008-09-03 11:26:57 +08001487#ifdef IEEE80211_CONF_CHANNEL_SWITCH
Emmanuel Grumbacha33c2f42008-09-03 11:26:56 +08001488static int iwl4965_hw_channel_switch(struct iwl_priv *priv, u16 channel)
Zhu Yib481de92007-09-25 17:54:57 -07001489{
1490 int rc;
1491 u8 band = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001492 bool is_ht40 = false;
Zhu Yib481de92007-09-25 17:54:57 -07001493 u8 ctrl_chan_high = 0;
Christoph Hellwigbb8c0932008-01-27 16:41:47 -08001494 struct iwl4965_channel_switch_cmd cmd = { 0 };
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001495 const struct iwl_channel_info *ch_info;
Zhu Yib481de92007-09-25 17:54:57 -07001496
Johannes Berg8318d782008-01-24 19:38:38 +01001497 band = priv->band == IEEE80211_BAND_2GHZ;
Zhu Yib481de92007-09-25 17:54:57 -07001498
Assaf Krauss8622e702008-03-21 13:53:43 -07001499 ch_info = iwl_get_channel_info(priv, priv->band, channel);
Zhu Yib481de92007-09-25 17:54:57 -07001500
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001501 is_ht40 = is_ht40_channel(priv->staging_rxon.flags);
Zhu Yib481de92007-09-25 17:54:57 -07001502
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001503 if (is_ht40 &&
Zhu Yib481de92007-09-25 17:54:57 -07001504 (priv->active_rxon.flags & RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK))
1505 ctrl_chan_high = 1;
1506
1507 cmd.band = band;
1508 cmd.expect_beacon = 0;
1509 cmd.channel = cpu_to_le16(channel);
1510 cmd.rxon_flags = priv->active_rxon.flags;
1511 cmd.rxon_filter_flags = priv->active_rxon.filter_flags;
1512 cmd.switch_time = cpu_to_le32(priv->ucode_beacon_time);
1513 if (ch_info)
1514 cmd.expect_beacon = is_channel_radar(ch_info);
1515 else
1516 cmd.expect_beacon = 1;
1517
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001518 rc = iwl4965_fill_txpower_tbl(priv, band, channel, is_ht40,
Zhu Yib481de92007-09-25 17:54:57 -07001519 ctrl_chan_high, &cmd.tx_power);
1520 if (rc) {
Tomas Winklere1623442009-01-27 14:27:56 -08001521 IWL_DEBUG_11H(priv, "error:%d fill txpower_tbl\n", rc);
Zhu Yib481de92007-09-25 17:54:57 -07001522 return rc;
1523 }
1524
Tomas Winkler857485c2008-03-21 13:53:44 -07001525 rc = iwl_send_cmd_pdu(priv, REPLY_CHANNEL_SWITCH, sizeof(cmd), &cmd);
Zhu Yib481de92007-09-25 17:54:57 -07001526 return rc;
1527}
Zhu Yi3c935522008-09-03 11:26:57 +08001528#endif
Zhu Yib481de92007-09-25 17:54:57 -07001529
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001530/**
Tomas Winklere2a722e2008-04-14 21:16:10 -07001531 * iwl4965_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001532 */
Tomas Winklere2a722e2008-04-14 21:16:10 -07001533static void iwl4965_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +08001534 struct iwl_tx_queue *txq,
Tomas Winklere2a722e2008-04-14 21:16:10 -07001535 u16 byte_cnt)
Zhu Yib481de92007-09-25 17:54:57 -07001536{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001537 struct iwl4965_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -07001538 int txq_id = txq->q.id;
1539 int write_ptr = txq->q.write_ptr;
1540 int len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
1541 __le16 bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001542
Tomas Winkler127901a2008-10-23 23:48:55 -07001543 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Zhu Yib481de92007-09-25 17:54:57 -07001544
Tomas Winkler127901a2008-10-23 23:48:55 -07001545 bc_ent = cpu_to_le16(len & 0xFFF);
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001546 /* Set up byte count within first 256 entries */
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001547 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001548
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001549 /* If within first 64 entries, duplicate at end */
Tomas Winkler127901a2008-10-23 23:48:55 -07001550 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -08001551 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -07001552 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Zhu Yib481de92007-09-25 17:54:57 -07001553}
1554
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001555/**
Zhu Yib481de92007-09-25 17:54:57 -07001556 * sign_extend - Sign extend a value using specified bit as sign-bit
1557 *
1558 * Example: sign_extend(9, 3) would return -7 as bit3 of 1001b is 1
1559 * and bit0..2 is 001b which when sign extended to 1111111111111001b is -7.
1560 *
1561 * @param oper value to sign extend
1562 * @param index 0 based bit index (0<=index<32) to sign bit
1563 */
1564static s32 sign_extend(u32 oper, int index)
1565{
1566 u8 shift = 31 - index;
1567
1568 return (s32)(oper << shift) >> shift;
1569}
1570
1571/**
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001572 * iwl4965_hw_get_temperature - return the calibrated temperature (in Kelvin)
Zhu Yib481de92007-09-25 17:54:57 -07001573 * @statistics: Provides the temperature reading from the uCode
1574 *
1575 * A return of <0 indicates bogus data in the statistics
1576 */
Reinette Chatre3d816c72009-08-07 15:41:37 -07001577static int iwl4965_hw_get_temperature(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001578{
1579 s32 temperature;
1580 s32 vt;
1581 s32 R1, R2, R3;
1582 u32 R4;
1583
1584 if (test_bit(STATUS_TEMPERATURE, &priv->status) &&
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001585 (priv->statistics.flag & STATISTICS_REPLY_FLG_HT40_MODE_MSK)) {
1586 IWL_DEBUG_TEMP(priv, "Running HT40 temperature calibration\n");
Zhu Yib481de92007-09-25 17:54:57 -07001587 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[1]);
1588 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[1]);
1589 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[1]);
1590 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[1]);
1591 } else {
Tomas Winklere1623442009-01-27 14:27:56 -08001592 IWL_DEBUG_TEMP(priv, "Running temperature calibration\n");
Zhu Yib481de92007-09-25 17:54:57 -07001593 R1 = (s32)le32_to_cpu(priv->card_alive_init.therm_r1[0]);
1594 R2 = (s32)le32_to_cpu(priv->card_alive_init.therm_r2[0]);
1595 R3 = (s32)le32_to_cpu(priv->card_alive_init.therm_r3[0]);
1596 R4 = le32_to_cpu(priv->card_alive_init.therm_r4[0]);
1597 }
1598
1599 /*
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001600 * Temperature is only 23 bits, so sign extend out to 32.
Zhu Yib481de92007-09-25 17:54:57 -07001601 *
1602 * NOTE If we haven't received a statistics notification yet
1603 * with an updated temperature, use R4 provided to us in the
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001604 * "initialize" ALIVE response.
1605 */
Zhu Yib481de92007-09-25 17:54:57 -07001606 if (!test_bit(STATUS_TEMPERATURE, &priv->status))
1607 vt = sign_extend(R4, 23);
1608 else
1609 vt = sign_extend(
1610 le32_to_cpu(priv->statistics.general.temperature), 23);
1611
Tomas Winklere1623442009-01-27 14:27:56 -08001612 IWL_DEBUG_TEMP(priv, "Calib values R[1-3]: %d %d %d R4: %d\n", R1, R2, R3, vt);
Zhu Yib481de92007-09-25 17:54:57 -07001613
1614 if (R3 == R1) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001615 IWL_ERR(priv, "Calibration conflict R1 == R3\n");
Zhu Yib481de92007-09-25 17:54:57 -07001616 return -1;
1617 }
1618
1619 /* Calculate temperature in degrees Kelvin, adjust by 97%.
1620 * Add offset to center the adjustment around 0 degrees Centigrade. */
1621 temperature = TEMPERATURE_CALIB_A_VAL * (vt - R2);
1622 temperature /= (R3 - R1);
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001623 temperature = (temperature * 97) / 100 + TEMPERATURE_CALIB_KELVIN_OFFSET;
Zhu Yib481de92007-09-25 17:54:57 -07001624
Tomas Winklere1623442009-01-27 14:27:56 -08001625 IWL_DEBUG_TEMP(priv, "Calibrated temperature: %dK, %dC\n",
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001626 temperature, KELVIN_TO_CELSIUS(temperature));
Zhu Yib481de92007-09-25 17:54:57 -07001627
1628 return temperature;
1629}
1630
1631/* Adjust Txpower only if temperature variance is greater than threshold. */
1632#define IWL_TEMPERATURE_THRESHOLD 3
1633
1634/**
1635 * iwl4965_is_temp_calib_needed - determines if new calibration is needed
1636 *
1637 * If the temperature changed has changed sufficiently, then a recalibration
1638 * is needed.
1639 *
1640 * Assumes caller will replace priv->last_temperature once calibration
1641 * executed.
1642 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001643static int iwl4965_is_temp_calib_needed(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001644{
1645 int temp_diff;
1646
1647 if (!test_bit(STATUS_STATISTICS, &priv->status)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001648 IWL_DEBUG_TEMP(priv, "Temperature not updated -- no statistics.\n");
Zhu Yib481de92007-09-25 17:54:57 -07001649 return 0;
1650 }
1651
1652 temp_diff = priv->temperature - priv->last_temperature;
1653
1654 /* get absolute value */
1655 if (temp_diff < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -08001656 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d, \n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001657 temp_diff = -temp_diff;
1658 } else if (temp_diff == 0)
Tomas Winklere1623442009-01-27 14:27:56 -08001659 IWL_DEBUG_POWER(priv, "Same temp, \n");
Zhu Yib481de92007-09-25 17:54:57 -07001660 else
Tomas Winklere1623442009-01-27 14:27:56 -08001661 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d, \n", temp_diff);
Zhu Yib481de92007-09-25 17:54:57 -07001662
1663 if (temp_diff < IWL_TEMPERATURE_THRESHOLD) {
Tomas Winklere1623442009-01-27 14:27:56 -08001664 IWL_DEBUG_POWER(priv, "Thermal txpower calib not needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001665 return 0;
1666 }
1667
Tomas Winklere1623442009-01-27 14:27:56 -08001668 IWL_DEBUG_POWER(priv, "Thermal txpower calib needed\n");
Zhu Yib481de92007-09-25 17:54:57 -07001669
1670 return 1;
1671}
1672
Zhu Yi52256402008-06-30 17:23:31 +08001673static void iwl4965_temperature_calib(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07001674{
Zhu Yib481de92007-09-25 17:54:57 -07001675 s32 temp;
Zhu Yib481de92007-09-25 17:54:57 -07001676
Emmanuel Grumbach91dbc5b2008-06-12 09:47:14 +08001677 temp = iwl4965_hw_get_temperature(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001678 if (temp < 0)
1679 return;
1680
1681 if (priv->temperature != temp) {
1682 if (priv->temperature)
Tomas Winklere1623442009-01-27 14:27:56 -08001683 IWL_DEBUG_TEMP(priv, "Temperature changed "
Zhu Yib481de92007-09-25 17:54:57 -07001684 "from %dC to %dC\n",
1685 KELVIN_TO_CELSIUS(priv->temperature),
1686 KELVIN_TO_CELSIUS(temp));
1687 else
Tomas Winklere1623442009-01-27 14:27:56 -08001688 IWL_DEBUG_TEMP(priv, "Temperature "
Zhu Yib481de92007-09-25 17:54:57 -07001689 "initialized to %dC\n",
1690 KELVIN_TO_CELSIUS(temp));
1691 }
1692
1693 priv->temperature = temp;
Wey-Yi Guy39b73fb2009-07-24 11:13:02 -07001694 iwl_tt_handler(priv);
Zhu Yib481de92007-09-25 17:54:57 -07001695 set_bit(STATUS_TEMPERATURE, &priv->status);
1696
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001697 if (!priv->disable_tx_power_cal &&
1698 unlikely(!test_bit(STATUS_SCANNING, &priv->status)) &&
1699 iwl4965_is_temp_calib_needed(priv))
Zhu Yib481de92007-09-25 17:54:57 -07001700 queue_work(priv->workqueue, &priv->txpower_work);
1701}
1702
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001703/**
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001704 * iwl4965_tx_queue_stop_scheduler - Stop queue, but keep configuration
1705 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001706static void iwl4965_tx_queue_stop_scheduler(struct iwl_priv *priv,
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001707 u16 txq_id)
1708{
1709 /* Simply stop the queue, but don't change any configuration;
1710 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001711 iwl_write_prph(priv,
Tomas Winkler12a81f62008-04-03 16:05:20 -07001712 IWL49_SCD_QUEUE_STATUS_BITS(txq_id),
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001713 (0 << IWL49_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
1714 (1 << IWL49_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001715}
1716
1717/**
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001718 * txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE
Ron Rindjunskyb095d03a72008-03-06 17:36:56 -08001719 * priv->lock must be held by the caller
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001720 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001721static int iwl4965_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
1722 u16 ssn_idx, u8 tx_fifo)
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001723{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001724 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001725 (IWL49_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
1726 <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001727 IWL_WARN(priv,
1728 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001729 txq_id, IWL49_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001730 IWL49_FIRST_AMPDU_QUEUE +
1731 priv->cfg->num_of_ampdu_queues - 1);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001732 return -EINVAL;
1733 }
1734
1735 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1736
Tomas Winkler12a81f62008-04-03 16:05:20 -07001737 iwl_clear_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001738
1739 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1740 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1741 /* supposes that ssn_idx is valid (!= 0xFFF) */
1742 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1743
Tomas Winkler12a81f62008-04-03 16:05:20 -07001744 iwl_clear_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Ron Rindjunsky36470742008-05-15 13:54:10 +08001745 iwl_txq_ctx_deactivate(priv, txq_id);
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001746 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1747
1748 return 0;
1749}
1750
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001751/**
1752 * iwl4965_tx_queue_set_q2ratid - Map unique receiver/tid combination to a queue
1753 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -07001754static int iwl4965_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
Zhu Yib481de92007-09-25 17:54:57 -07001755 u16 txq_id)
1756{
1757 u32 tbl_dw_addr;
1758 u32 tbl_dw;
1759 u16 scd_q2ratid;
1760
Tomas Winkler30e553e2008-05-29 16:35:16 +08001761 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
Zhu Yib481de92007-09-25 17:54:57 -07001762
1763 tbl_dw_addr = priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001764 IWL49_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
Zhu Yib481de92007-09-25 17:54:57 -07001765
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001766 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
Zhu Yib481de92007-09-25 17:54:57 -07001767
1768 if (txq_id & 0x1)
1769 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
1770 else
1771 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
1772
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001773 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
Zhu Yib481de92007-09-25 17:54:57 -07001774
1775 return 0;
1776}
1777
Ron Rindjunskyfe01b472008-01-28 14:07:24 +02001778
Zhu Yib481de92007-09-25 17:54:57 -07001779/**
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001780 * iwl4965_tx_queue_agg_enable - Set up & enable aggregation for selected queue
1781 *
Ron Rindjunsky7f3e4bb2008-06-12 09:46:55 +08001782 * NOTE: txq_id must be greater than IWL49_FIRST_AMPDU_QUEUE,
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001783 * i.e. it must be one of the higher queues used for aggregation
Zhu Yib481de92007-09-25 17:54:57 -07001784 */
Tomas Winkler30e553e2008-05-29 16:35:16 +08001785static int iwl4965_txq_agg_enable(struct iwl_priv *priv, int txq_id,
1786 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
Zhu Yib481de92007-09-25 17:54:57 -07001787{
1788 unsigned long flags;
Zhu Yib481de92007-09-25 17:54:57 -07001789 u16 ra_tid;
1790
Tomas Winkler9f17b312008-07-11 11:53:35 +08001791 if ((IWL49_FIRST_AMPDU_QUEUE > txq_id) ||
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001792 (IWL49_FIRST_AMPDU_QUEUE + priv->cfg->num_of_ampdu_queues
1793 <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001794 IWL_WARN(priv,
1795 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001796 txq_id, IWL49_FIRST_AMPDU_QUEUE,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07001797 IWL49_FIRST_AMPDU_QUEUE +
1798 priv->cfg->num_of_ampdu_queues - 1);
Tomas Winkler9f17b312008-07-11 11:53:35 +08001799 return -EINVAL;
1800 }
Zhu Yib481de92007-09-25 17:54:57 -07001801
1802 ra_tid = BUILD_RAxTID(sta_id, tid);
1803
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001804 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -08001805 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Zhu Yib481de92007-09-25 17:54:57 -07001806
1807 spin_lock_irqsave(&priv->lock, flags);
Zhu Yib481de92007-09-25 17:54:57 -07001808
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001809 /* Stop this Tx queue before configuring it */
Zhu Yib481de92007-09-25 17:54:57 -07001810 iwl4965_tx_queue_stop_scheduler(priv, txq_id);
1811
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001812 /* Map receiver-address / traffic-ID to this queue */
Zhu Yib481de92007-09-25 17:54:57 -07001813 iwl4965_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1814
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001815 /* Set this queue as a chain-building queue */
Tomas Winkler12a81f62008-04-03 16:05:20 -07001816 iwl_set_bits_prph(priv, IWL49_SCD_QUEUECHAIN_SEL, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001817
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001818 /* Place first TFD at index corresponding to start sequence number.
1819 * Assumes that ssn_idx is valid (!= 0xFFF) */
Tomas Winklerfc4b6852007-10-25 17:15:24 +08001820 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1821 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
Zhu Yib481de92007-09-25 17:54:57 -07001822 iwl4965_set_wr_ptrs(priv, txq_id, ssn_idx);
1823
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001824 /* Set up Tx window size and frame limit for this queue */
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001825 iwl_write_targ_mem(priv,
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001826 priv->scd_base_addr + IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id),
1827 (SCD_WIN_SIZE << IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_POS) &
1828 IWL49_SCD_QUEUE_CTX_REG1_WIN_SIZE_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001829
Tomas Winkler3395f6e2008-03-25 16:33:37 -07001830 iwl_write_targ_mem(priv, priv->scd_base_addr +
Emmanuel Grumbach038669e2008-04-23 17:15:04 -07001831 IWL49_SCD_CONTEXT_QUEUE_OFFSET(txq_id) + sizeof(u32),
1832 (SCD_FRAME_LIMIT << IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS)
1833 & IWL49_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK);
Zhu Yib481de92007-09-25 17:54:57 -07001834
Tomas Winkler12a81f62008-04-03 16:05:20 -07001835 iwl_set_bits_prph(priv, IWL49_SCD_INTERRUPT_MASK, (1 << txq_id));
Zhu Yib481de92007-09-25 17:54:57 -07001836
Cahill, Ben M8b6eaea2007-11-29 11:09:54 +08001837 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
Zhu Yib481de92007-09-25 17:54:57 -07001838 iwl4965_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1839
Zhu Yib481de92007-09-25 17:54:57 -07001840 spin_unlock_irqrestore(&priv->lock, flags);
1841
1842 return 0;
1843}
1844
Tomas Winkler133636d2008-05-05 10:22:34 +08001845
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001846static u16 iwl4965_get_hcmd_size(u8 cmd_id, u16 len)
1847{
1848 switch (cmd_id) {
1849 case REPLY_RXON:
1850 return (u16) sizeof(struct iwl4965_rxon_cmd);
1851 default:
1852 return len;
1853 }
1854}
1855
Tomas Winkler133636d2008-05-05 10:22:34 +08001856static u16 iwl4965_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
1857{
1858 struct iwl4965_addsta_cmd *addsta = (struct iwl4965_addsta_cmd *)data;
1859 addsta->mode = cmd->mode;
1860 memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
1861 memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
1862 addsta->station_flags = cmd->station_flags;
1863 addsta->station_flags_msk = cmd->station_flags_msk;
1864 addsta->tid_disable_tx = cmd->tid_disable_tx;
1865 addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
1866 addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
1867 addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
Harvey Harrisonc1b4aa32009-01-29 13:26:44 -08001868 addsta->reserved1 = cpu_to_le16(0);
1869 addsta->reserved2 = cpu_to_le32(0);
Tomas Winkler133636d2008-05-05 10:22:34 +08001870
1871 return (u16)sizeof(struct iwl4965_addsta_cmd);
1872}
Tomas Winklerf20217d2008-05-29 16:35:10 +08001873
Tomas Winklerf20217d2008-05-29 16:35:10 +08001874static inline u32 iwl4965_get_scd_ssn(struct iwl4965_tx_resp *tx_resp)
1875{
Tomas Winkler25a65722008-06-12 09:47:07 +08001876 return le32_to_cpup(&tx_resp->u.status + tx_resp->frame_count) & MAX_SN;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001877}
1878
1879/**
Tomas Winklera96a27f2008-10-23 23:48:56 -07001880 * iwl4965_tx_status_reply_tx - Handle Tx response for frames in aggregation queue
Tomas Winklerf20217d2008-05-29 16:35:10 +08001881 */
1882static int iwl4965_tx_status_reply_tx(struct iwl_priv *priv,
1883 struct iwl_ht_agg *agg,
Tomas Winkler25a65722008-06-12 09:47:07 +08001884 struct iwl4965_tx_resp *tx_resp,
1885 int txq_id, u16 start_idx)
Tomas Winklerf20217d2008-05-29 16:35:10 +08001886{
1887 u16 status;
Tomas Winkler25a65722008-06-12 09:47:07 +08001888 struct agg_tx_status *frame_status = tx_resp->u.agg_status;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001889 struct ieee80211_tx_info *info = NULL;
1890 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001891 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001892 int i, sh, idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001893 u16 seq;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001894 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001895 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08001896
1897 agg->frame_count = tx_resp->frame_count;
1898 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001899 agg->rate_n_flags = rate_n_flags;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001900 agg->bitmap = 0;
1901
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001902 /* num frames attempted by Tx command */
Tomas Winklerf20217d2008-05-29 16:35:10 +08001903 if (agg->frame_count == 1) {
1904 /* Only one frame was attempted; no block-ack will arrive */
1905 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001906 idx = start_idx;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001907
1908 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001909 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08001910 agg->frame_count, agg->start_idx, idx);
1911
1912 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001913 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winklerf20217d2008-05-29 16:35:10 +08001914 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001915 info->flags |= iwl_is_tx_success(status) ?
Tomas Winklerf20217d2008-05-29 16:35:10 +08001916 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001917 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08001918 /* FIXME: code repetition end */
1919
Tomas Winklere1623442009-01-27 14:27:56 -08001920 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08001921 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001922 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Tomas Winklerf20217d2008-05-29 16:35:10 +08001923
1924 agg->wait_for_ba = 0;
1925 } else {
1926 /* Two or more frames were attempted; expect block-ack */
1927 u64 bitmap = 0;
1928 int start = agg->start_idx;
1929
1930 /* Construct bit-map of pending frames within Tx window */
1931 for (i = 0; i < agg->frame_count; i++) {
1932 u16 sc;
1933 status = le16_to_cpu(frame_status[i].status);
1934 seq = le16_to_cpu(frame_status[i].sequence);
1935 idx = SEQ_TO_INDEX(seq);
1936 txq_id = SEQ_TO_QUEUE(seq);
1937
1938 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1939 AGG_TX_STATE_ABORT_MSK))
1940 continue;
1941
Tomas Winklere1623442009-01-27 14:27:56 -08001942 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08001943 agg->frame_count, txq_id, idx);
1944
1945 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001946 if (!hdr) {
1947 IWL_ERR(priv,
1948 "BUG_ON idx doesn't point to valid skb"
1949 " idx=%d, txq_id=%d\n", idx, txq_id);
1950 return -1;
1951 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08001952
1953 sc = le16_to_cpu(hdr->seq_ctrl);
1954 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001955 IWL_ERR(priv,
1956 "BUG_ON idx doesn't match seq control"
1957 " idx=%d, seq_idx=%d, seq=%d\n",
1958 idx, SEQ_TO_SN(sc), hdr->seq_ctrl);
Tomas Winklerf20217d2008-05-29 16:35:10 +08001959 return -1;
1960 }
1961
Tomas Winklere1623442009-01-27 14:27:56 -08001962 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08001963 i, idx, SEQ_TO_SN(sc));
1964
1965 sh = idx - start;
1966 if (sh > 64) {
1967 sh = (start - idx) + 0xff;
1968 bitmap = bitmap << sh;
1969 sh = 0;
1970 start = idx;
1971 } else if (sh < -64)
1972 sh = 0xff - (start - idx);
1973 else if (sh < 0) {
1974 sh = start - idx;
1975 start = idx;
1976 bitmap = bitmap << sh;
1977 sh = 0;
1978 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001979 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001980 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001981 start, (unsigned long long)bitmap);
Tomas Winklerf20217d2008-05-29 16:35:10 +08001982 }
1983
1984 agg->bitmap = bitmap;
1985 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001986 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Tomas Winklerf20217d2008-05-29 16:35:10 +08001987 agg->frame_count, agg->start_idx,
1988 (unsigned long long)agg->bitmap);
1989
1990 if (bitmap)
1991 agg->wait_for_ba = 1;
1992 }
1993 return 0;
1994}
Tomas Winklerf20217d2008-05-29 16:35:10 +08001995
1996/**
1997 * iwl4965_rx_reply_tx - Handle standard (non-aggregation) Tx response
1998 */
1999static void iwl4965_rx_reply_tx(struct iwl_priv *priv,
2000 struct iwl_rx_mem_buffer *rxb)
2001{
Zhu Yi2f301222009-10-09 17:19:45 +08002002 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002003 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
2004 int txq_id = SEQ_TO_QUEUE(sequence);
2005 int index = SEQ_TO_INDEX(sequence);
2006 struct iwl_tx_queue *txq = &priv->txq[txq_id];
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002007 struct ieee80211_hdr *hdr;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002008 struct ieee80211_tx_info *info;
2009 struct iwl4965_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
Tomas Winkler25a65722008-06-12 09:47:07 +08002010 u32 status = le32_to_cpu(tx_resp->u.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002011 int tid = MAX_TID_COUNT;
2012 int sta_id;
2013 int freed;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002014 u8 *qc = NULL;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002015
2016 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002017 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Tomas Winklerf20217d2008-05-29 16:35:10 +08002018 "is out of range [0-%d] %d %d\n", txq_id,
2019 index, txq->q.n_bd, txq->q.write_ptr,
2020 txq->q.read_ptr);
2021 return;
2022 }
2023
2024 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
2025 memset(&info->status, 0, sizeof(info->status));
2026
Tomas Winklerf20217d2008-05-29 16:35:10 +08002027 hdr = iwl_tx_queue_get_hdr(priv, txq_id, index);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002028 if (ieee80211_is_data_qos(hdr->frame_control)) {
Harvey Harrisonfd7c8a42008-06-11 14:21:56 -07002029 qc = ieee80211_get_qos_ctl(hdr);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002030 tid = qc[0] & 0xf;
2031 }
2032
2033 sta_id = iwl_get_ra_sta_id(priv, hdr);
2034 if (txq->sched_retry && unlikely(sta_id == IWL_INVALID_STATION)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08002035 IWL_ERR(priv, "Station not known\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002036 return;
2037 }
2038
2039 if (txq->sched_retry) {
2040 const u32 scd_ssn = iwl4965_get_scd_ssn(tx_resp);
2041 struct iwl_ht_agg *agg = NULL;
2042
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002043 WARN_ON(!qc);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002044
2045 agg = &priv->stations[sta_id].tid[tid].agg;
2046
Tomas Winkler25a65722008-06-12 09:47:07 +08002047 iwl4965_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002048
Ron Rindjunsky32354272008-07-01 10:44:51 +03002049 /* check if BAR is needed */
2050 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
2051 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Tomas Winklerf20217d2008-05-29 16:35:10 +08002052
2053 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002054 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08002055 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim scd_ssn "
Tomas Winklerf20217d2008-05-29 16:35:10 +08002056 "%d index %d\n", scd_ssn , index);
Tomas Winkler17b88922008-05-29 16:35:12 +08002057 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002058 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
2059
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002060 if (priv->mac80211_registered &&
2061 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
2062 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Tomas Winklerf20217d2008-05-29 16:35:10 +08002063 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01002064 iwl_wake_queue(priv, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002065 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01002066 iwl_wake_queue(priv, txq->swq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002067 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002068 }
2069 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002070 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002071 info->flags |= iwl_is_tx_success(status) ?
2072 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08002073 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03002074 le32_to_cpu(tx_resp->rate_n_flags),
2075 info);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002076
Tomas Winklere1623442009-01-27 14:27:56 -08002077 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002078 "rate_n_flags 0x%x retries %d\n",
2079 txq_id,
2080 iwl_get_tx_fail_reason(status), status,
2081 le32_to_cpu(tx_resp->rate_n_flags),
2082 tx_resp->failure_frame);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002083
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002084 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Tomas Winklered7fafe2008-10-23 23:48:50 -07002085 if (qc && likely(sta_id != IWL_INVALID_STATION))
Tomas Winklerf20217d2008-05-29 16:35:10 +08002086 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002087
2088 if (priv->mac80211_registered &&
2089 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01002090 iwl_wake_queue(priv, txq_id);
Tomas Winklerf20217d2008-05-29 16:35:10 +08002091 }
Tomas Winklerf20217d2008-05-29 16:35:10 +08002092
Tomas Winklered7fafe2008-10-23 23:48:50 -07002093 if (qc && likely(sta_id != IWL_INVALID_STATION))
Tomas Winkler3fd07a12008-10-23 23:48:49 -07002094 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
2095
Tomas Winklerf20217d2008-05-29 16:35:10 +08002096 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08002097 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Tomas Winklerf20217d2008-05-29 16:35:10 +08002098}
2099
Tomas Winklercaab8f12008-08-04 16:00:42 +08002100static int iwl4965_calc_rssi(struct iwl_priv *priv,
2101 struct iwl_rx_phy_res *rx_resp)
2102{
2103 /* data from PHY/DSP regarding signal strength, etc.,
2104 * contents are always there, not configurable by host. */
2105 struct iwl4965_rx_non_cfg_phy *ncphy =
2106 (struct iwl4965_rx_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
2107 u32 agc = (le16_to_cpu(ncphy->agc_info) & IWL49_AGC_DB_MASK)
2108 >> IWL49_AGC_DB_POS;
2109
2110 u32 valid_antennae =
2111 (le16_to_cpu(rx_resp->phy_flags) & IWL49_RX_PHY_FLAGS_ANTENNAE_MASK)
2112 >> IWL49_RX_PHY_FLAGS_ANTENNAE_OFFSET;
2113 u8 max_rssi = 0;
2114 u32 i;
2115
2116 /* Find max rssi among 3 possible receivers.
2117 * These values are measured by the digital signal processor (DSP).
2118 * They should stay fairly constant even as the signal strength varies,
2119 * if the radio's automatic gain control (AGC) is working right.
2120 * AGC value (see below) will provide the "interesting" info. */
2121 for (i = 0; i < 3; i++)
2122 if (valid_antennae & (1 << i))
2123 max_rssi = max(ncphy->rssi_info[i << 1], max_rssi);
2124
Tomas Winklere1623442009-01-27 14:27:56 -08002125 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08002126 ncphy->rssi_info[0], ncphy->rssi_info[2], ncphy->rssi_info[4],
2127 max_rssi, agc);
2128
2129 /* dBm = max_rssi dB - agc dB - constant.
2130 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08002131 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08002132}
2133
Tomas Winklerf20217d2008-05-29 16:35:10 +08002134
Zhu Yib481de92007-09-25 17:54:57 -07002135/* Set up 4965-specific Rx frame reply handlers */
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002136static void iwl4965_rx_handler_setup(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002137{
2138 /* Legacy Rx frames */
Emmanuel Grumbach1781a072008-06-30 17:23:09 +08002139 priv->rx_handlers[REPLY_RX] = iwl_rx_reply_rx;
Ron Rindjunsky37a44212008-05-29 16:35:18 +08002140 /* Tx response */
Tomas Winklerf20217d2008-05-29 16:35:10 +08002141 priv->rx_handlers[REPLY_TX] = iwl4965_rx_reply_tx;
Zhu Yib481de92007-09-25 17:54:57 -07002142}
2143
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002144static void iwl4965_setup_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002145{
2146 INIT_WORK(&priv->txpower_work, iwl4965_bg_txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002147}
2148
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002149static void iwl4965_cancel_deferred_work(struct iwl_priv *priv)
Zhu Yib481de92007-09-25 17:54:57 -07002150{
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002151 cancel_work_sync(&priv->txpower_work);
Zhu Yib481de92007-09-25 17:54:57 -07002152}
2153
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002154#define IWL4965_UCODE_GET(item) \
2155static u32 iwl4965_ucode_get_##item(const struct iwl_ucode_header *ucode,\
2156 u32 api_ver) \
2157{ \
2158 return le32_to_cpu(ucode->u.v1.item); \
2159}
2160
2161static u32 iwl4965_ucode_get_header_size(u32 api_ver)
2162{
2163 return UCODE_HEADER_SIZE(1);
2164}
2165static u32 iwl4965_ucode_get_build(const struct iwl_ucode_header *ucode,
2166 u32 api_ver)
2167{
2168 return 0;
2169}
2170static u8 *iwl4965_ucode_get_data(const struct iwl_ucode_header *ucode,
2171 u32 api_ver)
2172{
2173 return (u8 *) ucode->u.v1.data;
2174}
2175
2176IWL4965_UCODE_GET(inst_size);
2177IWL4965_UCODE_GET(data_size);
2178IWL4965_UCODE_GET(init_size);
2179IWL4965_UCODE_GET(init_data_size);
2180IWL4965_UCODE_GET(boot_size);
2181
Tomas Winkler3c424c22008-04-15 16:01:42 -07002182static struct iwl_hcmd_ops iwl4965_hcmd = {
Tomas Winkler7e8c5192008-04-15 16:01:43 -07002183 .rxon_assoc = iwl4965_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07002184 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07002185 .set_rxon_chain = iwl_set_rxon_chain,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002186};
2187
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002188static struct iwl_ucode_ops iwl4965_ucode = {
2189 .get_header_size = iwl4965_ucode_get_header_size,
2190 .get_build = iwl4965_ucode_get_build,
2191 .get_inst_size = iwl4965_ucode_get_inst_size,
2192 .get_data_size = iwl4965_ucode_get_data_size,
2193 .get_init_size = iwl4965_ucode_get_init_size,
2194 .get_init_data_size = iwl4965_ucode_get_init_data_size,
2195 .get_boot_size = iwl4965_ucode_get_boot_size,
2196 .get_data = iwl4965_ucode_get_data,
2197};
Tomas Winkler857485c2008-03-21 13:53:44 -07002198static struct iwl_hcmd_utils_ops iwl4965_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08002199 .get_hcmd_size = iwl4965_get_hcmd_size,
Tomas Winkler133636d2008-05-05 10:22:34 +08002200 .build_addsta_hcmd = iwl4965_build_addsta_hcmd,
Emmanuel Grumbachf0832f12008-04-16 16:34:47 -07002201 .chain_noise_reset = iwl4965_chain_noise_reset,
2202 .gain_computation = iwl4965_gain_computation,
Abhijeet Kolekar37dc70f2009-10-09 13:20:30 -07002203 .rts_tx_cmd_flag = iwlcore_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08002204 .calc_rssi = iwl4965_calc_rssi,
Tomas Winkler857485c2008-03-21 13:53:44 -07002205};
2206
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002207static struct iwl_lib_ops iwl4965_lib = {
Tomas Winkler5425e492008-04-15 16:01:38 -07002208 .set_hw_params = iwl4965_hw_set_hw_params,
Tomas Winklere2a722e2008-04-14 21:16:10 -07002209 .txq_update_byte_cnt_tbl = iwl4965_txq_update_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08002210 .txq_set_sched = iwl4965_txq_set_sched,
Tomas Winkler30e553e2008-05-29 16:35:16 +08002211 .txq_agg_enable = iwl4965_txq_agg_enable,
2212 .txq_agg_disable = iwl4965_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08002213 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
2214 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e22009-01-23 13:45:14 -08002215 .txq_init = iwl_hw_tx_queue_init,
Emmanuel Grumbachd4789ef2008-04-24 11:55:20 -07002216 .rx_handler_setup = iwl4965_rx_handler_setup,
Emmanuel Grumbach4e393172008-06-12 09:46:53 +08002217 .setup_deferred_work = iwl4965_setup_deferred_work,
2218 .cancel_deferred_work = iwl4965_cancel_deferred_work,
Tomas Winkler57aab752008-04-14 21:16:03 -07002219 .is_valid_rtc_data_addr = iwl4965_hw_valid_rtc_data_addr,
2220 .alive_notify = iwl4965_alive_notify,
Emmanuel Grumbachf3ccc082008-05-05 10:22:45 +08002221 .init_alive_start = iwl4965_init_alive_start,
Tomas Winkler57aab752008-04-14 21:16:03 -07002222 .load_ucode = iwl4965_load_bsm,
Reinette Chatreb7a79402009-09-25 14:24:23 -07002223 .dump_nic_event_log = iwl_dump_nic_event_log,
2224 .dump_nic_error_log = iwl_dump_nic_error_log,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002225 .apm_ops = {
Tomas Winkler91238712008-04-23 17:14:53 -07002226 .init = iwl4965_apm_init,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07002227 .stop = iwl_apm_stop,
Tomas Winkler694cc562008-04-24 11:55:22 -07002228 .config = iwl4965_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002229 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler6f4083a2008-04-16 16:34:49 -07002230 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002231 .eeprom_ops = {
Tomas Winkler073d3f52008-04-21 15:41:52 -07002232 .regulatory_bands = {
2233 EEPROM_REGULATORY_BAND_1_CHANNELS,
2234 EEPROM_REGULATORY_BAND_2_CHANNELS,
2235 EEPROM_REGULATORY_BAND_3_CHANNELS,
2236 EEPROM_REGULATORY_BAND_4_CHANNELS,
2237 EEPROM_REGULATORY_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07002238 EEPROM_4965_REGULATORY_BAND_24_HT40_CHANNELS,
2239 EEPROM_4965_REGULATORY_BAND_52_HT40_CHANNELS
Tomas Winkler073d3f52008-04-21 15:41:52 -07002240 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002241 .verify_signature = iwlcore_eeprom_verify_signature,
2242 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
2243 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07002244 .calib_version = iwl4965_eeprom_calib_version,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002245 .query_addr = iwlcore_eeprom_query_addr,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002246 },
Tomas Winkler630fe9b2008-06-12 09:47:08 +08002247 .send_tx_power = iwl4965_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07002248 .update_chain_flags = iwl_update_chain_flags,
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07002249 .post_associate = iwl_post_associate,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07002250 .config_ap = iwl_config_ap,
Mohamed Abbasef850d72009-05-22 11:01:50 -07002251 .isr = iwl_isr_legacy,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07002252 .temp_ops = {
2253 .temperature = iwl4965_temperature_calib,
2254 .set_ct_kill = iwl4965_set_ct_threshold,
2255 },
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002256};
2257
2258static struct iwl_ops iwl4965_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07002259 .ucode = &iwl4965_ucode,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002260 .lib = &iwl4965_lib,
Tomas Winkler3c424c22008-04-15 16:01:42 -07002261 .hcmd = &iwl4965_hcmd,
Tomas Winkler857485c2008-03-21 13:53:44 -07002262 .utils = &iwl4965_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07002263 .led = &iwlagn_led_ops,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002264};
2265
Ron Rindjunskyfed90172008-04-15 16:01:41 -07002266struct iwl_cfg iwl4965_agn_cfg = {
Tomas Winkler82b9a122008-03-04 18:09:30 -08002267 .name = "4965AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08002268 .fw_name_pre = IWL4965_FW_PRE,
2269 .ucode_api_max = IWL4965_UCODE_API_MAX,
2270 .ucode_api_min = IWL4965_UCODE_API_MIN,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002271 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winkler073d3f52008-04-21 15:41:52 -07002272 .eeprom_size = IWL4965_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07002273 .eeprom_ver = EEPROM_4965_EEPROM_VERSION,
2274 .eeprom_calib_ver = EEPROM_4965_TX_POWER_VERSION,
Assaf Krauss6bc913b2008-03-11 16:17:18 -07002275 .ops = &iwl4965_ops,
Wey-Yi Guy88804e22009-10-09 13:20:28 -07002276 .num_of_queues = IWL49_NUM_QUEUES,
2277 .num_of_ampdu_queues = IWL49_NUM_AMPDU_QUEUES,
Assaf Krauss1ea87392008-03-18 14:57:50 -07002278 .mod_params = &iwl4965_mod_params,
Daniel C Halperinb2617932009-08-13 13:30:59 -07002279 .use_isr_legacy = true,
2280 .ht_greenfield_support = false,
Johannes Berg96d8c6a2009-09-11 10:50:37 -07002281 .broken_powersave = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07002282 .led_compensation = 61,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07002283 .chain_noise_num_beacons = IWL4965_CAL_NUM_BEACONS,
Tomas Winkler82b9a122008-03-04 18:09:30 -08002284};
2285
Tomas Winklerd16dc482008-07-11 11:53:38 +08002286/* Module firmware */
Reinette Chatrea0987a82008-12-02 12:14:06 -08002287MODULE_FIRMWARE(IWL4965_MODULE_FIRMWARE(IWL4965_UCODE_API_MAX));
Tomas Winklerd16dc482008-07-11 11:53:38 +08002288
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002289module_param_named(antenna, iwl4965_mod_params.antenna, int, S_IRUGO);
Assaf Krauss1ea87392008-03-18 14:57:50 -07002290MODULE_PARM_DESC(antenna, "select antenna (1=Main, 2=Aux, default 0 [both])");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002291module_param_named(swcrypto, iwl4965_mod_params.sw_crypto, int, S_IRUGO);
Niels de Vos61a2d072008-07-31 00:07:23 -07002292MODULE_PARM_DESC(swcrypto, "using crypto in software (default 0 [hardware])");
Assaf Krauss1ea87392008-03-18 14:57:50 -07002293module_param_named(
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002294 disable_hw_scan, iwl4965_mod_params.disable_hw_scan, int, S_IRUGO);
Assaf Krauss1ea87392008-03-18 14:57:50 -07002295MODULE_PARM_DESC(disable_hw_scan, "disable hardware scanning (default 0)");
2296
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002297module_param_named(queues_num, iwl4965_mod_params.num_of_queues, int, S_IRUGO);
Assaf Krauss1ea87392008-03-18 14:57:50 -07002298MODULE_PARM_DESC(queues_num, "number of hw queues.");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002299/* 11n */
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002300module_param_named(11n_disable, iwl4965_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08002301MODULE_PARM_DESC(11n_disable, "disable 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002302module_param_named(amsdu_size_8K, iwl4965_mod_params.amsdu_size_8K,
2303 int, S_IRUGO);
Assaf Krauss1ea87392008-03-18 14:57:50 -07002304MODULE_PARM_DESC(amsdu_size_8K, "enable 8K amsdu size");
Ron Rindjunsky49779292008-06-30 17:23:21 +08002305
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07002306module_param_named(fw_restart4965, iwl4965_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08002307MODULE_PARM_DESC(fw_restart4965, "restart firmware in case of error");