blob: 5e7a02df18bbe29c5681974bb85d0ae9d896192c [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
Avi Kivity2ce49532010-07-26 14:37:46 +030049#define ByteOp (1<<16) /* 8-bit operands. */
Avi Kivity6aa8b732006-12-10 02:21:36 -080050/* Destination operand type. */
Avi Kivity2ce49532010-07-26 14:37:46 +030051#define ImplicitOps (1<<17) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<17) /* Register operand. */
53#define DstMem (3<<17) /* Memory operand. */
54#define DstAcc (4<<17) /* Destination Accumulator */
55#define DstDI (5<<17) /* Destination is in ES:(E)DI */
56#define DstMem64 (6<<17) /* 64bit memory operand */
57#define DstMask (7<<17)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
Avi Kivity2ce49532010-07-26 14:37:46 +030085#define GroupMask 0x0f /* Group number stored in bits 0:3 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Avi Kivity047a4812010-07-26 14:37:47 +030087#define Undefined (1<<25) /* No Such Instruction */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020088#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020089#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030090#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010091/* Source 2 operand type */
92#define Src2None (0<<29)
93#define Src2CL (1<<29)
94#define Src2ImmByte (2<<29)
95#define Src2One (3<<29)
96#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080097
Avi Kivityea9ef042010-07-29 15:11:34 +030098#define X2(x) x, x
99#define X3(x) X2(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300100#define X4(x) X2(x), X2(x)
Avi Kivityea9ef042010-07-29 15:11:34 +0300101#define X5(x) X4(x), x
Avi Kivity83babbc2010-07-26 14:37:39 +0300102#define X6(x) X4(x), X2(x)
103#define X7(x) X4(x), X3(x)
104#define X8(x) X4(x), X4(x)
105#define X16(x) X8(x), X8(x)
106
Avi Kivity43bb19c2008-01-18 12:46:50 +0200107enum {
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300108 NoGrp, Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200109};
110
Avi Kivityd65b1de2010-07-29 15:11:35 +0300111struct opcode {
112 u32 flags;
Avi Kivity120df892010-07-29 15:11:39 +0300113 union {
114 struct opcode *group;
115 struct group_dual *gdual;
116 } u;
117};
118
119struct group_dual {
120 struct opcode mod012[8];
121 struct opcode mod3[8];
Avi Kivityd65b1de2010-07-29 15:11:35 +0300122};
123
Avi Kivityfd853312010-07-29 15:11:36 +0300124#define D(_y) { .flags = (_y) }
125#define N D(0)
Avi Kivity120df892010-07-29 15:11:39 +0300126#define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
127#define GD(_f, _g) { .flags = ((_f) | Group | GroupDual), .u.gdual = (_g) }
Avi Kivityfd853312010-07-29 15:11:36 +0300128
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300129static struct opcode group1[] = {
130 X7(D(Lock)), N
131};
132
Avi Kivity99880c52010-07-29 15:11:41 +0300133static struct opcode group1A[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300134 D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
Avi Kivity99880c52010-07-29 15:11:41 +0300135};
136
Avi Kivityee70ea32010-07-29 15:11:42 +0300137static struct opcode group3[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300138 D(DstMem | SrcImm | ModRM), D(DstMem | SrcImm | ModRM),
139 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
140 X4(D(Undefined)),
Avi Kivityee70ea32010-07-29 15:11:42 +0300141};
142
Avi Kivity591c9d22010-07-29 15:11:43 +0300143static struct opcode group4[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300144 D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
145 N, N, N, N, N, N,
Avi Kivity591c9d22010-07-29 15:11:43 +0300146};
147
Avi Kivityb67f9f02010-07-29 15:11:44 +0300148static struct opcode group5[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300149 D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
150 D(SrcMem | ModRM | Stack), N,
151 D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
152 D(SrcMem | ModRM | Stack), N,
Avi Kivityb67f9f02010-07-29 15:11:44 +0300153};
154
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300155static struct group_dual group7 = { {
Avi Kivity42a1c522010-07-29 15:11:37 +0300156 N, N, D(ModRM | SrcMem | Priv), D(ModRM | SrcMem | Priv),
157 D(SrcNone | ModRM | DstMem | Mov), N,
158 D(SrcMem16 | ModRM | Mov | Priv), D(SrcMem | ModRM | ByteOp | Priv),
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300159}, {
160 D(SrcNone | ModRM | Priv), N, N, D(SrcNone | ModRM | Priv),
161 D(SrcNone | ModRM | DstMem | Mov), N,
162 D(SrcMem16 | ModRM | Mov | Priv), N,
163} };
164
165static struct opcode group_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300166 [Group8*8] =
167 N, N, N, N,
168 D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
169 D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
170 [Group9*8] =
171 N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
172};
173
174static struct opcode group2_table[] = {
Avi Kivity42a1c522010-07-29 15:11:37 +0300175 [Group9*8] =
176 N, N, N, N, N, N, N, N,
177};
178
Avi Kivityd65b1de2010-07-29 15:11:35 +0300179static struct opcode opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800180 /* 0x00 - 0x07 */
Avi Kivityfd853312010-07-29 15:11:36 +0300181 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
182 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
183 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
184 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0x08 - 0x0F */
Avi Kivityfd853312010-07-29 15:11:36 +0300186 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
187 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
188 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
189 D(ImplicitOps | Stack | No64), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800190 /* 0x10 - 0x17 */
Avi Kivityfd853312010-07-29 15:11:36 +0300191 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
192 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
193 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
194 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800195 /* 0x18 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300196 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
197 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
198 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
199 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800200 /* 0x20 - 0x27 */
Avi Kivityfd853312010-07-29 15:11:36 +0300201 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
202 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
203 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800204 /* 0x28 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300205 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
206 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
207 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800208 /* 0x30 - 0x37 */
Avi Kivityfd853312010-07-29 15:11:36 +0300209 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
210 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
211 D(ByteOp | DstAcc | SrcImmByte), D(DstAcc | SrcImm), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800212 /* 0x38 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300213 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
214 D(ByteOp | DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
215 D(ByteOp | DstAcc | SrcImm), D(DstAcc | SrcImm),
216 N, N,
Avi Kivity749358a2010-07-26 14:37:40 +0300217 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300218 X16(D(DstReg)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300219 /* 0x50 - 0x57 */
Avi Kivityfd853312010-07-29 15:11:36 +0300220 X8(D(SrcReg | Stack)),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300221 /* 0x58 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300222 X8(D(DstReg | Stack)),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700223 /* 0x60 - 0x67 */
Avi Kivityfd853312010-07-29 15:11:36 +0300224 D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
225 N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
226 N, N, N, N,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700227 /* 0x68 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300228 D(SrcImm | Mov | Stack), N, D(SrcImmByte | Mov | Stack), N,
229 D(DstDI | ByteOp | Mov | String), D(DstDI | Mov | String), /* insb, insw/insd */
230 D(SrcSI | ByteOp | ImplicitOps | String), D(SrcSI | ImplicitOps | String), /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300231 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300232 X16(D(SrcImmByte)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800233 /* 0x80 - 0x87 */
Avi Kivity5b92b5f2010-07-29 15:11:40 +0300234 G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
235 G(DstMem | SrcImm | ModRM | Group, group1),
236 G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
237 G(DstMem | SrcImmByte | ModRM | Group, group1),
Avi Kivityfd853312010-07-29 15:11:36 +0300238 D(ByteOp | DstMem | SrcReg | ModRM), D(DstMem | SrcReg | ModRM),
239 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800240 /* 0x88 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300241 D(ByteOp | DstMem | SrcReg | ModRM | Mov), D(DstMem | SrcReg | ModRM | Mov),
242 D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem | ModRM | Mov),
243 D(DstMem | SrcNone | ModRM | Mov), D(ModRM | DstReg),
Avi Kivity99880c52010-07-29 15:11:41 +0300244 D(ImplicitOps | SrcMem16 | ModRM), G(0, group1A),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300245 /* 0x90 - 0x97 */
Avi Kivityfd853312010-07-29 15:11:36 +0300246 D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg), D(DstReg),
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300247 /* 0x98 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300248 N, N, D(SrcImmFAddr | No64), N,
249 D(ImplicitOps | Stack), D(ImplicitOps | Stack), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800250 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300251 D(ByteOp | DstAcc | SrcMem | Mov | MemAbs), D(DstAcc | SrcMem | Mov | MemAbs),
252 D(ByteOp | DstMem | SrcAcc | Mov | MemAbs), D(DstMem | SrcAcc | Mov | MemAbs),
253 D(ByteOp | SrcSI | DstDI | Mov | String), D(SrcSI | DstDI | Mov | String),
254 D(ByteOp | SrcSI | DstDI | String), D(SrcSI | DstDI | String),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800255 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300256 D(DstAcc | SrcImmByte | ByteOp), D(DstAcc | SrcImm), D(ByteOp | DstDI | Mov | String), D(DstDI | Mov | String),
257 D(ByteOp | SrcSI | DstAcc | Mov | String), D(SrcSI | DstAcc | Mov | String),
258 D(ByteOp | DstDI | String), D(DstDI | String),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300259 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300260 X8(D(ByteOp | DstReg | SrcImm | Mov)),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300261 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300262 X8(D(DstReg | SrcImm | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800263 /* 0xC0 - 0xC7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300264 D(ByteOp | DstMem | SrcImm | ModRM), D(DstMem | SrcImmByte | ModRM),
265 N, D(ImplicitOps | Stack), N, N,
266 D(ByteOp | DstMem | SrcImm | ModRM | Mov), D(DstMem | SrcImm | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800267 /* 0xC8 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300268 N, N, N, D(ImplicitOps | Stack),
269 D(ImplicitOps), D(SrcImmByte), D(ImplicitOps | No64), D(ImplicitOps),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800270 /* 0xD0 - 0xD7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300271 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
272 D(ByteOp | DstMem | SrcImplicit | ModRM), D(DstMem | SrcImplicit | ModRM),
273 N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800274 /* 0xD8 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300275 N, N, N, N, N, N, N, N,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300276 /* 0xE0 - 0xE7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300277 N, N, N, N,
278 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
279 D(ByteOp | SrcImmUByte | DstAcc), D(SrcImmUByte | DstAcc),
Nitin A Kamble098c9372007-08-19 11:00:36 +0300280 /* 0xE8 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300281 D(SrcImm | Stack), D(SrcImm | ImplicitOps),
282 D(SrcImmFAddr | No64), D(SrcImmByte | ImplicitOps),
283 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
284 D(SrcNone | ByteOp | DstAcc), D(SrcNone | DstAcc),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800285 /* 0xF0 - 0xF7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300286 N, N, N, N,
Avi Kivityee70ea32010-07-29 15:11:42 +0300287 D(ImplicitOps | Priv), D(ImplicitOps), G(ByteOp, group3), G(0, group3),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800288 /* 0xF8 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300289 D(ImplicitOps), N, D(ImplicitOps), D(ImplicitOps),
Avi Kivityb67f9f02010-07-29 15:11:44 +0300290 D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800291};
292
Avi Kivityd65b1de2010-07-29 15:11:35 +0300293static struct opcode twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800294 /* 0x00 - 0x0F */
Avi Kivity2f3a9bc2010-07-29 15:11:45 +0300295 N, GD(0, &group7), N, N,
Avi Kivityfd853312010-07-29 15:11:36 +0300296 N, D(ImplicitOps), D(ImplicitOps | Priv), N,
297 D(ImplicitOps | Priv), D(ImplicitOps | Priv), N, N,
298 N, D(ImplicitOps | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800299 /* 0x10 - 0x1F */
Avi Kivityfd853312010-07-29 15:11:36 +0300300 N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800301 /* 0x20 - 0x2F */
Avi Kivityfd853312010-07-29 15:11:36 +0300302 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
303 D(ModRM | ImplicitOps | Priv), D(ModRM | Priv),
304 N, N, N, N,
305 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800306 /* 0x30 - 0x3F */
Avi Kivityfd853312010-07-29 15:11:36 +0300307 D(ImplicitOps | Priv), N, D(ImplicitOps | Priv), N,
308 D(ImplicitOps), D(ImplicitOps | Priv), N, N,
309 N, N, N, N, N, N, N, N,
Avi Kivitybe8eacd2010-07-26 14:37:44 +0300310 /* 0x40 - 0x4F */
Avi Kivityfd853312010-07-29 15:11:36 +0300311 X16(D(DstReg | SrcMem | ModRM | Mov)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800312 /* 0x50 - 0x5F */
Avi Kivityfd853312010-07-29 15:11:36 +0300313 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800314 /* 0x60 - 0x6F */
Avi Kivityfd853312010-07-29 15:11:36 +0300315 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800316 /* 0x70 - 0x7F */
Avi Kivityfd853312010-07-29 15:11:36 +0300317 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800318 /* 0x80 - 0x8F */
Avi Kivityfd853312010-07-29 15:11:36 +0300319 X16(D(SrcImm)),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800320 /* 0x90 - 0x9F */
Avi Kivityfd853312010-07-29 15:11:36 +0300321 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800322 /* 0xA0 - 0xA7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300323 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
324 N, D(DstMem | SrcReg | ModRM | BitOp),
325 D(DstMem | SrcReg | Src2ImmByte | ModRM),
326 D(DstMem | SrcReg | Src2CL | ModRM), N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800327 /* 0xA8 - 0xAF */
Avi Kivityfd853312010-07-29 15:11:36 +0300328 D(ImplicitOps | Stack), D(ImplicitOps | Stack),
329 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
330 D(DstMem | SrcReg | Src2ImmByte | ModRM),
331 D(DstMem | SrcReg | Src2CL | ModRM),
332 D(ModRM), N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800333 /* 0xB0 - 0xB7 */
Avi Kivityfd853312010-07-29 15:11:36 +0300334 D(ByteOp | DstMem | SrcReg | ModRM | Lock), D(DstMem | SrcReg | ModRM | Lock),
335 N, D(DstMem | SrcReg | ModRM | BitOp | Lock),
336 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
337 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800338 /* 0xB8 - 0xBF */
Avi Kivityfd853312010-07-29 15:11:36 +0300339 N, N,
340 D(Group | Group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
341 N, N, D(ByteOp | DstReg | SrcMem | ModRM | Mov),
342 D(DstReg | SrcMem16 | ModRM | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800343 /* 0xC0 - 0xCF */
Avi Kivityfd853312010-07-29 15:11:36 +0300344 N, N, N, D(DstMem | SrcReg | ModRM | Mov),
345 N, N, N, D(Group | GroupDual | Group9),
346 N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800347 /* 0xD0 - 0xDF */
Avi Kivityfd853312010-07-29 15:11:36 +0300348 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800349 /* 0xE0 - 0xEF */
Avi Kivityfd853312010-07-29 15:11:36 +0300350 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800351 /* 0xF0 - 0xFF */
Avi Kivityfd853312010-07-29 15:11:36 +0300352 N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
Avi Kivity6aa8b732006-12-10 02:21:36 -0800353};
354
Avi Kivityfd853312010-07-29 15:11:36 +0300355#undef D
356#undef N
Avi Kivity120df892010-07-29 15:11:39 +0300357#undef G
358#undef GD
Avi Kivityfd853312010-07-29 15:11:36 +0300359
Avi Kivity6aa8b732006-12-10 02:21:36 -0800360/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200361#define EFLG_ID (1<<21)
362#define EFLG_VIP (1<<20)
363#define EFLG_VIF (1<<19)
364#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200365#define EFLG_VM (1<<17)
366#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200367#define EFLG_IOPL (3<<12)
368#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800369#define EFLG_OF (1<<11)
370#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200371#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200372#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800373#define EFLG_SF (1<<7)
374#define EFLG_ZF (1<<6)
375#define EFLG_AF (1<<4)
376#define EFLG_PF (1<<2)
377#define EFLG_CF (1<<0)
378
Mohammed Gamal62bd4302010-07-28 12:38:40 +0300379#define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
380#define EFLG_RESERVED_ONE_MASK 2
381
Avi Kivity6aa8b732006-12-10 02:21:36 -0800382/*
383 * Instruction emulation:
384 * Most instructions are emulated directly via a fragment of inline assembly
385 * code. This allows us to save/restore EFLAGS and thus very easily pick up
386 * any modified flags.
387 */
388
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800389#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800390#define _LO32 "k" /* force 32-bit operand */
391#define _STK "%%rsp" /* stack pointer */
392#elif defined(__i386__)
393#define _LO32 "" /* force 32-bit operand */
394#define _STK "%%esp" /* stack pointer */
395#endif
396
397/*
398 * These EFLAGS bits are restored from saved value during emulation, and
399 * any changes are written back to the saved value after emulation.
400 */
401#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
402
403/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200404#define _PRE_EFLAGS(_sav, _msk, _tmp) \
405 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
406 "movl %"_sav",%"_LO32 _tmp"; " \
407 "push %"_tmp"; " \
408 "push %"_tmp"; " \
409 "movl %"_msk",%"_LO32 _tmp"; " \
410 "andl %"_LO32 _tmp",("_STK"); " \
411 "pushf; " \
412 "notl %"_LO32 _tmp"; " \
413 "andl %"_LO32 _tmp",("_STK"); " \
414 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
415 "pop %"_tmp"; " \
416 "orl %"_LO32 _tmp",("_STK"); " \
417 "popf; " \
418 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800419
420/* After executing instruction: write-back necessary bits in EFLAGS. */
421#define _POST_EFLAGS(_sav, _msk, _tmp) \
422 /* _sav |= EFLAGS & _msk; */ \
423 "pushf; " \
424 "pop %"_tmp"; " \
425 "andl %"_msk",%"_LO32 _tmp"; " \
426 "orl %"_LO32 _tmp",%"_sav"; "
427
Avi Kivitydda96d82008-11-26 15:14:10 +0200428#ifdef CONFIG_X86_64
429#define ON64(x) x
430#else
431#define ON64(x)
432#endif
433
Avi Kivity6b7ad612008-11-26 15:30:45 +0200434#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
435 do { \
436 __asm__ __volatile__ ( \
437 _PRE_EFLAGS("0", "4", "2") \
438 _op _suffix " %"_x"3,%1; " \
439 _POST_EFLAGS("0", "4", "2") \
440 : "=m" (_eflags), "=m" ((_dst).val), \
441 "=&r" (_tmp) \
442 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200443 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200444
445
Avi Kivity6aa8b732006-12-10 02:21:36 -0800446/* Raw emulation: instruction has two explicit operands. */
447#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200448 do { \
449 unsigned long _tmp; \
450 \
451 switch ((_dst).bytes) { \
452 case 2: \
453 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
454 break; \
455 case 4: \
456 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
457 break; \
458 case 8: \
459 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
460 break; \
461 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800462 } while (0)
463
464#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
465 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200466 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400467 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800468 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200469 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800470 break; \
471 default: \
472 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
473 _wx, _wy, _lx, _ly, _qx, _qy); \
474 break; \
475 } \
476 } while (0)
477
478/* Source operand is byte-sized and may be restricted to just %cl. */
479#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
480 __emulate_2op(_op, _src, _dst, _eflags, \
481 "b", "c", "b", "c", "b", "c", "b", "c")
482
483/* Source operand is byte, word, long or quad sized. */
484#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
485 __emulate_2op(_op, _src, _dst, _eflags, \
486 "b", "q", "w", "r", _LO32, "r", "", "r")
487
488/* Source operand is word, long or quad sized. */
489#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
490 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
491 "w", "r", _LO32, "r", "", "r")
492
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100493/* Instruction has three operands and one operand is stored in ECX register */
494#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
495 do { \
496 unsigned long _tmp; \
497 _type _clv = (_cl).val; \
498 _type _srcv = (_src).val; \
499 _type _dstv = (_dst).val; \
500 \
501 __asm__ __volatile__ ( \
502 _PRE_EFLAGS("0", "5", "2") \
503 _op _suffix " %4,%1 \n" \
504 _POST_EFLAGS("0", "5", "2") \
505 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
506 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
507 ); \
508 \
509 (_cl).val = (unsigned long) _clv; \
510 (_src).val = (unsigned long) _srcv; \
511 (_dst).val = (unsigned long) _dstv; \
512 } while (0)
513
514#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
515 do { \
516 switch ((_dst).bytes) { \
517 case 2: \
518 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
519 "w", unsigned short); \
520 break; \
521 case 4: \
522 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
523 "l", unsigned int); \
524 break; \
525 case 8: \
526 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
527 "q", unsigned long)); \
528 break; \
529 } \
530 } while (0)
531
Avi Kivitydda96d82008-11-26 15:14:10 +0200532#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800533 do { \
534 unsigned long _tmp; \
535 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200536 __asm__ __volatile__ ( \
537 _PRE_EFLAGS("0", "3", "2") \
538 _op _suffix " %1; " \
539 _POST_EFLAGS("0", "3", "2") \
540 : "=m" (_eflags), "+m" ((_dst).val), \
541 "=&r" (_tmp) \
542 : "i" (EFLAGS_MASK)); \
543 } while (0)
544
545/* Instruction has only one explicit operand (no source operand). */
546#define emulate_1op(_op, _dst, _eflags) \
547 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400548 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200549 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
550 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
551 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
552 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800553 } \
554 } while (0)
555
Avi Kivity6aa8b732006-12-10 02:21:36 -0800556/* Fetch next part of the instruction being emulated. */
557#define insn_fetch(_type, _size, _eip) \
558({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200559 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200560 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800561 goto done; \
562 (_eip) += (_size); \
563 (_type)_x; \
564})
565
Gleb Natapov414e6272010-04-28 19:15:26 +0300566#define insn_fetch_arr(_arr, _size, _eip) \
567({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
568 if (rc != X86EMUL_CONTINUE) \
569 goto done; \
570 (_eip) += (_size); \
571})
572
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800573static inline unsigned long ad_mask(struct decode_cache *c)
574{
575 return (1UL << (c->ad_bytes << 3)) - 1;
576}
577
Avi Kivity6aa8b732006-12-10 02:21:36 -0800578/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800579static inline unsigned long
580address_mask(struct decode_cache *c, unsigned long reg)
581{
582 if (c->ad_bytes == sizeof(unsigned long))
583 return reg;
584 else
585 return reg & ad_mask(c);
586}
587
588static inline unsigned long
589register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
590{
591 return base + address_mask(c, reg);
592}
593
Harvey Harrison7a9572752008-02-19 07:40:41 -0800594static inline void
595register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
596{
597 if (c->ad_bytes == sizeof(unsigned long))
598 *reg += inc;
599 else
600 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
601}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800602
Harvey Harrison7a9572752008-02-19 07:40:41 -0800603static inline void jmp_rel(struct decode_cache *c, int rel)
604{
605 register_address_increment(c, &c->eip, rel);
606}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300607
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300608static void set_seg_override(struct decode_cache *c, int seg)
609{
610 c->has_seg_override = true;
611 c->seg_override = seg;
612}
613
Gleb Natapov79168fd2010-04-28 19:15:30 +0300614static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
615 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300616{
617 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
618 return 0;
619
Gleb Natapov79168fd2010-04-28 19:15:30 +0300620 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300621}
622
623static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300624 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300625 struct decode_cache *c)
626{
627 if (!c->has_seg_override)
628 return 0;
629
Gleb Natapov79168fd2010-04-28 19:15:30 +0300630 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300631}
632
Gleb Natapov79168fd2010-04-28 19:15:30 +0300633static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
634 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300635{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300636 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300637}
638
Gleb Natapov79168fd2010-04-28 19:15:30 +0300639static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
640 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300641{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300642 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300643}
644
Gleb Natapov54b84862010-04-28 19:15:44 +0300645static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
646 u32 error, bool valid)
647{
648 ctxt->exception = vec;
649 ctxt->error_code = error;
650 ctxt->error_code_valid = valid;
651 ctxt->restart = false;
652}
653
654static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
655{
656 emulate_exception(ctxt, GP_VECTOR, err, true);
657}
658
659static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
660 int err)
661{
662 ctxt->cr2 = addr;
663 emulate_exception(ctxt, PF_VECTOR, err, true);
664}
665
666static void emulate_ud(struct x86_emulate_ctxt *ctxt)
667{
668 emulate_exception(ctxt, UD_VECTOR, 0, false);
669}
670
671static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
672{
673 emulate_exception(ctxt, TS_VECTOR, err, true);
674}
675
Avi Kivity62266862007-11-20 13:15:52 +0200676static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
677 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300678 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200679{
680 struct fetch_cache *fc = &ctxt->decode.fetch;
681 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300682 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200683
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300684 if (eip == fc->end) {
685 cur_size = fc->end - fc->start;
686 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
687 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
688 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900689 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200690 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300691 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200692 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300693 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900694 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200695}
696
697static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
698 struct x86_emulate_ops *ops,
699 unsigned long eip, void *dest, unsigned size)
700{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900701 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200702
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200703 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200704 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200705 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200706 while (size--) {
707 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900708 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200709 return rc;
710 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900711 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200712}
713
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000714/*
715 * Given the 'reg' portion of a ModRM byte, and a register block, return a
716 * pointer into the block that addresses the relevant register.
717 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
718 */
719static void *decode_register(u8 modrm_reg, unsigned long *regs,
720 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800721{
722 void *p;
723
724 p = &regs[modrm_reg];
725 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
726 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
727 return p;
728}
729
730static int read_descriptor(struct x86_emulate_ctxt *ctxt,
731 struct x86_emulate_ops *ops,
732 void *ptr,
733 u16 *size, unsigned long *address, int op_bytes)
734{
735 int rc;
736
737 if (op_bytes == 2)
738 op_bytes = 3;
739 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300740 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200741 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900742 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800743 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300744 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200745 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800746 return rc;
747}
748
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300749static int test_cc(unsigned int condition, unsigned int flags)
750{
751 int rc = 0;
752
753 switch ((condition & 15) >> 1) {
754 case 0: /* o */
755 rc |= (flags & EFLG_OF);
756 break;
757 case 1: /* b/c/nae */
758 rc |= (flags & EFLG_CF);
759 break;
760 case 2: /* z/e */
761 rc |= (flags & EFLG_ZF);
762 break;
763 case 3: /* be/na */
764 rc |= (flags & (EFLG_CF|EFLG_ZF));
765 break;
766 case 4: /* s */
767 rc |= (flags & EFLG_SF);
768 break;
769 case 5: /* p/pe */
770 rc |= (flags & EFLG_PF);
771 break;
772 case 7: /* le/ng */
773 rc |= (flags & EFLG_ZF);
774 /* fall through */
775 case 6: /* l/nge */
776 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
777 break;
778 }
779
780 /* Odd condition identifiers (lsb == 1) have inverted sense. */
781 return (!!rc ^ (condition & 1));
782}
783
Avi Kivity3c118e22007-10-31 10:27:04 +0200784static void decode_register_operand(struct operand *op,
785 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200786 int inhibit_bytereg)
787{
Avi Kivity33615aa2007-10-31 11:15:56 +0200788 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200789 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200790
791 if (!(c->d & ModRM))
792 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200793 op->type = OP_REG;
794 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200795 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200796 op->val = *(u8 *)op->ptr;
797 op->bytes = 1;
798 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200799 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200800 op->bytes = c->op_bytes;
801 switch (op->bytes) {
802 case 2:
803 op->val = *(u16 *)op->ptr;
804 break;
805 case 4:
806 op->val = *(u32 *)op->ptr;
807 break;
808 case 8:
809 op->val = *(u64 *) op->ptr;
810 break;
811 }
812 }
813 op->orig_val = op->val;
814}
815
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200816static int decode_modrm(struct x86_emulate_ctxt *ctxt,
817 struct x86_emulate_ops *ops)
818{
819 struct decode_cache *c = &ctxt->decode;
820 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700821 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900822 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200823
824 if (c->rex_prefix) {
825 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
826 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
827 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
828 }
829
830 c->modrm = insn_fetch(u8, 1, c->eip);
831 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
832 c->modrm_reg |= (c->modrm & 0x38) >> 3;
833 c->modrm_rm |= (c->modrm & 0x07);
834 c->modrm_ea = 0;
835 c->use_modrm_ea = 1;
836
837 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300838 c->modrm_ptr = decode_register(c->modrm_rm,
839 c->regs, c->d & ByteOp);
840 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200841 return rc;
842 }
843
844 if (c->ad_bytes == 2) {
845 unsigned bx = c->regs[VCPU_REGS_RBX];
846 unsigned bp = c->regs[VCPU_REGS_RBP];
847 unsigned si = c->regs[VCPU_REGS_RSI];
848 unsigned di = c->regs[VCPU_REGS_RDI];
849
850 /* 16-bit ModR/M decode. */
851 switch (c->modrm_mod) {
852 case 0:
853 if (c->modrm_rm == 6)
854 c->modrm_ea += insn_fetch(u16, 2, c->eip);
855 break;
856 case 1:
857 c->modrm_ea += insn_fetch(s8, 1, c->eip);
858 break;
859 case 2:
860 c->modrm_ea += insn_fetch(u16, 2, c->eip);
861 break;
862 }
863 switch (c->modrm_rm) {
864 case 0:
865 c->modrm_ea += bx + si;
866 break;
867 case 1:
868 c->modrm_ea += bx + di;
869 break;
870 case 2:
871 c->modrm_ea += bp + si;
872 break;
873 case 3:
874 c->modrm_ea += bp + di;
875 break;
876 case 4:
877 c->modrm_ea += si;
878 break;
879 case 5:
880 c->modrm_ea += di;
881 break;
882 case 6:
883 if (c->modrm_mod != 0)
884 c->modrm_ea += bp;
885 break;
886 case 7:
887 c->modrm_ea += bx;
888 break;
889 }
890 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
891 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300892 if (!c->has_seg_override)
893 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200894 c->modrm_ea = (u16)c->modrm_ea;
895 } else {
896 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700897 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200898 sib = insn_fetch(u8, 1, c->eip);
899 index_reg |= (sib >> 3) & 7;
900 base_reg |= sib & 7;
901 scale = sib >> 6;
902
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700903 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
904 c->modrm_ea += insn_fetch(s32, 4, c->eip);
905 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200906 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700907 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200908 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700909 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
910 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700911 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700912 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200913 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200914 switch (c->modrm_mod) {
915 case 0:
916 if (c->modrm_rm == 5)
917 c->modrm_ea += insn_fetch(s32, 4, c->eip);
918 break;
919 case 1:
920 c->modrm_ea += insn_fetch(s8, 1, c->eip);
921 break;
922 case 2:
923 c->modrm_ea += insn_fetch(s32, 4, c->eip);
924 break;
925 }
926 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200927done:
928 return rc;
929}
930
931static int decode_abs(struct x86_emulate_ctxt *ctxt,
932 struct x86_emulate_ops *ops)
933{
934 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900935 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200936
937 switch (c->ad_bytes) {
938 case 2:
939 c->modrm_ea = insn_fetch(u16, 2, c->eip);
940 break;
941 case 4:
942 c->modrm_ea = insn_fetch(u32, 4, c->eip);
943 break;
944 case 8:
945 c->modrm_ea = insn_fetch(u64, 8, c->eip);
946 break;
947 }
948done:
949 return rc;
950}
951
Avi Kivity6aa8b732006-12-10 02:21:36 -0800952int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200953x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800954{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200955 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900956 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800957 int mode = ctxt->mode;
Avi Kivity120df892010-07-29 15:11:39 +0300958 int def_op_bytes, def_ad_bytes, group, dual, goffset;
959 struct opcode opcode, *g_mod012, *g_mod3;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800960
Gleb Natapov5cd21912010-03-18 15:20:26 +0200961 /* we cannot decode insn before we complete previous rep insn */
962 WARN_ON(ctxt->restart);
963
Gleb Natapov063db062010-03-18 15:20:06 +0200964 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300965 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300966 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967
968 switch (mode) {
969 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200970 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800971 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200972 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800973 break;
974 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200975 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800976 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800977#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800978 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200979 def_op_bytes = 4;
980 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 break;
982#endif
983 default:
984 return -1;
985 }
986
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200987 c->op_bytes = def_op_bytes;
988 c->ad_bytes = def_ad_bytes;
989
Avi Kivity6aa8b732006-12-10 02:21:36 -0800990 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200991 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200992 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800993 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200994 /* switch between 2/4 bytes */
995 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996 break;
997 case 0x67: /* address-size override */
998 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200999 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001000 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001001 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001002 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001003 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001004 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001005 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001006 case 0x2e: /* CS override */
1007 case 0x36: /* SS override */
1008 case 0x3e: /* DS override */
1009 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001010 break;
1011 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001013 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001015 case 0x40 ... 0x4f: /* REX */
1016 if (mode != X86EMUL_MODE_PROT64)
1017 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001018 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001019 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001021 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001023 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001024 c->rep_prefix = REPNE_PREFIX;
1025 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001026 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001027 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001029 default:
1030 goto done_prefixes;
1031 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001032
1033 /* Any legacy prefix after a REX prefix nullifies its effect. */
1034
Avi Kivity33615aa2007-10-31 11:15:56 +02001035 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036 }
1037
1038done_prefixes:
1039
1040 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001041 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001042 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001043 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044
1045 /* Opcode byte(s). */
Avi Kivity120df892010-07-29 15:11:39 +03001046 opcode = opcode_table[c->b];
1047 if (opcode.flags == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001048 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001049 if (c->b == 0x0f) {
1050 c->twobyte = 1;
1051 c->b = insn_fetch(u8, 1, c->eip);
Avi Kivity120df892010-07-29 15:11:39 +03001052 opcode = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001053 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001054 }
Avi Kivity120df892010-07-29 15:11:39 +03001055 c->d = opcode.flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001056
Avi Kivitye09d0822008-01-18 12:38:59 +02001057 if (c->d & Group) {
1058 group = c->d & GroupMask;
Avi Kivity52811d72010-07-26 14:37:48 +03001059 dual = c->d & GroupDual;
Avi Kivitye09d0822008-01-18 12:38:59 +02001060 c->modrm = insn_fetch(u8, 1, c->eip);
1061 --c->eip;
1062
Avi Kivity120df892010-07-29 15:11:39 +03001063 if (group) {
1064 g_mod012 = g_mod3 = &group_table[group * 8];
1065 if (c->d & GroupDual)
1066 g_mod3 = &group2_table[group * 8];
1067 } else {
1068 if (c->d & GroupDual) {
1069 g_mod012 = opcode.u.gdual->mod012;
1070 g_mod3 = opcode.u.gdual->mod3;
1071 } else
1072 g_mod012 = g_mod3 = opcode.u.group;
1073 }
1074
Avi Kivity52811d72010-07-26 14:37:48 +03001075 c->d &= ~(Group | GroupDual | GroupMask);
Avi Kivity120df892010-07-29 15:11:39 +03001076
1077 goffset = (c->modrm >> 3) & 7;
1078
1079 if ((c->modrm >> 6) == 3)
1080 opcode = g_mod3[goffset];
Avi Kivitye09d0822008-01-18 12:38:59 +02001081 else
Avi Kivity120df892010-07-29 15:11:39 +03001082 opcode = g_mod012[goffset];
1083 c->d |= opcode.flags;
Avi Kivitye09d0822008-01-18 12:38:59 +02001084 }
1085
1086 /* Unrecognised? */
Avi Kivity047a4812010-07-26 14:37:47 +03001087 if (c->d == 0 || (c->d & Undefined)) {
Avi Kivitye09d0822008-01-18 12:38:59 +02001088 DPRINTF("Cannot emulate %02x\n", c->b);
1089 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001090 }
1091
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001092 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1093 c->op_bytes = 8;
1094
Avi Kivity6aa8b732006-12-10 02:21:36 -08001095 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001096 if (c->d & ModRM)
1097 rc = decode_modrm(ctxt, ops);
1098 else if (c->d & MemAbs)
1099 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001100 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001101 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001102
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001103 if (!c->has_seg_override)
1104 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001105
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001106 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001107 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001108
1109 if (c->ad_bytes != 8)
1110 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001111
1112 if (c->rip_relative)
1113 c->modrm_ea += c->eip;
1114
Avi Kivity6aa8b732006-12-10 02:21:36 -08001115 /*
1116 * Decode and fetch the source operand: register, memory
1117 * or immediate.
1118 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001119 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001120 case SrcNone:
1121 break;
1122 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001123 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001124 break;
1125 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001126 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001127 goto srcmem_common;
1128 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001129 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001130 goto srcmem_common;
1131 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001132 c->src.bytes = (c->d & ByteOp) ? 1 :
1133 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001134 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001135 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001136 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001137 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001138 /*
1139 * For instructions with a ModR/M byte, switch to register
1140 * access if Mod = 3.
1141 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001142 if ((c->d & ModRM) && c->modrm_mod == 3) {
1143 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001144 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001145 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001146 break;
1147 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001148 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001149 c->src.ptr = (unsigned long *)c->modrm_ea;
1150 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001151 break;
1152 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001153 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001154 c->src.type = OP_IMM;
1155 c->src.ptr = (unsigned long *)c->eip;
1156 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1157 if (c->src.bytes == 8)
1158 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001159 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001160 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001161 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001162 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001163 break;
1164 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001165 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001166 break;
1167 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001168 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001169 break;
1170 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001171 if ((c->d & SrcMask) == SrcImmU) {
1172 switch (c->src.bytes) {
1173 case 1:
1174 c->src.val &= 0xff;
1175 break;
1176 case 2:
1177 c->src.val &= 0xffff;
1178 break;
1179 case 4:
1180 c->src.val &= 0xffffffff;
1181 break;
1182 }
1183 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001184 break;
1185 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001186 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001187 c->src.type = OP_IMM;
1188 c->src.ptr = (unsigned long *)c->eip;
1189 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001190 if ((c->d & SrcMask) == SrcImmByte)
1191 c->src.val = insn_fetch(s8, 1, c->eip);
1192 else
1193 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001194 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001195 case SrcAcc:
1196 c->src.type = OP_REG;
1197 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1198 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1199 switch (c->src.bytes) {
1200 case 1:
1201 c->src.val = *(u8 *)c->src.ptr;
1202 break;
1203 case 2:
1204 c->src.val = *(u16 *)c->src.ptr;
1205 break;
1206 case 4:
1207 c->src.val = *(u32 *)c->src.ptr;
1208 break;
1209 case 8:
1210 c->src.val = *(u64 *)c->src.ptr;
1211 break;
1212 }
1213 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001214 case SrcOne:
1215 c->src.bytes = 1;
1216 c->src.val = 1;
1217 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001218 case SrcSI:
1219 c->src.type = OP_MEM;
1220 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1221 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001222 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001223 c->regs[VCPU_REGS_RSI]);
1224 c->src.val = 0;
1225 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001226 case SrcImmFAddr:
1227 c->src.type = OP_IMM;
1228 c->src.ptr = (unsigned long *)c->eip;
1229 c->src.bytes = c->op_bytes + 2;
1230 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1231 break;
1232 case SrcMemFAddr:
1233 c->src.type = OP_MEM;
1234 c->src.ptr = (unsigned long *)c->modrm_ea;
1235 c->src.bytes = c->op_bytes + 2;
1236 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001237 }
1238
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001239 /*
1240 * Decode and fetch the second source operand: register, memory
1241 * or immediate.
1242 */
1243 switch (c->d & Src2Mask) {
1244 case Src2None:
1245 break;
1246 case Src2CL:
1247 c->src2.bytes = 1;
1248 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1249 break;
1250 case Src2ImmByte:
1251 c->src2.type = OP_IMM;
1252 c->src2.ptr = (unsigned long *)c->eip;
1253 c->src2.bytes = 1;
1254 c->src2.val = insn_fetch(u8, 1, c->eip);
1255 break;
1256 case Src2One:
1257 c->src2.bytes = 1;
1258 c->src2.val = 1;
1259 break;
1260 }
1261
Avi Kivity038e51d2007-01-22 20:40:40 -08001262 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001263 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001264 case ImplicitOps:
1265 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001266 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001267 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001268 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001269 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001270 break;
1271 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001272 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001273 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001274 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001275 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001276 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001277 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001278 break;
1279 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001280 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001281 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001282 if ((c->d & DstMask) == DstMem64)
1283 c->dst.bytes = 8;
1284 else
1285 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001286 c->dst.val = 0;
1287 if (c->d & BitOp) {
1288 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1289
1290 c->dst.ptr = (void *)c->dst.ptr +
1291 (c->src.val & mask) / 8;
1292 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001293 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001294 case DstAcc:
1295 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001296 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001297 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001298 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001299 case 1:
1300 c->dst.val = *(u8 *)c->dst.ptr;
1301 break;
1302 case 2:
1303 c->dst.val = *(u16 *)c->dst.ptr;
1304 break;
1305 case 4:
1306 c->dst.val = *(u32 *)c->dst.ptr;
1307 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001308 case 8:
1309 c->dst.val = *(u64 *)c->dst.ptr;
1310 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001311 }
1312 c->dst.orig_val = c->dst.val;
1313 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001314 case DstDI:
1315 c->dst.type = OP_MEM;
1316 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1317 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001318 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001319 c->regs[VCPU_REGS_RDI]);
1320 c->dst.val = 0;
1321 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001322 }
1323
1324done:
1325 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1326}
1327
Gleb Natapov9de41572010-04-28 19:15:22 +03001328static int read_emulated(struct x86_emulate_ctxt *ctxt,
1329 struct x86_emulate_ops *ops,
1330 unsigned long addr, void *dest, unsigned size)
1331{
1332 int rc;
1333 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001334 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001335
1336 while (size) {
1337 int n = min(size, 8u);
1338 size -= n;
1339 if (mc->pos < mc->end)
1340 goto read_cached;
1341
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001342 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1343 ctxt->vcpu);
1344 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001345 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001346 if (rc != X86EMUL_CONTINUE)
1347 return rc;
1348 mc->end += n;
1349
1350 read_cached:
1351 memcpy(dest, mc->data + mc->pos, n);
1352 mc->pos += n;
1353 dest += n;
1354 addr += n;
1355 }
1356 return X86EMUL_CONTINUE;
1357}
1358
Gleb Natapov7b262e92010-03-18 15:20:27 +02001359static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1360 struct x86_emulate_ops *ops,
1361 unsigned int size, unsigned short port,
1362 void *dest)
1363{
1364 struct read_cache *rc = &ctxt->decode.io_read;
1365
1366 if (rc->pos == rc->end) { /* refill pio read ahead */
1367 struct decode_cache *c = &ctxt->decode;
1368 unsigned int in_page, n;
1369 unsigned int count = c->rep_prefix ?
1370 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1371 in_page = (ctxt->eflags & EFLG_DF) ?
1372 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1373 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1374 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1375 count);
1376 if (n == 0)
1377 n = 1;
1378 rc->pos = rc->end = 0;
1379 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1380 return 0;
1381 rc->end = n * size;
1382 }
1383
1384 memcpy(dest, rc->data + rc->pos, size);
1385 rc->pos += size;
1386 return 1;
1387}
1388
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001389static u32 desc_limit_scaled(struct desc_struct *desc)
1390{
1391 u32 limit = get_desc_limit(desc);
1392
1393 return desc->g ? (limit << 12) | 0xfff : limit;
1394}
1395
1396static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1397 struct x86_emulate_ops *ops,
1398 u16 selector, struct desc_ptr *dt)
1399{
1400 if (selector & 1 << 2) {
1401 struct desc_struct desc;
1402 memset (dt, 0, sizeof *dt);
1403 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1404 return;
1405
1406 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1407 dt->address = get_desc_base(&desc);
1408 } else
1409 ops->get_gdt(dt, ctxt->vcpu);
1410}
1411
1412/* allowed just for 8 bytes segments */
1413static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1414 struct x86_emulate_ops *ops,
1415 u16 selector, struct desc_struct *desc)
1416{
1417 struct desc_ptr dt;
1418 u16 index = selector >> 3;
1419 int ret;
1420 u32 err;
1421 ulong addr;
1422
1423 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1424
1425 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001426 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001427 return X86EMUL_PROPAGATE_FAULT;
1428 }
1429 addr = dt.address + index * 8;
1430 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1431 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001432 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001433
1434 return ret;
1435}
1436
1437/* allowed just for 8 bytes segments */
1438static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1439 struct x86_emulate_ops *ops,
1440 u16 selector, struct desc_struct *desc)
1441{
1442 struct desc_ptr dt;
1443 u16 index = selector >> 3;
1444 u32 err;
1445 ulong addr;
1446 int ret;
1447
1448 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1449
1450 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001451 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001452 return X86EMUL_PROPAGATE_FAULT;
1453 }
1454
1455 addr = dt.address + index * 8;
1456 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1457 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001458 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001459
1460 return ret;
1461}
1462
1463static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1464 struct x86_emulate_ops *ops,
1465 u16 selector, int seg)
1466{
1467 struct desc_struct seg_desc;
1468 u8 dpl, rpl, cpl;
1469 unsigned err_vec = GP_VECTOR;
1470 u32 err_code = 0;
1471 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1472 int ret;
1473
1474 memset(&seg_desc, 0, sizeof seg_desc);
1475
1476 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1477 || ctxt->mode == X86EMUL_MODE_REAL) {
1478 /* set real mode segment descriptor */
1479 set_desc_base(&seg_desc, selector << 4);
1480 set_desc_limit(&seg_desc, 0xffff);
1481 seg_desc.type = 3;
1482 seg_desc.p = 1;
1483 seg_desc.s = 1;
1484 goto load;
1485 }
1486
1487 /* NULL selector is not valid for TR, CS and SS */
1488 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1489 && null_selector)
1490 goto exception;
1491
1492 /* TR should be in GDT only */
1493 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1494 goto exception;
1495
1496 if (null_selector) /* for NULL selector skip all following checks */
1497 goto load;
1498
1499 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1500 if (ret != X86EMUL_CONTINUE)
1501 return ret;
1502
1503 err_code = selector & 0xfffc;
1504 err_vec = GP_VECTOR;
1505
1506 /* can't load system descriptor into segment selecor */
1507 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1508 goto exception;
1509
1510 if (!seg_desc.p) {
1511 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1512 goto exception;
1513 }
1514
1515 rpl = selector & 3;
1516 dpl = seg_desc.dpl;
1517 cpl = ops->cpl(ctxt->vcpu);
1518
1519 switch (seg) {
1520 case VCPU_SREG_SS:
1521 /*
1522 * segment is not a writable data segment or segment
1523 * selector's RPL != CPL or segment selector's RPL != CPL
1524 */
1525 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1526 goto exception;
1527 break;
1528 case VCPU_SREG_CS:
1529 if (!(seg_desc.type & 8))
1530 goto exception;
1531
1532 if (seg_desc.type & 4) {
1533 /* conforming */
1534 if (dpl > cpl)
1535 goto exception;
1536 } else {
1537 /* nonconforming */
1538 if (rpl > cpl || dpl != cpl)
1539 goto exception;
1540 }
1541 /* CS(RPL) <- CPL */
1542 selector = (selector & 0xfffc) | cpl;
1543 break;
1544 case VCPU_SREG_TR:
1545 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1546 goto exception;
1547 break;
1548 case VCPU_SREG_LDTR:
1549 if (seg_desc.s || seg_desc.type != 2)
1550 goto exception;
1551 break;
1552 default: /* DS, ES, FS, or GS */
1553 /*
1554 * segment is not a data or readable code segment or
1555 * ((segment is a data or nonconforming code segment)
1556 * and (both RPL and CPL > DPL))
1557 */
1558 if ((seg_desc.type & 0xa) == 0x8 ||
1559 (((seg_desc.type & 0xc) != 0xc) &&
1560 (rpl > dpl && cpl > dpl)))
1561 goto exception;
1562 break;
1563 }
1564
1565 if (seg_desc.s) {
1566 /* mark segment as accessed */
1567 seg_desc.type |= 1;
1568 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1569 if (ret != X86EMUL_CONTINUE)
1570 return ret;
1571 }
1572load:
1573 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1574 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1575 return X86EMUL_CONTINUE;
1576exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001577 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001578 return X86EMUL_PROPAGATE_FAULT;
1579}
1580
Wei Yongjunc37eda12010-06-15 09:03:33 +08001581static inline int writeback(struct x86_emulate_ctxt *ctxt,
1582 struct x86_emulate_ops *ops)
1583{
1584 int rc;
1585 struct decode_cache *c = &ctxt->decode;
1586 u32 err;
1587
1588 switch (c->dst.type) {
1589 case OP_REG:
1590 /* The 4-byte case *is* correct:
1591 * in 64-bit mode we zero-extend.
1592 */
1593 switch (c->dst.bytes) {
1594 case 1:
1595 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1596 break;
1597 case 2:
1598 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1599 break;
1600 case 4:
1601 *c->dst.ptr = (u32)c->dst.val;
1602 break; /* 64b: zero-ext */
1603 case 8:
1604 *c->dst.ptr = c->dst.val;
1605 break;
1606 }
1607 break;
1608 case OP_MEM:
1609 if (c->lock_prefix)
1610 rc = ops->cmpxchg_emulated(
1611 (unsigned long)c->dst.ptr,
1612 &c->dst.orig_val,
1613 &c->dst.val,
1614 c->dst.bytes,
1615 &err,
1616 ctxt->vcpu);
1617 else
1618 rc = ops->write_emulated(
1619 (unsigned long)c->dst.ptr,
1620 &c->dst.val,
1621 c->dst.bytes,
1622 &err,
1623 ctxt->vcpu);
1624 if (rc == X86EMUL_PROPAGATE_FAULT)
1625 emulate_pf(ctxt,
1626 (unsigned long)c->dst.ptr, err);
1627 if (rc != X86EMUL_CONTINUE)
1628 return rc;
1629 break;
1630 case OP_NONE:
1631 /* no writeback */
1632 break;
1633 default:
1634 break;
1635 }
1636 return X86EMUL_CONTINUE;
1637}
1638
Gleb Natapov79168fd2010-04-28 19:15:30 +03001639static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1640 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001641{
1642 struct decode_cache *c = &ctxt->decode;
1643
1644 c->dst.type = OP_MEM;
1645 c->dst.bytes = c->op_bytes;
1646 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001647 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001648 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001649 c->regs[VCPU_REGS_RSP]);
1650}
1651
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001652static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001653 struct x86_emulate_ops *ops,
1654 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001655{
1656 struct decode_cache *c = &ctxt->decode;
1657 int rc;
1658
Gleb Natapov79168fd2010-04-28 19:15:30 +03001659 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001660 c->regs[VCPU_REGS_RSP]),
1661 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001662 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001663 return rc;
1664
Avi Kivity350f69d2009-01-05 11:12:40 +02001665 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001666 return rc;
1667}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001668
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001669static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1670 struct x86_emulate_ops *ops,
1671 void *dest, int len)
1672{
1673 int rc;
1674 unsigned long val, change_mask;
1675 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001676 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001677
1678 rc = emulate_pop(ctxt, ops, &val, len);
1679 if (rc != X86EMUL_CONTINUE)
1680 return rc;
1681
1682 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1683 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1684
1685 switch(ctxt->mode) {
1686 case X86EMUL_MODE_PROT64:
1687 case X86EMUL_MODE_PROT32:
1688 case X86EMUL_MODE_PROT16:
1689 if (cpl == 0)
1690 change_mask |= EFLG_IOPL;
1691 if (cpl <= iopl)
1692 change_mask |= EFLG_IF;
1693 break;
1694 case X86EMUL_MODE_VM86:
1695 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001696 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001697 return X86EMUL_PROPAGATE_FAULT;
1698 }
1699 change_mask |= EFLG_IF;
1700 break;
1701 default: /* real mode */
1702 change_mask |= (EFLG_IOPL | EFLG_IF);
1703 break;
1704 }
1705
1706 *(unsigned long *)dest =
1707 (ctxt->eflags & ~change_mask) | (val & change_mask);
1708
1709 return rc;
1710}
1711
Gleb Natapov79168fd2010-04-28 19:15:30 +03001712static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1713 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001714{
1715 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001716
Gleb Natapov79168fd2010-04-28 19:15:30 +03001717 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001718
Gleb Natapov79168fd2010-04-28 19:15:30 +03001719 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001720}
1721
1722static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1723 struct x86_emulate_ops *ops, int seg)
1724{
1725 struct decode_cache *c = &ctxt->decode;
1726 unsigned long selector;
1727 int rc;
1728
1729 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001730 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001731 return rc;
1732
Gleb Natapov2e873022010-03-18 15:20:18 +02001733 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001734 return rc;
1735}
1736
Wei Yongjunc37eda12010-06-15 09:03:33 +08001737static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001738 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001739{
1740 struct decode_cache *c = &ctxt->decode;
1741 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001742 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001743 int reg = VCPU_REGS_RAX;
1744
1745 while (reg <= VCPU_REGS_RDI) {
1746 (reg == VCPU_REGS_RSP) ?
1747 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1748
Gleb Natapov79168fd2010-04-28 19:15:30 +03001749 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001750
1751 rc = writeback(ctxt, ops);
1752 if (rc != X86EMUL_CONTINUE)
1753 return rc;
1754
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001755 ++reg;
1756 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001757
1758 /* Disable writeback. */
1759 c->dst.type = OP_NONE;
1760
1761 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001762}
1763
1764static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1765 struct x86_emulate_ops *ops)
1766{
1767 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001768 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001769 int reg = VCPU_REGS_RDI;
1770
1771 while (reg >= VCPU_REGS_RAX) {
1772 if (reg == VCPU_REGS_RSP) {
1773 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1774 c->op_bytes);
1775 --reg;
1776 }
1777
1778 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001779 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001780 break;
1781 --reg;
1782 }
1783 return rc;
1784}
1785
Mohammed Gamal62bd4302010-07-28 12:38:40 +03001786static int emulate_iret_real(struct x86_emulate_ctxt *ctxt,
1787 struct x86_emulate_ops *ops)
1788{
1789 struct decode_cache *c = &ctxt->decode;
1790 int rc = X86EMUL_CONTINUE;
1791 unsigned long temp_eip = 0;
1792 unsigned long temp_eflags = 0;
1793 unsigned long cs = 0;
1794 unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
1795 EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
1796 EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
1797 unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
1798
1799 /* TODO: Add stack limit check */
1800
1801 rc = emulate_pop(ctxt, ops, &temp_eip, c->op_bytes);
1802
1803 if (rc != X86EMUL_CONTINUE)
1804 return rc;
1805
1806 if (temp_eip & ~0xffff) {
1807 emulate_gp(ctxt, 0);
1808 return X86EMUL_PROPAGATE_FAULT;
1809 }
1810
1811 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
1812
1813 if (rc != X86EMUL_CONTINUE)
1814 return rc;
1815
1816 rc = emulate_pop(ctxt, ops, &temp_eflags, c->op_bytes);
1817
1818 if (rc != X86EMUL_CONTINUE)
1819 return rc;
1820
1821 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
1822
1823 if (rc != X86EMUL_CONTINUE)
1824 return rc;
1825
1826 c->eip = temp_eip;
1827
1828
1829 if (c->op_bytes == 4)
1830 ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
1831 else if (c->op_bytes == 2) {
1832 ctxt->eflags &= ~0xffff;
1833 ctxt->eflags |= temp_eflags;
1834 }
1835
1836 ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
1837 ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
1838
1839 return rc;
1840}
1841
1842static inline int emulate_iret(struct x86_emulate_ctxt *ctxt,
1843 struct x86_emulate_ops* ops)
1844{
1845 switch(ctxt->mode) {
1846 case X86EMUL_MODE_REAL:
1847 return emulate_iret_real(ctxt, ops);
1848 case X86EMUL_MODE_VM86:
1849 case X86EMUL_MODE_PROT16:
1850 case X86EMUL_MODE_PROT32:
1851 case X86EMUL_MODE_PROT64:
1852 default:
1853 /* iret from protected mode unimplemented yet */
1854 return X86EMUL_UNHANDLEABLE;
1855 }
1856}
1857
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001858static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1859 struct x86_emulate_ops *ops)
1860{
1861 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001862
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001863 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001864}
1865
Laurent Vivier05f086f2007-09-24 11:10:55 +02001866static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001867{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001868 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001869 switch (c->modrm_reg) {
1870 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001871 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001872 break;
1873 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001874 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001875 break;
1876 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001877 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001878 break;
1879 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001880 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001881 break;
1882 case 4: /* sal/shl */
1883 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001884 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001885 break;
1886 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001887 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001888 break;
1889 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001890 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001891 break;
1892 }
1893}
1894
1895static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001896 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001897{
1898 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001899
1900 switch (c->modrm_reg) {
1901 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001902 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001903 break;
1904 case 2: /* not */
1905 c->dst.val = ~c->dst.val;
1906 break;
1907 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001908 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001909 break;
1910 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001911 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001912 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001913 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001914}
1915
1916static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001917 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001918{
1919 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001920
1921 switch (c->modrm_reg) {
1922 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001923 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001924 break;
1925 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001926 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001927 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001928 case 2: /* call near abs */ {
1929 long int old_eip;
1930 old_eip = c->eip;
1931 c->eip = c->src.val;
1932 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001933 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001934 break;
1935 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001936 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001937 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001938 break;
1939 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001940 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001941 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001942 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001943 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001944}
1945
1946static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001947 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001948{
1949 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001950 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001951
1952 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1953 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001954 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1955 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001956 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001957 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001958 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1959 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001960
Laurent Vivier05f086f2007-09-24 11:10:55 +02001961 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001962 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001963 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001964}
1965
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001966static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1967 struct x86_emulate_ops *ops)
1968{
1969 struct decode_cache *c = &ctxt->decode;
1970 int rc;
1971 unsigned long cs;
1972
1973 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001974 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001975 return rc;
1976 if (c->op_bytes == 4)
1977 c->eip = (u32)c->eip;
1978 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001979 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001980 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001981 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001982 return rc;
1983}
1984
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001985static inline void
1986setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001987 struct x86_emulate_ops *ops, struct desc_struct *cs,
1988 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001989{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001990 memset(cs, 0, sizeof(struct desc_struct));
1991 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1992 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001993
1994 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001995 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001996 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001997 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001998 cs->type = 0x0b; /* Read, Execute, Accessed */
1999 cs->s = 1;
2000 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002001 cs->p = 1;
2002 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002003
Gleb Natapov79168fd2010-04-28 19:15:30 +03002004 set_desc_base(ss, 0); /* flat segment */
2005 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002006 ss->g = 1; /* 4kb granularity */
2007 ss->s = 1;
2008 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002009 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002010 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002011 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002012}
2013
2014static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002015emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002016{
2017 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002018 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002019 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002020 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002021
2022 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002023 if (ctxt->mode == X86EMUL_MODE_REAL ||
2024 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002025 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002026 return X86EMUL_PROPAGATE_FAULT;
2027 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002028
Gleb Natapov79168fd2010-04-28 19:15:30 +03002029 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002030
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002031 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002032 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002033 cs_sel = (u16)(msr_data & 0xfffc);
2034 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002035
2036 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002037 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002038 cs.l = 1;
2039 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002040 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2041 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2042 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2043 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002044
2045 c->regs[VCPU_REGS_RCX] = c->eip;
2046 if (is_long_mode(ctxt->vcpu)) {
2047#ifdef CONFIG_X86_64
2048 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
2049
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002050 ops->get_msr(ctxt->vcpu,
2051 ctxt->mode == X86EMUL_MODE_PROT64 ?
2052 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002053 c->eip = msr_data;
2054
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002055 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002056 ctxt->eflags &= ~(msr_data | EFLG_RF);
2057#endif
2058 } else {
2059 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002060 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002061 c->eip = (u32)msr_data;
2062
2063 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
2064 }
2065
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002066 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02002067}
2068
Andre Przywara8c604352009-06-18 12:56:01 +02002069static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002070emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02002071{
2072 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002073 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002074 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002075 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02002076
Gleb Natapova0044752010-02-10 14:21:31 +02002077 /* inject #GP if in real mode */
2078 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002079 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002080 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002081 }
2082
2083 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2084 * Therefore, we inject an #UD.
2085 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002086 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002087 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002088 return X86EMUL_PROPAGATE_FAULT;
2089 }
Andre Przywara8c604352009-06-18 12:56:01 +02002090
Gleb Natapov79168fd2010-04-28 19:15:30 +03002091 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002092
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002093 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002094 switch (ctxt->mode) {
2095 case X86EMUL_MODE_PROT32:
2096 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002097 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002098 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002099 }
2100 break;
2101 case X86EMUL_MODE_PROT64:
2102 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002103 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002104 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002105 }
2106 break;
2107 }
2108
2109 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002110 cs_sel = (u16)msr_data;
2111 cs_sel &= ~SELECTOR_RPL_MASK;
2112 ss_sel = cs_sel + 8;
2113 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002114 if (ctxt->mode == X86EMUL_MODE_PROT64
2115 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002116 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002117 cs.l = 1;
2118 }
2119
Gleb Natapov79168fd2010-04-28 19:15:30 +03002120 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2121 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2122 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2123 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002124
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002125 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002126 c->eip = msr_data;
2127
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002128 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002129 c->regs[VCPU_REGS_RSP] = msr_data;
2130
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002131 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002132}
2133
Andre Przywara4668f052009-06-18 12:56:02 +02002134static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002135emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002136{
2137 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002138 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002139 u64 msr_data;
2140 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002141 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002142
Gleb Natapova0044752010-02-10 14:21:31 +02002143 /* inject #GP if in real mode or Virtual 8086 mode */
2144 if (ctxt->mode == X86EMUL_MODE_REAL ||
2145 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002146 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002147 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002148 }
2149
Gleb Natapov79168fd2010-04-28 19:15:30 +03002150 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002151
2152 if ((c->rex_prefix & 0x8) != 0x0)
2153 usermode = X86EMUL_MODE_PROT64;
2154 else
2155 usermode = X86EMUL_MODE_PROT32;
2156
2157 cs.dpl = 3;
2158 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002159 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002160 switch (usermode) {
2161 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002162 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002163 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002164 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002165 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002166 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002167 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002168 break;
2169 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002170 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002171 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002172 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002173 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002174 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002175 ss_sel = cs_sel + 8;
2176 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002177 cs.l = 1;
2178 break;
2179 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002180 cs_sel |= SELECTOR_RPL_MASK;
2181 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002182
Gleb Natapov79168fd2010-04-28 19:15:30 +03002183 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2184 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2185 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2186 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002187
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002188 c->eip = c->regs[VCPU_REGS_RDX];
2189 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002190
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002191 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002192}
2193
Gleb Natapov9c537242010-03-18 15:20:05 +02002194static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2195 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002196{
2197 int iopl;
2198 if (ctxt->mode == X86EMUL_MODE_REAL)
2199 return false;
2200 if (ctxt->mode == X86EMUL_MODE_VM86)
2201 return true;
2202 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002203 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002204}
2205
2206static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2207 struct x86_emulate_ops *ops,
2208 u16 port, u16 len)
2209{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002210 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002211 int r;
2212 u16 io_bitmap_ptr;
2213 u8 perm, bit_idx = port & 0x7;
2214 unsigned mask = (1 << len) - 1;
2215
Gleb Natapov79168fd2010-04-28 19:15:30 +03002216 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2217 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002218 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002219 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002220 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002221 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2222 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002223 if (r != X86EMUL_CONTINUE)
2224 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002225 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002226 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002227 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2228 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002229 if (r != X86EMUL_CONTINUE)
2230 return false;
2231 if ((perm >> bit_idx) & mask)
2232 return false;
2233 return true;
2234}
2235
2236static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2237 struct x86_emulate_ops *ops,
2238 u16 port, u16 len)
2239{
Gleb Natapov9c537242010-03-18 15:20:05 +02002240 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002241 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2242 return false;
2243 return true;
2244}
2245
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002246static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2247 struct x86_emulate_ops *ops,
2248 struct tss_segment_16 *tss)
2249{
2250 struct decode_cache *c = &ctxt->decode;
2251
2252 tss->ip = c->eip;
2253 tss->flag = ctxt->eflags;
2254 tss->ax = c->regs[VCPU_REGS_RAX];
2255 tss->cx = c->regs[VCPU_REGS_RCX];
2256 tss->dx = c->regs[VCPU_REGS_RDX];
2257 tss->bx = c->regs[VCPU_REGS_RBX];
2258 tss->sp = c->regs[VCPU_REGS_RSP];
2259 tss->bp = c->regs[VCPU_REGS_RBP];
2260 tss->si = c->regs[VCPU_REGS_RSI];
2261 tss->di = c->regs[VCPU_REGS_RDI];
2262
2263 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2264 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2265 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2266 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2267 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2268}
2269
2270static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2271 struct x86_emulate_ops *ops,
2272 struct tss_segment_16 *tss)
2273{
2274 struct decode_cache *c = &ctxt->decode;
2275 int ret;
2276
2277 c->eip = tss->ip;
2278 ctxt->eflags = tss->flag | 2;
2279 c->regs[VCPU_REGS_RAX] = tss->ax;
2280 c->regs[VCPU_REGS_RCX] = tss->cx;
2281 c->regs[VCPU_REGS_RDX] = tss->dx;
2282 c->regs[VCPU_REGS_RBX] = tss->bx;
2283 c->regs[VCPU_REGS_RSP] = tss->sp;
2284 c->regs[VCPU_REGS_RBP] = tss->bp;
2285 c->regs[VCPU_REGS_RSI] = tss->si;
2286 c->regs[VCPU_REGS_RDI] = tss->di;
2287
2288 /*
2289 * SDM says that segment selectors are loaded before segment
2290 * descriptors
2291 */
2292 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2293 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2294 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2295 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2296 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2297
2298 /*
2299 * Now load segment descriptors. If fault happenes at this stage
2300 * it is handled in a context of new task
2301 */
2302 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2303 if (ret != X86EMUL_CONTINUE)
2304 return ret;
2305 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2306 if (ret != X86EMUL_CONTINUE)
2307 return ret;
2308 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2309 if (ret != X86EMUL_CONTINUE)
2310 return ret;
2311 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2312 if (ret != X86EMUL_CONTINUE)
2313 return ret;
2314 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2315 if (ret != X86EMUL_CONTINUE)
2316 return ret;
2317
2318 return X86EMUL_CONTINUE;
2319}
2320
2321static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2322 struct x86_emulate_ops *ops,
2323 u16 tss_selector, u16 old_tss_sel,
2324 ulong old_tss_base, struct desc_struct *new_desc)
2325{
2326 struct tss_segment_16 tss_seg;
2327 int ret;
2328 u32 err, new_tss_base = get_desc_base(new_desc);
2329
2330 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2331 &err);
2332 if (ret == X86EMUL_PROPAGATE_FAULT) {
2333 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002334 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002335 return ret;
2336 }
2337
2338 save_state_to_tss16(ctxt, ops, &tss_seg);
2339
2340 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2341 &err);
2342 if (ret == X86EMUL_PROPAGATE_FAULT) {
2343 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002344 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002345 return ret;
2346 }
2347
2348 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2349 &err);
2350 if (ret == X86EMUL_PROPAGATE_FAULT) {
2351 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002352 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002353 return ret;
2354 }
2355
2356 if (old_tss_sel != 0xffff) {
2357 tss_seg.prev_task_link = old_tss_sel;
2358
2359 ret = ops->write_std(new_tss_base,
2360 &tss_seg.prev_task_link,
2361 sizeof tss_seg.prev_task_link,
2362 ctxt->vcpu, &err);
2363 if (ret == X86EMUL_PROPAGATE_FAULT) {
2364 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002365 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002366 return ret;
2367 }
2368 }
2369
2370 return load_state_from_tss16(ctxt, ops, &tss_seg);
2371}
2372
2373static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2374 struct x86_emulate_ops *ops,
2375 struct tss_segment_32 *tss)
2376{
2377 struct decode_cache *c = &ctxt->decode;
2378
2379 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2380 tss->eip = c->eip;
2381 tss->eflags = ctxt->eflags;
2382 tss->eax = c->regs[VCPU_REGS_RAX];
2383 tss->ecx = c->regs[VCPU_REGS_RCX];
2384 tss->edx = c->regs[VCPU_REGS_RDX];
2385 tss->ebx = c->regs[VCPU_REGS_RBX];
2386 tss->esp = c->regs[VCPU_REGS_RSP];
2387 tss->ebp = c->regs[VCPU_REGS_RBP];
2388 tss->esi = c->regs[VCPU_REGS_RSI];
2389 tss->edi = c->regs[VCPU_REGS_RDI];
2390
2391 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2392 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2393 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2394 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2395 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2396 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2397 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2398}
2399
2400static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2401 struct x86_emulate_ops *ops,
2402 struct tss_segment_32 *tss)
2403{
2404 struct decode_cache *c = &ctxt->decode;
2405 int ret;
2406
Gleb Natapov0f122442010-04-28 19:15:31 +03002407 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002408 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002409 return X86EMUL_PROPAGATE_FAULT;
2410 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002411 c->eip = tss->eip;
2412 ctxt->eflags = tss->eflags | 2;
2413 c->regs[VCPU_REGS_RAX] = tss->eax;
2414 c->regs[VCPU_REGS_RCX] = tss->ecx;
2415 c->regs[VCPU_REGS_RDX] = tss->edx;
2416 c->regs[VCPU_REGS_RBX] = tss->ebx;
2417 c->regs[VCPU_REGS_RSP] = tss->esp;
2418 c->regs[VCPU_REGS_RBP] = tss->ebp;
2419 c->regs[VCPU_REGS_RSI] = tss->esi;
2420 c->regs[VCPU_REGS_RDI] = tss->edi;
2421
2422 /*
2423 * SDM says that segment selectors are loaded before segment
2424 * descriptors
2425 */
2426 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2427 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2428 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2429 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2430 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2431 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2432 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2433
2434 /*
2435 * Now load segment descriptors. If fault happenes at this stage
2436 * it is handled in a context of new task
2437 */
2438 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2439 if (ret != X86EMUL_CONTINUE)
2440 return ret;
2441 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2442 if (ret != X86EMUL_CONTINUE)
2443 return ret;
2444 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2445 if (ret != X86EMUL_CONTINUE)
2446 return ret;
2447 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2448 if (ret != X86EMUL_CONTINUE)
2449 return ret;
2450 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2451 if (ret != X86EMUL_CONTINUE)
2452 return ret;
2453 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2454 if (ret != X86EMUL_CONTINUE)
2455 return ret;
2456 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2457 if (ret != X86EMUL_CONTINUE)
2458 return ret;
2459
2460 return X86EMUL_CONTINUE;
2461}
2462
2463static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2464 struct x86_emulate_ops *ops,
2465 u16 tss_selector, u16 old_tss_sel,
2466 ulong old_tss_base, struct desc_struct *new_desc)
2467{
2468 struct tss_segment_32 tss_seg;
2469 int ret;
2470 u32 err, new_tss_base = get_desc_base(new_desc);
2471
2472 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2473 &err);
2474 if (ret == X86EMUL_PROPAGATE_FAULT) {
2475 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002476 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002477 return ret;
2478 }
2479
2480 save_state_to_tss32(ctxt, ops, &tss_seg);
2481
2482 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2483 &err);
2484 if (ret == X86EMUL_PROPAGATE_FAULT) {
2485 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002486 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002487 return ret;
2488 }
2489
2490 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2491 &err);
2492 if (ret == X86EMUL_PROPAGATE_FAULT) {
2493 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002494 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002495 return ret;
2496 }
2497
2498 if (old_tss_sel != 0xffff) {
2499 tss_seg.prev_task_link = old_tss_sel;
2500
2501 ret = ops->write_std(new_tss_base,
2502 &tss_seg.prev_task_link,
2503 sizeof tss_seg.prev_task_link,
2504 ctxt->vcpu, &err);
2505 if (ret == X86EMUL_PROPAGATE_FAULT) {
2506 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002507 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002508 return ret;
2509 }
2510 }
2511
2512 return load_state_from_tss32(ctxt, ops, &tss_seg);
2513}
2514
2515static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002516 struct x86_emulate_ops *ops,
2517 u16 tss_selector, int reason,
2518 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002519{
2520 struct desc_struct curr_tss_desc, next_tss_desc;
2521 int ret;
2522 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2523 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002524 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002525 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002526
2527 /* FIXME: old_tss_base == ~0 ? */
2528
2529 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2530 if (ret != X86EMUL_CONTINUE)
2531 return ret;
2532 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2533 if (ret != X86EMUL_CONTINUE)
2534 return ret;
2535
2536 /* FIXME: check that next_tss_desc is tss */
2537
2538 if (reason != TASK_SWITCH_IRET) {
2539 if ((tss_selector & 3) > next_tss_desc.dpl ||
2540 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002541 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002542 return X86EMUL_PROPAGATE_FAULT;
2543 }
2544 }
2545
Gleb Natapovceffb452010-03-18 15:20:19 +02002546 desc_limit = desc_limit_scaled(&next_tss_desc);
2547 if (!next_tss_desc.p ||
2548 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2549 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002550 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002551 return X86EMUL_PROPAGATE_FAULT;
2552 }
2553
2554 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2555 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2556 write_segment_descriptor(ctxt, ops, old_tss_sel,
2557 &curr_tss_desc);
2558 }
2559
2560 if (reason == TASK_SWITCH_IRET)
2561 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2562
2563 /* set back link to prev task only if NT bit is set in eflags
2564 note that old_tss_sel is not used afetr this point */
2565 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2566 old_tss_sel = 0xffff;
2567
2568 if (next_tss_desc.type & 8)
2569 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2570 old_tss_base, &next_tss_desc);
2571 else
2572 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2573 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002574 if (ret != X86EMUL_CONTINUE)
2575 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002576
2577 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2578 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2579
2580 if (reason != TASK_SWITCH_IRET) {
2581 next_tss_desc.type |= (1 << 1); /* set busy flag */
2582 write_segment_descriptor(ctxt, ops, tss_selector,
2583 &next_tss_desc);
2584 }
2585
2586 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2587 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2588 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2589
Jan Kiszkae269fb22010-04-14 15:51:09 +02002590 if (has_error_code) {
2591 struct decode_cache *c = &ctxt->decode;
2592
2593 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2594 c->lock_prefix = 0;
2595 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002596 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002597 }
2598
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002599 return ret;
2600}
2601
2602int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2603 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002604 u16 tss_selector, int reason,
2605 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002606{
2607 struct decode_cache *c = &ctxt->decode;
2608 int rc;
2609
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002610 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002611 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002612
Jan Kiszkae269fb22010-04-14 15:51:09 +02002613 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2614 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002615
2616 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002617 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002618 if (rc == X86EMUL_CONTINUE)
2619 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002620 }
2621
Gleb Natapov19d04432010-04-15 12:29:50 +03002622 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002623}
2624
Gleb Natapova682e352010-03-18 15:20:21 +02002625static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002626 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002627{
2628 struct decode_cache *c = &ctxt->decode;
2629 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2630
Gleb Natapovd9271122010-03-18 15:20:22 +02002631 register_address_increment(c, &c->regs[reg], df * op->bytes);
2632 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002633}
2634
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002635int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002636x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002637{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002638 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002639 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002640 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002641 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002642
Gleb Natapov9de41572010-04-28 19:15:22 +03002643 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002644
Gleb Natapov1161624f12010-02-11 14:43:14 +02002645 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002646 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002647 goto done;
2648 }
2649
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002650 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002651 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002652 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002653 goto done;
2654 }
2655
Gleb Natapove92805a2010-02-10 14:21:35 +02002656 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002657 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002658 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002659 goto done;
2660 }
2661
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002662 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002663 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002664 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002665 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002666 string_done:
2667 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002668 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002669 goto done;
2670 }
2671 /* The second termination condition only applies for REPE
2672 * and REPNE. Test if the repeat string operation prefix is
2673 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2674 * corresponding termination condition according to:
2675 * - if REPE/REPZ and ZF = 0 then done
2676 * - if REPNE/REPNZ and ZF = 1 then done
2677 */
2678 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002679 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002680 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002681 ((ctxt->eflags & EFLG_ZF) == 0))
2682 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002683 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002684 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2685 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002686 }
Gleb Natapov063db062010-03-18 15:20:06 +02002687 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002688 }
2689
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002690 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002691 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002692 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002693 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002694 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002695 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002696 }
2697
Gleb Natapove35b7b92010-02-25 16:36:42 +02002698 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002699 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2700 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002701 if (rc != X86EMUL_CONTINUE)
2702 goto done;
2703 }
2704
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002705 if ((c->d & DstMask) == ImplicitOps)
2706 goto special_insn;
2707
2708
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002709 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2710 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002711 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2712 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002713 if (rc != X86EMUL_CONTINUE)
2714 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002715 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002716 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002717
Avi Kivity018a98d2007-11-27 19:30:56 +02002718special_insn:
2719
Laurent Viviere4e03de2007-09-18 11:52:50 +02002720 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002721 goto twobyte_insn;
2722
Laurent Viviere4e03de2007-09-18 11:52:50 +02002723 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724 case 0x00 ... 0x05:
2725 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002726 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002727 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002728 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002729 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002730 break;
2731 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002732 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002733 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002734 goto done;
2735 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736 case 0x08 ... 0x0d:
2737 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002738 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002739 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002740 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002741 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002742 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002743 case 0x10 ... 0x15:
2744 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002745 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002746 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002747 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002748 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002749 break;
2750 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002751 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002752 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002753 goto done;
2754 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002755 case 0x18 ... 0x1d:
2756 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002757 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002758 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002759 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002760 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002761 break;
2762 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002763 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002764 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002765 goto done;
2766 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002767 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002768 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002769 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002770 break;
2771 case 0x28 ... 0x2d:
2772 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002773 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774 break;
2775 case 0x30 ... 0x35:
2776 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002777 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002778 break;
2779 case 0x38 ... 0x3d:
2780 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002781 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002782 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002783 case 0x40 ... 0x47: /* inc r16/r32 */
2784 emulate_1op("inc", c->dst, ctxt->eflags);
2785 break;
2786 case 0x48 ... 0x4f: /* dec r16/r32 */
2787 emulate_1op("dec", c->dst, ctxt->eflags);
2788 break;
2789 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002790 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002791 break;
2792 case 0x58 ... 0x5f: /* pop reg */
2793 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002794 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002795 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002796 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002797 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002798 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002799 rc = emulate_pusha(ctxt, ops);
2800 if (rc != X86EMUL_CONTINUE)
2801 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002802 break;
2803 case 0x61: /* popa */
2804 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002805 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002806 goto done;
2807 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002809 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002811 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002812 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002813 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002814 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002815 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002816 break;
2817 case 0x6c: /* insb */
2818 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002819 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002820 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002821 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002822 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002823 goto done;
2824 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002825 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2826 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002827 goto done; /* IO is needed, skip writeback */
2828 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002829 case 0x6e: /* outsb */
2830 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002831 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002832 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002833 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002834 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002835 goto done;
2836 }
Gleb Natapov79729952010-03-18 15:20:24 +02002837 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2838 &c->src.val, 1, ctxt->vcpu);
2839
2840 c->dst.type = OP_NONE; /* nothing to writeback */
2841 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002842 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002843 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002844 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002845 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002847 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848 case 0:
2849 goto add;
2850 case 1:
2851 goto or;
2852 case 2:
2853 goto adc;
2854 case 3:
2855 goto sbb;
2856 case 4:
2857 goto and;
2858 case 5:
2859 goto sub;
2860 case 6:
2861 goto xor;
2862 case 7:
2863 goto cmp;
2864 }
2865 break;
2866 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002867 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002868 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869 break;
2870 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002871 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002873 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002875 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002876 break;
2877 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002878 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002879 break;
2880 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002881 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 break; /* 64b reg: zero-extend */
2883 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002884 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885 break;
2886 }
2887 /*
2888 * Write back the memory destination with implicit LOCK
2889 * prefix.
2890 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002891 c->dst.val = c->src.val;
2892 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002894 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002895 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002896 case 0x8c: /* mov r/m, sreg */
2897 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002898 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002899 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002900 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002901 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002902 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002903 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002904 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002905 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002906 case 0x8e: { /* mov seg, r/m16 */
2907 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002908
2909 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002910
Gleb Natapovc6975182010-02-18 12:15:01 +02002911 if (c->modrm_reg == VCPU_SREG_CS ||
2912 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002913 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002914 goto done;
2915 }
2916
Glauber Costa310b5d32009-05-12 16:21:06 -04002917 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002918 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002919
Gleb Natapov2e873022010-03-18 15:20:18 +02002920 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002921
2922 c->dst.type = OP_NONE; /* Disable writeback. */
2923 break;
2924 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002925 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002926 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002927 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002928 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002930 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002931 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2932 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002933 break;
2934 }
2935 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002936 c->src.type = OP_REG;
2937 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002938 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2939 c->src.val = *(c->src.ptr);
2940 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002941 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002942 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002943 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002944 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002945 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002946 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002947 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002948 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002949 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2950 if (rc != X86EMUL_CONTINUE)
2951 goto done;
2952 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002953 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002954 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002955 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002956 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002957 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002958 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002959 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002960 case 0xa8 ... 0xa9: /* test ax, imm */
2961 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002962 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002963 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 break;
2965 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002966 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967 case 0xae ... 0xaf: /* scas */
2968 DPRINTF("Urk! I don't handle SCAS.\n");
2969 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002970 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002971 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002972 case 0xc0 ... 0xc1:
2973 emulate_grp2(ctxt);
2974 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002975 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002976 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002977 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002978 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002979 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002980 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2981 mov:
2982 c->dst.val = c->src.val;
2983 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002984 case 0xcb: /* ret far */
2985 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002986 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002987 goto done;
2988 break;
Mohammed Gamal62bd4302010-07-28 12:38:40 +03002989 case 0xcf: /* iret */
2990 rc = emulate_iret(ctxt, ops);
2991
2992 if (rc != X86EMUL_CONTINUE)
2993 goto done;
2994 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002995 case 0xd0 ... 0xd1: /* Grp2 */
2996 c->src.val = 1;
2997 emulate_grp2(ctxt);
2998 break;
2999 case 0xd2 ... 0xd3: /* Grp2 */
3000 c->src.val = c->regs[VCPU_REGS_RCX];
3001 emulate_grp2(ctxt);
3002 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003003 case 0xe4: /* inb */
3004 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003005 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003006 case 0xe6: /* outb */
3007 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003008 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003009 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03003010 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003011 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08003012 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03003013 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003014 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003015 }
3016 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003017 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03003018 case 0xea: { /* jmp far */
3019 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02003020 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03003021 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
3022
3023 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02003024 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003025
Gleb Natapov414e6272010-04-28 19:15:26 +03003026 c->eip = 0;
3027 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003028 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03003029 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02003030 case 0xeb:
3031 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08003032 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003033 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07003034 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003035 case 0xec: /* in al,dx */
3036 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003037 c->src.val = c->regs[VCPU_REGS_RDX];
3038 do_io_in:
3039 c->dst.bytes = min(c->dst.bytes, 4u);
3040 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003041 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003042 goto done;
3043 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02003044 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
3045 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003046 goto done; /* IO is needed */
3047 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08003048 case 0xee: /* out dx,al */
3049 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003050 c->src.val = c->regs[VCPU_REGS_RDX];
3051 do_io_out:
3052 c->dst.bytes = min(c->dst.bytes, 4u);
3053 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003054 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003055 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03003056 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02003057 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
3058 ctxt->vcpu);
3059 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01003060 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003061 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003062 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03003063 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003064 case 0xf5: /* cmc */
3065 /* complement carry flag from eflags reg */
3066 ctxt->eflags ^= EFLG_CF;
3067 c->dst.type = OP_NONE; /* Disable writeback. */
3068 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003069 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02003070 if (!emulate_grp3(ctxt, ops))
3071 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02003072 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02003073 case 0xf8: /* clc */
3074 ctxt->eflags &= ~EFLG_CF;
3075 c->dst.type = OP_NONE; /* Disable writeback. */
3076 break;
3077 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003078 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003079 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003080 goto done;
3081 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003082 ctxt->eflags &= ~X86_EFLAGS_IF;
3083 c->dst.type = OP_NONE; /* Disable writeback. */
3084 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003085 break;
3086 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003087 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003088 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003089 goto done;
3090 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003091 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003092 ctxt->eflags |= X86_EFLAGS_IF;
3093 c->dst.type = OP_NONE; /* Disable writeback. */
3094 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003095 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003096 case 0xfc: /* cld */
3097 ctxt->eflags &= ~EFLG_DF;
3098 c->dst.type = OP_NONE; /* Disable writeback. */
3099 break;
3100 case 0xfd: /* std */
3101 ctxt->eflags |= EFLG_DF;
3102 c->dst.type = OP_NONE; /* Disable writeback. */
3103 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003104 case 0xfe: /* Grp4 */
3105 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003106 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003107 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003108 goto done;
3109 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003110 case 0xff: /* Grp5 */
3111 if (c->modrm_reg == 5)
3112 goto jump_far;
3113 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003114 default:
3115 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003116 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003117
3118writeback:
3119 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003120 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003121 goto done;
3122
Gleb Natapov5cd21912010-03-18 15:20:26 +02003123 /*
3124 * restore dst type in case the decoding will be reused
3125 * (happens for string instruction )
3126 */
3127 c->dst.type = saved_dst_type;
3128
Gleb Natapova682e352010-03-18 15:20:21 +02003129 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003130 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3131 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003132
3133 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003134 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3135 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003136
Gleb Natapov5cd21912010-03-18 15:20:26 +02003137 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003138 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003139 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003140 /*
3141 * Re-enter guest when pio read ahead buffer is empty or,
3142 * if it is not used, after each 1024 iteration.
3143 */
3144 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3145 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003146 ctxt->restart = false;
3147 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003148 /*
3149 * reset read cache here in case string instruction is restared
3150 * without decoding
3151 */
3152 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003153 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003154
3155done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003156 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003157
3158twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003159 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003161 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003162 u16 size;
3163 unsigned long address;
3164
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003165 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003166 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003167 goto cannot_emulate;
3168
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003169 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003170 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003171 goto done;
3172
Avi Kivity33e38852008-05-21 15:34:25 +03003173 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003174 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003175 /* Disable writeback. */
3176 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003177 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003178 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003179 rc = read_descriptor(ctxt, ops, c->src.ptr,
3180 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003181 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182 goto done;
3183 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003184 /* Disable writeback. */
3185 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003187 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003188 if (c->modrm_mod == 3) {
3189 switch (c->modrm_rm) {
3190 case 1:
3191 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003192 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003193 goto done;
3194 break;
3195 default:
3196 goto cannot_emulate;
3197 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003198 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003199 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003200 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003201 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003202 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003203 goto done;
3204 realmode_lidt(ctxt->vcpu, size, address);
3205 }
Avi Kivity16286d02008-04-14 14:40:50 +03003206 /* Disable writeback. */
3207 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003208 break;
3209 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003210 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003211 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003212 break;
3213 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003214 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3215 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003216 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003218 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003219 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003220 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003222 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003223 /* Disable writeback. */
3224 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003225 break;
3226 default:
3227 goto cannot_emulate;
3228 }
3229 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003230 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003231 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003232 if (rc != X86EMUL_CONTINUE)
3233 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003234 else
3235 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003236 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003237 case 0x06:
3238 emulate_clts(ctxt->vcpu);
3239 c->dst.type = OP_NONE;
3240 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003241 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003242 kvm_emulate_wbinvd(ctxt->vcpu);
3243 c->dst.type = OP_NONE;
3244 break;
3245 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003246 case 0x0d: /* GrpP (prefetch) */
3247 case 0x18: /* Grp16 (prefetch/nop) */
3248 c->dst.type = OP_NONE;
3249 break;
3250 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003251 switch (c->modrm_reg) {
3252 case 1:
3253 case 5 ... 7:
3254 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003255 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003256 goto done;
3257 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003258 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003259 c->dst.type = OP_NONE; /* no writeback */
3260 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003261 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003262 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3263 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003264 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003265 goto done;
3266 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003267 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003268 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003269 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003270 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003271 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003272 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003273 goto done;
3274 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003275 c->dst.type = OP_NONE;
3276 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003277 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003278 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3279 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003280 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003281 goto done;
3282 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003283
Gleb Natapov338dbc92010-04-28 19:15:32 +03003284 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3285 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3286 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3287 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003288 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003289 goto done;
3290 }
3291
Laurent Viviera01af5e2007-09-24 11:10:56 +02003292 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003294 case 0x30:
3295 /* wrmsr */
3296 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3297 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003298 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003299 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003300 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003301 }
3302 rc = X86EMUL_CONTINUE;
3303 c->dst.type = OP_NONE;
3304 break;
3305 case 0x32:
3306 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003307 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003308 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003309 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003310 } else {
3311 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3312 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3313 }
3314 rc = X86EMUL_CONTINUE;
3315 c->dst.type = OP_NONE;
3316 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003317 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003318 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003319 if (rc != X86EMUL_CONTINUE)
3320 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003321 else
3322 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003323 break;
3324 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003325 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003326 if (rc != X86EMUL_CONTINUE)
3327 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003328 else
3329 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003330 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003331 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003332 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003333 if (!test_cc(c->b, ctxt->eflags))
3334 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003335 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003336 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003337 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003338 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003339 c->dst.type = OP_NONE;
3340 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003341 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003342 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003343 break;
3344 case 0xa1: /* pop fs */
3345 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003346 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003347 goto done;
3348 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003349 case 0xa3:
3350 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003351 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003352 /* only subword offset */
3353 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003354 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003355 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003356 case 0xa4: /* shld imm8, r, r/m */
3357 case 0xa5: /* shld cl, r, r/m */
3358 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3359 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003360 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003361 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003362 break;
3363 case 0xa9: /* pop gs */
3364 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003365 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003366 goto done;
3367 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003368 case 0xab:
3369 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003370 /* only subword offset */
3371 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003372 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003373 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003374 case 0xac: /* shrd imm8, r, r/m */
3375 case 0xad: /* shrd cl, r, r/m */
3376 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3377 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003378 case 0xae: /* clflush */
3379 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003380 case 0xb0 ... 0xb1: /* cmpxchg */
3381 /*
3382 * Save real source value, then compare EAX against
3383 * destination.
3384 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003385 c->src.orig_val = c->src.val;
3386 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003387 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3388 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003389 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003390 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391 } else {
3392 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003393 c->dst.type = OP_REG;
3394 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003395 }
3396 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003397 case 0xb3:
3398 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003399 /* only subword offset */
3400 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003401 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003402 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003403 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003404 c->dst.bytes = c->op_bytes;
3405 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3406 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003407 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003409 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003410 case 0:
3411 goto bt;
3412 case 1:
3413 goto bts;
3414 case 2:
3415 goto btr;
3416 case 3:
3417 goto btc;
3418 }
3419 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003420 case 0xbb:
3421 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003422 /* only subword offset */
3423 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003424 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003425 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003427 c->dst.bytes = c->op_bytes;
3428 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3429 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003431 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003432 c->dst.bytes = c->op_bytes;
3433 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3434 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003435 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003436 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003437 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003438 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003439 goto done;
3440 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003441 default:
3442 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003443 }
3444 goto writeback;
3445
3446cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003447 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448 return -1;
3449}