blob: 4ede41339a70e9870f39666ebd2556fbd17fc068 [file] [log] [blame]
Magnus Dammbd5a8752012-05-16 15:45:25 +09001/*
2 * SMP support for Emma Mobile EV2
3 *
4 * Copyright (C) 2012 Renesas Solutions Corp.
5 * Copyright (C) 2012 Magnus Damm
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; version 2 of the License.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
19 */
20#include <linux/kernel.h>
21#include <linux/init.h>
22#include <linux/smp.h>
23#include <linux/spinlock.h>
24#include <linux/io.h>
25#include <linux/delay.h>
Rob Herring520f7bd2012-12-27 13:10:24 -060026#include <linux/irqchip/arm-gic.h>
Magnus Dammbd5a8752012-05-16 15:45:25 +090027#include <mach/common.h>
28#include <mach/emev2.h>
29#include <asm/smp_plat.h>
30#include <asm/smp_scu.h>
Magnus Dammbd5a8752012-05-16 15:45:25 +090031#include <asm/cacheflush.h>
32
33#define EMEV2_SCU_BASE 0x1e000000
34
Simon Horman40937f72012-11-13 11:41:09 +090035static DEFINE_SPINLOCK(scu_lock);
Magnus Dammbd5a8752012-05-16 15:45:25 +090036static void __iomem *scu_base;
37
Simon Horman40937f72012-11-13 11:41:09 +090038static void modify_scu_cpu_psr(unsigned long set, unsigned long clr)
39{
40 unsigned long tmp;
41
42 /* we assume this code is running on a different cpu
43 * than the one that is changing coherency setting */
44 spin_lock(&scu_lock);
45 tmp = readl(scu_base + 8);
46 tmp &= ~clr;
47 tmp |= set;
48 writel(tmp, scu_base + 8);
49 spin_unlock(&scu_lock);
50
51}
52
Marc Zyngiera62580e2011-09-08 13:15:22 +010053static void __cpuinit emev2_secondary_init(unsigned int cpu)
Magnus Dammbd5a8752012-05-16 15:45:25 +090054{
55 gic_secondary_init(0);
56}
57
Marc Zyngiera62580e2011-09-08 13:15:22 +010058static int __cpuinit emev2_boot_secondary(unsigned int cpu, struct task_struct *idle)
Magnus Dammbd5a8752012-05-16 15:45:25 +090059{
60 cpu = cpu_logical_map(cpu);
61
62 /* enable cache coherency */
Simon Horman40937f72012-11-13 11:41:09 +090063 modify_scu_cpu_psr(0, 3 << (cpu * 8));
Magnus Dammbd5a8752012-05-16 15:45:25 +090064
Rob Herringb1cffeb2012-11-26 15:05:48 -060065 arch_send_wakeup_ipi_mask(cpumask_of(cpu));
Magnus Dammbd5a8752012-05-16 15:45:25 +090066 return 0;
67}
68
Marc Zyngiera62580e2011-09-08 13:15:22 +010069static void __init emev2_smp_prepare_cpus(unsigned int max_cpus)
Magnus Dammbd5a8752012-05-16 15:45:25 +090070{
Simon Horman40937f72012-11-13 11:41:09 +090071 int cpu = cpu_logical_map(0);
72
Magnus Dammbd5a8752012-05-16 15:45:25 +090073 scu_enable(scu_base);
74
Magnus Dammda252b82013-02-13 00:45:06 +090075 /* Tell ROM loader about our vector (in headsmp.S) */
76 emev2_set_boot_vector(__pa(shmobile_secondary_vector));
77
Magnus Dammbd5a8752012-05-16 15:45:25 +090078 /* enable cache coherency on CPU0 */
Simon Horman40937f72012-11-13 11:41:09 +090079 modify_scu_cpu_psr(0, 3 << (cpu * 8));
Magnus Dammbd5a8752012-05-16 15:45:25 +090080}
Marc Zyngiera62580e2011-09-08 13:15:22 +010081
82static void __init emev2_smp_init_cpus(void)
83{
Magnus Damm2f747db2013-02-13 00:45:34 +090084 unsigned int ncores;
85
86 if (!scu_base) {
87 scu_base = ioremap(EMEV2_SCU_BASE, PAGE_SIZE);
88 emev2_clock_init(); /* need ioremapped SMU */
89 }
90
91 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
Marc Zyngiera62580e2011-09-08 13:15:22 +010092
93 shmobile_smp_init_cpus(ncores);
94}
95
96struct smp_operations emev2_smp_ops __initdata = {
97 .smp_init_cpus = emev2_smp_init_cpus,
98 .smp_prepare_cpus = emev2_smp_prepare_cpus,
99 .smp_secondary_init = emev2_secondary_init,
100 .smp_boot_secondary = emev2_boot_secondary,
Marc Zyngiera62580e2011-09-08 13:15:22 +0100101};