| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 1 | /* Sparc SS1000/SC2000 SMP support. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * | 
|  | 3 | * Copyright (C) 1998 Jakub Jelinek (jj@sunsite.mff.cuni.cz) | 
|  | 4 | * | 
|  | 5 | * Based on sun4m's smp.c, which is: | 
|  | 6 | * Copyright (C) 1996 David S. Miller (davem@caip.rutgers.edu) | 
|  | 7 | */ | 
|  | 8 |  | 
| Tkhai Kirill | 62f0828 | 2012-04-04 21:49:26 +0200 | [diff] [blame] | 9 | #include <linux/clockchips.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | #include <linux/interrupt.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | #include <linux/profile.h> | 
| Adrian Bunk | 6c81c32 | 2008-02-06 01:37:51 -0800 | [diff] [blame] | 12 | #include <linux/delay.h> | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 13 | #include <linux/sched.h> | 
| Robert Reif | 4245e59 | 2008-10-12 20:52:26 -0700 | [diff] [blame] | 14 | #include <linux/cpu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 |  | 
| Tkhai Kirill | 62f0828 | 2012-04-04 21:49:26 +0200 | [diff] [blame] | 16 | #include <asm/cacheflush.h> | 
|  | 17 | #include <asm/switch_to.h> | 
|  | 18 | #include <asm/tlbflush.h> | 
|  | 19 | #include <asm/timer.h> | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 20 | #include <asm/oplib.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <asm/sbi.h> | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 22 | #include <asm/mmu.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 |  | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 24 | #include "kernel.h" | 
| Al Viro | 32231a6 | 2007-07-21 19:18:57 -0700 | [diff] [blame] | 25 | #include "irq.h" | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 26 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 27 | #define IRQ_CROSS_CALL		15 | 
|  | 28 |  | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 29 | static volatile int smp_processors_ready; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | static int smp_highest_cpu; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 |  | 
| David S. Miller | a638f25 | 2009-01-08 16:47:17 -0800 | [diff] [blame] | 32 | static inline unsigned long sun4d_swap(volatile unsigned long *ptr, unsigned long val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | { | 
|  | 34 | __asm__ __volatile__("swap [%1], %0\n\t" : | 
|  | 35 | "=&r" (val), "=&r" (ptr) : | 
|  | 36 | "0" (val), "1" (ptr)); | 
|  | 37 | return val; | 
|  | 38 | } | 
|  | 39 |  | 
| Daniel Hellstrom | 55dd23e | 2011-05-02 00:08:54 +0000 | [diff] [blame] | 40 | static void smp4d_ipi_init(void); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 41 |  | 
| David S. Miller | 7b1af32 | 2008-09-02 01:17:41 -0700 | [diff] [blame] | 42 | static unsigned char cpu_leds[32]; | 
|  | 43 |  | 
|  | 44 | static inline void show_leds(int cpuid) | 
|  | 45 | { | 
|  | 46 | cpuid &= 0x1e; | 
|  | 47 | __asm__ __volatile__ ("stba %0, [%1] %2" : : | 
|  | 48 | "r" ((cpu_leds[cpuid] << 4) | cpu_leds[cpuid+1]), | 
|  | 49 | "r" (ECSR_BASE(cpuid) | BB_LEDS), | 
|  | 50 | "i" (ASI_M_CTL)); | 
|  | 51 | } | 
|  | 52 |  | 
| Sam Ravnborg | f9fd348 | 2013-02-15 15:52:06 +0100 | [diff] [blame] | 53 | void __cpuinit sun4d_cpu_pre_starting(void *arg) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | { | 
| David S. Miller | c68e5d3 | 2012-05-13 23:09:04 -0700 | [diff] [blame] | 55 | int cpuid = hard_smp_processor_id(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 56 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 57 | /* Show we are alive */ | 
|  | 58 | cpu_leds[cpuid] = 0x6; | 
|  | 59 | show_leds(cpuid); | 
|  | 60 |  | 
|  | 61 | /* Enable level15 interrupt, disable level14 interrupt for now */ | 
|  | 62 | cc_set_imsk((cc_get_imsk() & ~0x8000) | 0x4000); | 
| Sam Ravnborg | f9fd348 | 2013-02-15 15:52:06 +0100 | [diff] [blame] | 63 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 |  | 
| Sam Ravnborg | f9fd348 | 2013-02-15 15:52:06 +0100 | [diff] [blame] | 65 | void __cpuinit sun4d_cpu_pre_online(void *arg) | 
|  | 66 | { | 
|  | 67 | unsigned long flags; | 
|  | 68 | int cpuid; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 |  | 
| Sam Ravnborg | f9fd348 | 2013-02-15 15:52:06 +0100 | [diff] [blame] | 70 | cpuid = hard_smp_processor_id(); | 
|  | 71 |  | 
|  | 72 | /* Unblock the master CPU _only_ when the scheduler state | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | * of all secondary CPUs will be up-to-date, so after | 
|  | 74 | * the SMP initialization the master will be just allowed | 
|  | 75 | * to call the scheduler code. | 
|  | 76 | */ | 
| David S. Miller | a638f25 | 2009-01-08 16:47:17 -0800 | [diff] [blame] | 77 | sun4d_swap((unsigned long *)&cpu_callin_map[cpuid], 1); | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 78 | local_ops->cache_all(); | 
|  | 79 | local_ops->tlb_all(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 80 |  | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 81 | while ((unsigned long)current_set[cpuid] < PAGE_OFFSET) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 82 | barrier(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 83 |  | 
|  | 84 | while (current_set[cpuid]->cpu != cpuid) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | barrier(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 86 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 87 | /* Fix idle thread fields. */ | 
|  | 88 | __asm__ __volatile__("ld [%0], %%g6\n\t" | 
|  | 89 | : : "r" (¤t_set[cpuid]) | 
|  | 90 | : "memory" /* paranoid */); | 
|  | 91 |  | 
|  | 92 | cpu_leds[cpuid] = 0x9; | 
|  | 93 | show_leds(cpuid); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 94 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | /* Attach to the address space of init_task. */ | 
|  | 96 | atomic_inc(&init_mm.mm_count); | 
|  | 97 | current->active_mm = &init_mm; | 
|  | 98 |  | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 99 | local_ops->cache_all(); | 
|  | 100 | local_ops->tlb_all(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 101 |  | 
| KOSAKI Motohiro | fb1fece | 2011-05-16 13:38:07 -0700 | [diff] [blame] | 102 | while (!cpumask_test_cpu(cpuid, &smp_commenced_mask)) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 103 | barrier(); | 
|  | 104 |  | 
|  | 105 | spin_lock_irqsave(&sun4d_imsk_lock, flags); | 
|  | 106 | cc_set_imsk(cc_get_imsk() & ~0x4000); /* Allow PIL 14 as well */ | 
|  | 107 | spin_unlock_irqrestore(&sun4d_imsk_lock, flags); | 
|  | 108 | } | 
|  | 109 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 110 | /* | 
|  | 111 | *	Cycle through the processors asking the PROM to start each one. | 
|  | 112 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 113 | void __init smp4d_boot_cpus(void) | 
|  | 114 | { | 
| Daniel Hellstrom | 55dd23e | 2011-05-02 00:08:54 +0000 | [diff] [blame] | 115 | smp4d_ipi_init(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 | if (boot_cpu_id) | 
|  | 117 | current_set[0] = NULL; | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 118 | local_ops->cache_all(); | 
| Raymond Burns | 8b3c848 | 2006-07-17 21:57:09 -0700 | [diff] [blame] | 119 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 120 |  | 
| Thomas Gleixner | f0a2bc7 | 2012-04-20 13:05:56 +0000 | [diff] [blame] | 121 | int __cpuinit smp4d_boot_one_cpu(int i, struct task_struct *idle) | 
| Raymond Burns | 8b3c848 | 2006-07-17 21:57:09 -0700 | [diff] [blame] | 122 | { | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 123 | unsigned long *entry = &sun4d_cpu_startup; | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 124 | int timeout; | 
|  | 125 | int cpu_node; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 126 |  | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 127 | cpu_find_by_instance(i, &cpu_node, NULL); | 
| Thomas Gleixner | f0a2bc7 | 2012-04-20 13:05:56 +0000 | [diff] [blame] | 128 | current_set[i] = task_thread_info(idle); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 129 | /* | 
|  | 130 | * Initialize the contexts table | 
|  | 131 | * Since the call to prom_startcpu() trashes the structure, | 
|  | 132 | * we need to re-initialize it for each cpu | 
|  | 133 | */ | 
|  | 134 | smp_penguin_ctable.which_io = 0; | 
|  | 135 | smp_penguin_ctable.phys_addr = (unsigned int) srmmu_ctx_table_phys; | 
|  | 136 | smp_penguin_ctable.reg_size = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 137 |  | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 138 | /* whirrr, whirrr, whirrrrrrrrr... */ | 
|  | 139 | printk(KERN_INFO "Starting CPU %d at %p\n", i, entry); | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 140 | local_ops->cache_all(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 141 | prom_startcpu(cpu_node, | 
|  | 142 | &smp_penguin_ctable, 0, (char *)entry); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 143 |  | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 144 | printk(KERN_INFO "prom_startcpu returned :)\n"); | 
|  | 145 |  | 
|  | 146 | /* wheee... it's going... */ | 
|  | 147 | for (timeout = 0; timeout < 10000; timeout++) { | 
|  | 148 | if (cpu_callin_map[i]) | 
|  | 149 | break; | 
|  | 150 | udelay(200); | 
|  | 151 | } | 
|  | 152 |  | 
| Raymond Burns | 8b3c848 | 2006-07-17 21:57:09 -0700 | [diff] [blame] | 153 | if (!(cpu_callin_map[i])) { | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 154 | printk(KERN_ERR "Processor %d is stuck.\n", i); | 
| Raymond Burns | 8b3c848 | 2006-07-17 21:57:09 -0700 | [diff] [blame] | 155 | return -ENODEV; | 
|  | 156 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | } | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 158 | local_ops->cache_all(); | 
| Raymond Burns | 8b3c848 | 2006-07-17 21:57:09 -0700 | [diff] [blame] | 159 | return 0; | 
|  | 160 | } | 
|  | 161 |  | 
|  | 162 | void __init smp4d_smp_done(void) | 
|  | 163 | { | 
|  | 164 | int i, first; | 
|  | 165 | int *prev; | 
|  | 166 |  | 
|  | 167 | /* setup cpu list for irq rotation */ | 
|  | 168 | first = 0; | 
|  | 169 | prev = &first; | 
| Rusty Russell | ec7c14b | 2009-03-16 14:40:24 +1030 | [diff] [blame] | 170 | for_each_online_cpu(i) { | 
|  | 171 | *prev = i; | 
|  | 172 | prev = &cpu_data(i).next; | 
|  | 173 | } | 
| Raymond Burns | 8b3c848 | 2006-07-17 21:57:09 -0700 | [diff] [blame] | 174 | *prev = first; | 
| David S. Miller | 5d83d66 | 2012-05-13 20:49:31 -0700 | [diff] [blame] | 175 | local_ops->cache_all(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 176 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 177 | /* Ok, they are spinning and ready to go. */ | 
|  | 178 | smp_processors_ready = 1; | 
|  | 179 | sun4d_distribute_irqs(); | 
|  | 180 | } | 
|  | 181 |  | 
| Daniel Hellstrom | 55dd23e | 2011-05-02 00:08:54 +0000 | [diff] [blame] | 182 | /* Memory structure giving interrupt handler information about IPI generated */ | 
|  | 183 | struct sun4d_ipi_work { | 
|  | 184 | int single; | 
|  | 185 | int msk; | 
|  | 186 | int resched; | 
|  | 187 | }; | 
|  | 188 |  | 
|  | 189 | static DEFINE_PER_CPU_SHARED_ALIGNED(struct sun4d_ipi_work, sun4d_ipi_work); | 
|  | 190 |  | 
|  | 191 | /* Initialize IPIs on the SUN4D SMP machine */ | 
|  | 192 | static void __init smp4d_ipi_init(void) | 
|  | 193 | { | 
|  | 194 | int cpu; | 
|  | 195 | struct sun4d_ipi_work *work; | 
|  | 196 |  | 
|  | 197 | printk(KERN_INFO "smp4d: setup IPI at IRQ %d\n", SUN4D_IPI_IRQ); | 
|  | 198 |  | 
|  | 199 | for_each_possible_cpu(cpu) { | 
|  | 200 | work = &per_cpu(sun4d_ipi_work, cpu); | 
|  | 201 | work->single = work->msk = work->resched = 0; | 
|  | 202 | } | 
|  | 203 | } | 
|  | 204 |  | 
|  | 205 | void sun4d_ipi_interrupt(void) | 
|  | 206 | { | 
|  | 207 | struct sun4d_ipi_work *work = &__get_cpu_var(sun4d_ipi_work); | 
|  | 208 |  | 
|  | 209 | if (work->single) { | 
|  | 210 | work->single = 0; | 
|  | 211 | smp_call_function_single_interrupt(); | 
|  | 212 | } | 
|  | 213 | if (work->msk) { | 
|  | 214 | work->msk = 0; | 
|  | 215 | smp_call_function_interrupt(); | 
|  | 216 | } | 
|  | 217 | if (work->resched) { | 
|  | 218 | work->resched = 0; | 
|  | 219 | smp_resched_interrupt(); | 
|  | 220 | } | 
|  | 221 | } | 
|  | 222 |  | 
| Sam Ravnborg | 4ba22b1 | 2012-05-14 15:14:36 +0200 | [diff] [blame] | 223 | /* +-------+-------------+-----------+------------------------------------+ | 
|  | 224 | * | bcast |  devid      |   sid     |              levels mask           | | 
|  | 225 | * +-------+-------------+-----------+------------------------------------+ | 
|  | 226 | *  31      30         23 22       15 14                                 0 | 
|  | 227 | */ | 
|  | 228 | #define IGEN_MESSAGE(bcast, devid, sid, levels) \ | 
|  | 229 | (((bcast) << 31) | ((devid) << 23) | ((sid) << 15) | (levels)) | 
|  | 230 |  | 
|  | 231 | static void sun4d_send_ipi(int cpu, int level) | 
|  | 232 | { | 
|  | 233 | cc_set_igen(IGEN_MESSAGE(0, cpu << 3, 6 + ((level >> 1) & 7), 1 << (level - 1))); | 
|  | 234 | } | 
|  | 235 |  | 
|  | 236 | static void sun4d_ipi_single(int cpu) | 
| Daniel Hellstrom | 55dd23e | 2011-05-02 00:08:54 +0000 | [diff] [blame] | 237 | { | 
|  | 238 | struct sun4d_ipi_work *work = &per_cpu(sun4d_ipi_work, cpu); | 
|  | 239 |  | 
|  | 240 | /* Mark work */ | 
|  | 241 | work->single = 1; | 
|  | 242 |  | 
|  | 243 | /* Generate IRQ on the CPU */ | 
|  | 244 | sun4d_send_ipi(cpu, SUN4D_IPI_IRQ); | 
|  | 245 | } | 
|  | 246 |  | 
| Sam Ravnborg | 4ba22b1 | 2012-05-14 15:14:36 +0200 | [diff] [blame] | 247 | static void sun4d_ipi_mask_one(int cpu) | 
| Daniel Hellstrom | 55dd23e | 2011-05-02 00:08:54 +0000 | [diff] [blame] | 248 | { | 
|  | 249 | struct sun4d_ipi_work *work = &per_cpu(sun4d_ipi_work, cpu); | 
|  | 250 |  | 
|  | 251 | /* Mark work */ | 
|  | 252 | work->msk = 1; | 
|  | 253 |  | 
|  | 254 | /* Generate IRQ on the CPU */ | 
|  | 255 | sun4d_send_ipi(cpu, SUN4D_IPI_IRQ); | 
|  | 256 | } | 
|  | 257 |  | 
| Sam Ravnborg | 4ba22b1 | 2012-05-14 15:14:36 +0200 | [diff] [blame] | 258 | static void sun4d_ipi_resched(int cpu) | 
| Daniel Hellstrom | 55dd23e | 2011-05-02 00:08:54 +0000 | [diff] [blame] | 259 | { | 
|  | 260 | struct sun4d_ipi_work *work = &per_cpu(sun4d_ipi_work, cpu); | 
|  | 261 |  | 
|  | 262 | /* Mark work */ | 
|  | 263 | work->resched = 1; | 
|  | 264 |  | 
|  | 265 | /* Generate IRQ on the CPU (any IRQ will cause resched) */ | 
|  | 266 | sun4d_send_ipi(cpu, SUN4D_IPI_IRQ); | 
|  | 267 | } | 
|  | 268 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 269 | static struct smp_funcall { | 
|  | 270 | smpfunc_t func; | 
|  | 271 | unsigned long arg1; | 
|  | 272 | unsigned long arg2; | 
|  | 273 | unsigned long arg3; | 
|  | 274 | unsigned long arg4; | 
|  | 275 | unsigned long arg5; | 
|  | 276 | unsigned char processors_in[NR_CPUS];  /* Set when ipi entered. */ | 
|  | 277 | unsigned char processors_out[NR_CPUS]; /* Set when ipi exited. */ | 
|  | 278 | } ccall_info __attribute__((aligned(8))); | 
|  | 279 |  | 
|  | 280 | static DEFINE_SPINLOCK(cross_call_lock); | 
|  | 281 |  | 
|  | 282 | /* Cross calls must be serialized, at least currently. */ | 
| Sam Ravnborg | 4ba22b1 | 2012-05-14 15:14:36 +0200 | [diff] [blame] | 283 | static void sun4d_cross_call(smpfunc_t func, cpumask_t mask, unsigned long arg1, | 
| David S. Miller | 66e4f8c | 2008-08-27 20:03:22 -0700 | [diff] [blame] | 284 | unsigned long arg2, unsigned long arg3, | 
|  | 285 | unsigned long arg4) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 286 | { | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 287 | if (smp_processors_ready) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 288 | register int high = smp_highest_cpu; | 
|  | 289 | unsigned long flags; | 
|  | 290 |  | 
|  | 291 | spin_lock_irqsave(&cross_call_lock, flags); | 
|  | 292 |  | 
|  | 293 | { | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 294 | /* | 
|  | 295 | * If you make changes here, make sure | 
|  | 296 | * gcc generates proper code... | 
|  | 297 | */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | register smpfunc_t f asm("i0") = func; | 
|  | 299 | register unsigned long a1 asm("i1") = arg1; | 
|  | 300 | register unsigned long a2 asm("i2") = arg2; | 
|  | 301 | register unsigned long a3 asm("i3") = arg3; | 
|  | 302 | register unsigned long a4 asm("i4") = arg4; | 
| David S. Miller | 66e4f8c | 2008-08-27 20:03:22 -0700 | [diff] [blame] | 303 | register unsigned long a5 asm("i5") = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 |  | 
|  | 305 | __asm__ __volatile__( | 
|  | 306 | "std %0, [%6]\n\t" | 
|  | 307 | "std %2, [%6 + 8]\n\t" | 
|  | 308 | "std %4, [%6 + 16]\n\t" : : | 
|  | 309 | "r"(f), "r"(a1), "r"(a2), "r"(a3), "r"(a4), "r"(a5), | 
|  | 310 | "r" (&ccall_info.func)); | 
|  | 311 | } | 
|  | 312 |  | 
|  | 313 | /* Init receive/complete mapping, plus fire the IPI's off. */ | 
|  | 314 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 315 | register int i; | 
|  | 316 |  | 
| KOSAKI Motohiro | fb1fece | 2011-05-16 13:38:07 -0700 | [diff] [blame] | 317 | cpumask_clear_cpu(smp_processor_id(), &mask); | 
|  | 318 | cpumask_and(&mask, cpu_online_mask, &mask); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 319 | for (i = 0; i <= high; i++) { | 
| KOSAKI Motohiro | fb1fece | 2011-05-16 13:38:07 -0700 | [diff] [blame] | 320 | if (cpumask_test_cpu(i, &mask)) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 321 | ccall_info.processors_in[i] = 0; | 
|  | 322 | ccall_info.processors_out[i] = 0; | 
|  | 323 | sun4d_send_ipi(i, IRQ_CROSS_CALL); | 
|  | 324 | } | 
|  | 325 | } | 
|  | 326 | } | 
|  | 327 |  | 
|  | 328 | { | 
|  | 329 | register int i; | 
|  | 330 |  | 
|  | 331 | i = 0; | 
|  | 332 | do { | 
| KOSAKI Motohiro | fb1fece | 2011-05-16 13:38:07 -0700 | [diff] [blame] | 333 | if (!cpumask_test_cpu(i, &mask)) | 
| David S. Miller | 66e4f8c | 2008-08-27 20:03:22 -0700 | [diff] [blame] | 334 | continue; | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 335 | while (!ccall_info.processors_in[i]) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 336 | barrier(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 337 | } while (++i <= high); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 338 |  | 
|  | 339 | i = 0; | 
|  | 340 | do { | 
| KOSAKI Motohiro | fb1fece | 2011-05-16 13:38:07 -0700 | [diff] [blame] | 341 | if (!cpumask_test_cpu(i, &mask)) | 
| David S. Miller | 66e4f8c | 2008-08-27 20:03:22 -0700 | [diff] [blame] | 342 | continue; | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 343 | while (!ccall_info.processors_out[i]) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 344 | barrier(); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 345 | } while (++i <= high); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | } | 
|  | 347 |  | 
|  | 348 | spin_unlock_irqrestore(&cross_call_lock, flags); | 
|  | 349 | } | 
|  | 350 | } | 
|  | 351 |  | 
|  | 352 | /* Running cross calls. */ | 
|  | 353 | void smp4d_cross_call_irq(void) | 
|  | 354 | { | 
| David S. Miller | c68e5d3 | 2012-05-13 23:09:04 -0700 | [diff] [blame] | 355 | int i = hard_smp_processor_id(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 |  | 
|  | 357 | ccall_info.processors_in[i] = 1; | 
|  | 358 | ccall_info.func(ccall_info.arg1, ccall_info.arg2, ccall_info.arg3, | 
|  | 359 | ccall_info.arg4, ccall_info.arg5); | 
|  | 360 | ccall_info.processors_out[i] = 1; | 
|  | 361 | } | 
|  | 362 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 363 | void smp4d_percpu_timer_interrupt(struct pt_regs *regs) | 
|  | 364 | { | 
| Al Viro | 0d84438 | 2006-10-08 14:30:44 +0100 | [diff] [blame] | 365 | struct pt_regs *old_regs; | 
| David S. Miller | c68e5d3 | 2012-05-13 23:09:04 -0700 | [diff] [blame] | 366 | int cpu = hard_smp_processor_id(); | 
| Tkhai Kirill | 62f0828 | 2012-04-04 21:49:26 +0200 | [diff] [blame] | 367 | struct clock_event_device *ce; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | static int cpu_tick[NR_CPUS]; | 
|  | 369 | static char led_mask[] = { 0xe, 0xd, 0xb, 0x7, 0xb, 0xd }; | 
|  | 370 |  | 
| Al Viro | 0d84438 | 2006-10-08 14:30:44 +0100 | [diff] [blame] | 371 | old_regs = set_irq_regs(regs); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 372 | bw_get_prof_limit(cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | bw_clear_intr_mask(0, 1);	/* INTR_TABLE[0] & 1 is Profile IRQ */ | 
|  | 374 |  | 
|  | 375 | cpu_tick[cpu]++; | 
|  | 376 | if (!(cpu_tick[cpu] & 15)) { | 
|  | 377 | if (cpu_tick[cpu] == 0x60) | 
|  | 378 | cpu_tick[cpu] = 0; | 
|  | 379 | cpu_leds[cpu] = led_mask[cpu_tick[cpu] >> 4]; | 
|  | 380 | show_leds(cpu); | 
|  | 381 | } | 
|  | 382 |  | 
| Tkhai Kirill | 62f0828 | 2012-04-04 21:49:26 +0200 | [diff] [blame] | 383 | ce = &per_cpu(sparc32_clockevent, cpu); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 384 |  | 
| Tkhai Kirill | 62f0828 | 2012-04-04 21:49:26 +0200 | [diff] [blame] | 385 | irq_enter(); | 
|  | 386 | ce->event_handler(ce); | 
|  | 387 | irq_exit(); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 388 |  | 
| Al Viro | 0d84438 | 2006-10-08 14:30:44 +0100 | [diff] [blame] | 389 | set_irq_regs(old_regs); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | } | 
|  | 391 |  | 
| Sam Ravnborg | 4ba22b1 | 2012-05-14 15:14:36 +0200 | [diff] [blame] | 392 | static const struct sparc32_ipi_ops sun4d_ipi_ops = { | 
|  | 393 | .cross_call = sun4d_cross_call, | 
|  | 394 | .resched    = sun4d_ipi_resched, | 
|  | 395 | .single     = sun4d_ipi_single, | 
|  | 396 | .mask_one   = sun4d_ipi_mask_one, | 
|  | 397 | }; | 
|  | 398 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 399 | void __init sun4d_init_smp(void) | 
|  | 400 | { | 
|  | 401 | int i; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 |  | 
|  | 403 | /* Patch ipi15 trap table */ | 
|  | 404 | t_nmi[1] = t_nmi[1] + (linux_trap_ipi15_sun4d - linux_trap_ipi15_sun4m); | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 405 |  | 
| Sam Ravnborg | 4ba22b1 | 2012-05-14 15:14:36 +0200 | [diff] [blame] | 406 | sparc32_ipi_ops = &sun4d_ipi_ops; | 
| Sam Ravnborg | e54f854 | 2011-01-28 22:08:21 +0000 | [diff] [blame] | 407 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 408 | for (i = 0; i < NR_CPUS; i++) { | 
|  | 409 | ccall_info.processors_in[i] = 1; | 
|  | 410 | ccall_info.processors_out[i] = 1; | 
|  | 411 | } | 
|  | 412 | } |