blob: fa02a22a4c4b5868959a66adc6e94003f3e489f9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000019#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010023#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010024#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000025#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010026#include <asm/tls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010029#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31/*
Russell Kingd9600c92011-06-26 10:34:02 +010032 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010033 */
34 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010035#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010036 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010037 mov r0, sp
Russell Kingd9600c92011-06-26 10:34:02 +010038 ldr r1, [r1]
eric miao52108642010-12-13 09:42:34 +010039 adr lr, BSYM(9997f)
Russell Kingd9600c92011-06-26 10:34:02 +010040 teq r1, #0
41 movne pc, r1
Russell King37ee16a2005-11-08 19:08:05 +000042#endif
Magnus Dammcd544ce2010-12-22 13:20:08 +010043 arch_irq_handler_default
Russell Kingf00ec482010-09-04 10:47:48 +0100449997:
Russell King187a51a2005-05-21 18:14:44 +010045 .endm
46
Russell Kingac8b9c12011-06-26 10:22:08 +010047 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010048 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010049#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010050 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010051 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010052 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010053#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
59
60 @
61 @ Call the processor-specific abort handler:
62 @
Russell Kingda740472011-06-26 16:01:26 +010063 @ r2 - pt_regs
Russell King3e287be2011-06-26 14:35:07 +010064 @ r4 - aborted context pc
65 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010066 @
67 @ The abort handler must return the aborted address in r0, and
68 @ the fault status register in r1. r9 must be preserved.
69 @
70#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010071 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010072 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010073 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010074#else
75 bl CPU_DABORT_HANDLER
76#endif
77 .endm
78
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050079#ifdef CONFIG_KPROBES
80 .section .kprobes.text,"ax",%progbits
81#else
82 .text
83#endif
84
Russell King187a51a2005-05-21 18:14:44 +010085/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 * Invalid mode handlers
87 */
Russell Kingccea7a12005-05-31 22:22:32 +010088 .macro inv_entry, reason
89 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010090 ARM( stmib sp, {r1 - lr} )
91 THUMB( stmia sp, {r0 - r12} )
92 THUMB( str sp, [sp, #S_SP] )
93 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 mov r1, #\reason
95 .endm
96
97__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010098 inv_entry BAD_PREFETCH
99 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100100ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100103 inv_entry BAD_DATA
104 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100105ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100108 inv_entry BAD_IRQ
109 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100110ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111
112__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100113 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Russell Kingccea7a12005-05-31 22:22:32 +0100115 @
116 @ XXX fall through to common_invalid
117 @
118
119@
120@ common_invalid - generic code for failed exception (re-entrant version of handlers)
121@
122common_invalid:
123 zero_fp
124
125 ldmia r0, {r4 - r6}
126 add r0, sp, #S_PC @ here for interlock avoidance
127 mov r7, #-1 @ "" "" "" ""
128 str r4, [sp] @ save preserved r0
129 stmia r0, {r5 - r7} @ lr_<exception>,
130 @ cpsr_<exception>, "old_r0"
131
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100134ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136/*
137 * SVC mode handlers
138 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000139
140#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
141#define SPFIX(code...) code
142#else
143#define SPFIX(code...)
144#endif
145
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500146 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100147 UNWIND(.fnstart )
148 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100149 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
150#ifdef CONFIG_THUMB2_KERNEL
151 SPFIX( str r0, [sp] ) @ temporarily saved
152 SPFIX( mov r0, sp )
153 SPFIX( tst r0, #4 ) @ test original stack alignment
154 SPFIX( ldr r0, [sp] ) @ restored
155#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000156 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100157#endif
158 SPFIX( subeq sp, sp, #4 )
159 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100160
Russell Kingb059bdc2011-06-25 15:44:20 +0100161 ldmia r0, {r3 - r5}
162 add r7, sp, #S_SP - 4 @ here for interlock avoidance
163 mov r6, #-1 @ "" "" "" ""
164 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
165 SPFIX( addeq r2, r2, #4 )
166 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100167 @ from the exception stack
168
Russell Kingb059bdc2011-06-25 15:44:20 +0100169 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171 @
172 @ We are now ready to fill in the remaining blanks on the stack:
173 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100174 @ r2 - sp_svc
175 @ r3 - lr_svc
176 @ r4 - lr_<exception>, already fixed up for correct return/restart
177 @ r5 - spsr_<exception>
178 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100180 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100181
182#ifdef CONFIG_TRACE_IRQFLAGS
183 bl trace_hardirqs_off
184#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 .endm
186
187 .align 5
188__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100189 svc_entry
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100191 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
193 @
194 @ IRQs off again before pulling preserved data off the stack
195 @
Russell Kingac788842010-07-10 10:10:18 +0100196 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Russell King02fe2842011-06-25 11:44:06 +0100198#ifdef CONFIG_TRACE_IRQFLAGS
199 tst r5, #PSR_I_BIT
200 bleq trace_hardirqs_on
201 tst r5, #PSR_I_BIT
202 blne trace_hardirqs_off
203#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100204 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100205 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100206ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207
208 .align 5
209__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100210 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100211 irq_handler
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100214 get_thread_info tsk
215 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100216 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100217 teq r8, #0 @ if preempt count != 0
218 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 tst r0, #_TIF_NEED_RESCHED
220 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#endif
Russell King30891c92011-06-26 12:47:08 +0100222
Russell King7ad1bcb2006-08-27 12:07:02 +0100223#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100224 @ The parent context IRQs must have been enabled to get here in
225 @ the first place, so there's no point checking the PSR I bit.
226 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100227#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100228 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100229 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100230ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232 .ltorg
233
234#ifdef CONFIG_PREEMPT
235svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100236 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100238 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100240 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 b 1b
242#endif
243
244 .align 5
245__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500246#ifdef CONFIG_KPROBES
247 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
248 @ it obviously needs free stack space which then will belong to
249 @ the saved context.
250 svc_entry 64
251#else
Russell Kingccea7a12005-05-31 22:22:32 +0100252 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500253#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 @
255 @ call emulation code, which returns using r9 if it has emulated
256 @ the instruction, or the more conventional lr if we are to treat
257 @ this as a real undefined instruction
258 @
259 @ r0 - instruction
260 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100261#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100262 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100263#else
Russell Kingb059bdc2011-06-25 15:44:20 +0100264 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Catalin Marinas83e686e2009-09-18 23:27:07 +0100265 and r9, r0, #0xf800
266 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
Russell Kingb059bdc2011-06-25 15:44:20 +0100267 ldrhhs r9, [r4] @ bottom 16 bits
Catalin Marinas83e686e2009-09-18 23:27:07 +0100268 orrhs r0, r9, r0, lsl #16
269#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100270 adr r9, BSYM(1f)
Russell Kingb059bdc2011-06-25 15:44:20 +0100271 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 bl call_fpe
273
274 mov r0, sp @ struct pt_regs *regs
275 bl do_undefinstr
276
277 @
278 @ IRQs off again before pulling preserved data off the stack
279 @
Russell Kingac788842010-07-10 10:10:18 +01002801: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 @
283 @ restore SPSR and restart the instruction
284 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100285 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
Russell Kingdf295df2011-06-25 16:55:58 +0100286#ifdef CONFIG_TRACE_IRQFLAGS
287 tst r5, #PSR_I_BIT
288 bleq trace_hardirqs_on
289 tst r5, #PSR_I_BIT
290 blne trace_hardirqs_off
291#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100292 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100293 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100294ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
296 .align 5
297__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100298 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100299 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100300 pabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
302 @
303 @ IRQs off again before pulling preserved data off the stack
304 @
Russell Kingac788842010-07-10 10:10:18 +0100305 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306
Russell King02fe2842011-06-25 11:44:06 +0100307#ifdef CONFIG_TRACE_IRQFLAGS
308 tst r5, #PSR_I_BIT
309 bleq trace_hardirqs_on
310 tst r5, #PSR_I_BIT
311 blne trace_hardirqs_off
312#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100313 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100314 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100315ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100318.LCcralign:
319 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100320#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321.LCprocfns:
322 .word processor
323#endif
324.LCfp:
325 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
327/*
328 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000329 *
330 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000332
333#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
334#error "sizeof(struct pt_regs) must be a multiple of 8"
335#endif
336
Russell Kingccea7a12005-05-31 22:22:32 +0100337 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100338 UNWIND(.fnstart )
339 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100340 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100341 ARM( stmib sp, {r1 - r12} )
342 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100343
Russell Kingb059bdc2011-06-25 15:44:20 +0100344 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100345 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100346 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100347
Russell Kingb059bdc2011-06-25 15:44:20 +0100348 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100349 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351 @
352 @ We are now ready to fill in the remaining blanks on the stack:
353 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100354 @ r4 - lr_<exception>, already fixed up for correct return/restart
355 @ r5 - spsr_<exception>
356 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 @
358 @ Also, separately save sp_usr and lr_usr
359 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100360 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100361 ARM( stmdb r0, {sp, lr}^ )
362 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 @
365 @ Enable the alignment trap while in kernel mode
366 @
Russell King49f680e2005-05-31 18:02:00 +0100367 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
369 @
370 @ Clear FP to mark the first stack frame
371 @
372 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100373
374#ifdef CONFIG_IRQSOFF_TRACER
375 bl trace_hardirqs_off
376#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 .endm
378
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100379 .macro kuser_cmpxchg_check
380#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
381#ifndef CONFIG_MMU
382#warning "NPTL on non MMU needs fixing"
383#else
384 @ Make sure our user space atomic helper is restarted
385 @ if it was interrupted in a critical region. Here we
386 @ perform a quick test inline since it should be false
387 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100388 cmp r4, #TASK_SIZE
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100389 blhs kuser_cmpxchg_fixup
390#endif
391#endif
392 .endm
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 .align 5
395__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100396 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100397 kuser_cmpxchg_check
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 mov r2, sp
Russell Kingda740472011-06-26 16:01:26 +0100399 dabt_helper
400 b ret_from_exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100401 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100402ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
404 .align 5
405__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100406 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100407 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100408 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100409 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100411 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100412 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100413ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 .ltorg
416
417 .align 5
418__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100419 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100420
Russell Kingb059bdc2011-06-25 15:44:20 +0100421 mov r2, r4
422 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 @
425 @ fall through to the emulation code, which returns using r9 if
426 @ it has emulated the instruction, or the more conventional lr
427 @ if we are to treat this as a real undefined instruction
428 @
429 @ r0 - instruction
430 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100431 adr r9, BSYM(ret_from_exception)
432 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100433 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100434 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100435 subeq r4, r2, #4 @ ARM instr at LR - 4
436 subne r4, r2, #2 @ Thumb instr at LR - 2
4371: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100438#ifdef CONFIG_CPU_ENDIAN_BE8
439 reveq r0, r0 @ little endian instruction
440#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100441 beq call_fpe
442 @ Thumb instruction
443#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01004442:
445 ARM( ldrht r5, [r4], #2 )
446 THUMB( ldrht r5, [r4] )
447 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100448 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
449 cmp r0, #0xe800 @ 32bit instruction if xx != 0
450 blo __und_usr_unknown
4513: ldrht r0, [r4]
452 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
453 orr r0, r0, r5, lsl #16
454#else
455 b __und_usr_unknown
456#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100457 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100458ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100459
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 @
461 @ fallthrough to call_fpe
462 @
463
464/*
465 * The out of line fixup for the ldrt above.
466 */
Russell King42604152010-04-19 10:15:03 +0100467 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01004684: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100469 .popsection
470 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100471 .long 1b, 4b
472#if __LINUX_ARM_ARCH__ >= 7
473 .long 2b, 4b
474 .long 3b, 4b
475#endif
Russell King42604152010-04-19 10:15:03 +0100476 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
478/*
479 * Check whether the instruction is a co-processor instruction.
480 * If yes, we need to call the relevant co-processor handler.
481 *
482 * Note that we don't do a full check here for the co-processor
483 * instructions; all instructions with bit 27 set are well
484 * defined. The only instructions that should fault are the
485 * co-processor instructions. However, we have to watch out
486 * for the ARM6/ARM7 SWI bug.
487 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100488 * NEON is a special case that has to be handled here. Not all
489 * NEON instructions are co-processor instructions, so we have
490 * to make a special case of checking for them. Plus, there's
491 * five groups of them, so we have a table of mask/opcode pairs
492 * to check against, and if any match then we branch off into the
493 * NEON handler code.
494 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * Emulators may wish to make use of the following registers:
496 * r0 = instruction opcode.
497 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000498 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000500 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 */
Paul Brookcb170a42008-04-18 22:43:08 +0100502 @
503 @ Fall-through from Thumb-2 __und_usr
504 @
505#ifdef CONFIG_NEON
506 adr r6, .LCneon_thumb_opcodes
507 b 2f
508#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100510#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100511 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005122:
513 ldr r7, [r6], #4 @ mask value
514 cmp r7, #0 @ end mask?
515 beq 1f
516 and r8, r0, r7
517 ldr r7, [r6], #4 @ opcode bits matching in mask
518 cmp r8, r7 @ NEON instruction?
519 bne 2b
520 get_thread_info r10
521 mov r7, #1
522 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
523 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
524 b do_vfp @ let VFP handler handle this
5251:
526#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100528 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
530 and r8, r0, #0x0f000000 @ mask out op-code bits
531 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
532#endif
533 moveq pc, lr
534 get_thread_info r10 @ get current thread
535 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100536 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 mov r7, #1
538 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100539 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
540 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541#ifdef CONFIG_IWMMXT
542 @ Test if we need to give access to iWMMXt coprocessors
543 ldr r5, [r10, #TI_FLAGS]
544 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
545 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
546 bcs iwmmxt_task_enable
547#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100548 ARM( add pc, pc, r8, lsr #6 )
549 THUMB( lsl r8, r8, #2 )
550 THUMB( add pc, r8 )
551 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
Catalin Marinasa771fe62009-10-12 17:31:20 +0100553 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100554 W(b) do_fpe @ CP#1 (FPE)
555 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100556 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100557#ifdef CONFIG_CRUNCH
558 b crunch_task_enable @ CP#4 (MaverickCrunch)
559 b crunch_task_enable @ CP#5 (MaverickCrunch)
560 b crunch_task_enable @ CP#6 (MaverickCrunch)
561#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100562 movw_pc lr @ CP#4
563 movw_pc lr @ CP#5
564 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100565#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100566 movw_pc lr @ CP#7
567 movw_pc lr @ CP#8
568 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100570 W(b) do_vfp @ CP#10 (VFP)
571 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100573 movw_pc lr @ CP#10 (VFP)
574 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100576 movw_pc lr @ CP#12
577 movw_pc lr @ CP#13
578 movw_pc lr @ CP#14 (Debug)
579 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Catalin Marinasb5872db2008-01-10 19:16:17 +0100581#ifdef CONFIG_NEON
582 .align 6
583
Paul Brookcb170a42008-04-18 22:43:08 +0100584.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100585 .word 0xfe000000 @ mask
586 .word 0xf2000000 @ opcode
587
588 .word 0xff100000 @ mask
589 .word 0xf4000000 @ opcode
590
591 .word 0x00000000 @ mask
592 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100593
594.LCneon_thumb_opcodes:
595 .word 0xef000000 @ mask
596 .word 0xef000000 @ opcode
597
598 .word 0xff100000 @ mask
599 .word 0xf9000000 @ opcode
600
601 .word 0x00000000 @ mask
602 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100603#endif
604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000606 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 ldr r4, .LCfp
608 add r10, r10, #TI_FPSTATE @ r10 = workspace
609 ldr pc, [r4] @ Call FP module USR entry point
610
611/*
612 * The FP module is called with these registers set:
613 * r0 = instruction
614 * r2 = PC+4
615 * r9 = normal "successful" return address
616 * r10 = FP workspace
617 * lr = unrecognised FP instruction return address
618 */
619
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100620 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000622 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100623 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
Catalin Marinas83e686e2009-09-18 23:27:07 +0100625ENTRY(no_fp)
626 mov pc, lr
627ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000628
629__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000630 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100632 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100634ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
636 .align 5
637__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100638 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100639 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100640 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100641 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* fall through */
643/*
644 * This is the return code to user mode for abort handlers
645 */
646ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100647 UNWIND(.fnstart )
648 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649 get_thread_info tsk
650 mov why, #0
651 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100652 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100653ENDPROC(__pabt_usr)
654ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
656/*
657 * Register switch for ARMv3 and ARMv4 processors
658 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
659 * previous and next are guaranteed not to be the same.
660 */
661ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100662 UNWIND(.fnstart )
663 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 add ip, r1, #TI_CPU_SAVE
665 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100666 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
667 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
668 THUMB( str sp, [ip], #4 )
669 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100670#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100671 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000672#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100673 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400674#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
675 ldr r7, [r2, #TI_TASK]
676 ldr r8, =__stack_chk_guard
677 ldr r7, [r7, #TSK_STACK_CANARY]
678#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100679#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000681#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100682 mov r5, r0
683 add r4, r2, #TI_CPU_SAVE
684 ldr r0, =thread_notify_head
685 mov r1, #THREAD_NOTIFY_SWITCH
686 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400687#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
688 str r7, [r8]
689#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100690 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100691 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100692 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
693 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
694 THUMB( ldr sp, [ip], #4 )
695 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100696 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100697ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698
699 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100700
701/*
702 * User helpers.
703 *
704 * These are segment of kernel provided user code reachable from user space
705 * at a fixed address in kernel memory. This is used to provide user space
706 * with some operations which require kernel help because of unimplemented
707 * native feature and/or instructions in many ARM CPUs. The idea is for
708 * this code to be executed directly in user mode for best efficiency but
709 * which is too intimate with the kernel counter part to be left to user
710 * libraries. In fact this code might even differ from one CPU to another
711 * depending on the available instruction set and restrictions like on
712 * SMP systems. In other words, the kernel reserves the right to change
713 * this code as needed without warning. Only the entry points and their
714 * results are guaranteed to be stable.
715 *
716 * Each segment is 32-byte aligned and will be moved to the top of the high
717 * vector page. New segments (if ever needed) must be added in front of
718 * existing ones. This mechanism should be used only for things that are
719 * really small and justified, and not be abused freely.
720 *
721 * User space is expected to implement those things inline when optimizing
722 * for a processor that has the necessary native support, but only if such
723 * resulting binaries are already to be incompatible with earlier ARM
724 * processors due to the use of unsupported instructions other than what
725 * is provided here. In other words don't make binaries unable to run on
726 * earlier processors just for the sake of not using these kernel helpers
727 * if your compiled code is not going to use the new instructions for other
728 * purpose.
729 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100730 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100731
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100732 .macro usr_ret, reg
733#ifdef CONFIG_ARM_THUMB
734 bx \reg
735#else
736 mov pc, \reg
737#endif
738 .endm
739
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100740 .align 5
741 .globl __kuser_helper_start
742__kuser_helper_start:
743
744/*
745 * Reference prototype:
746 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000747 * void __kernel_memory_barrier(void)
748 *
749 * Input:
750 *
751 * lr = return address
752 *
753 * Output:
754 *
755 * none
756 *
757 * Clobbered:
758 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100759 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000760 *
761 * Definition and user space usage example:
762 *
763 * typedef void (__kernel_dmb_t)(void);
764 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
765 *
766 * Apply any needed memory barrier to preserve consistency with data modified
767 * manually and __kuser_cmpxchg usage.
768 *
769 * This could be used as follows:
770 *
771 * #define __kernel_dmb() \
772 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100773 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000774 */
775
776__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100777 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100778 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000779
780 .align 5
781
782/*
783 * Reference prototype:
784 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100785 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
786 *
787 * Input:
788 *
789 * r0 = oldval
790 * r1 = newval
791 * r2 = ptr
792 * lr = return address
793 *
794 * Output:
795 *
796 * r0 = returned value (zero or non-zero)
797 * C flag = set if r0 == 0, clear if r0 != 0
798 *
799 * Clobbered:
800 *
801 * r3, ip, flags
802 *
803 * Definition and user space usage example:
804 *
805 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
806 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
807 *
808 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
809 * Return zero if *ptr was changed or non-zero if no exchange happened.
810 * The C flag is also set if *ptr was changed to allow for assembly
811 * optimization in the calling code.
812 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000813 * Notes:
814 *
815 * - This routine already includes memory barriers as needed.
816 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100817 * For example, a user space atomic_add implementation could look like this:
818 *
819 * #define atomic_add(ptr, val) \
820 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
821 * register unsigned int __result asm("r1"); \
822 * asm volatile ( \
823 * "1: @ atomic_add\n\t" \
824 * "ldr r0, [r2]\n\t" \
825 * "mov r3, #0xffff0fff\n\t" \
826 * "add lr, pc, #4\n\t" \
827 * "add r1, r0, %2\n\t" \
828 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
829 * "bcc 1b" \
830 * : "=&r" (__result) \
831 * : "r" (__ptr), "rIL" (val) \
832 * : "r0","r3","ip","lr","cc","memory" ); \
833 * __result; })
834 */
835
836__kuser_cmpxchg: @ 0xffff0fc0
837
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100838#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100839
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100840 /*
841 * Poor you. No fast solution possible...
842 * The kernel itself must perform the operation.
843 * A special ghost syscall is used for that (see traps.c).
844 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000845 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100846 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000847 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000848 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008491: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100850
851#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100852
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000853#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100854
855 /*
856 * The only thing that can break atomicity in this cmpxchg
857 * implementation is either an IRQ or a data abort exception
858 * causing another process/thread to be scheduled in the middle
859 * of the critical sequence. To prevent this, code is added to
860 * the IRQ and data abort exception handlers to set the pc back
861 * to the beginning of the critical section if it is found to be
862 * within that critical section (see kuser_cmpxchg_fixup).
863 */
8641: ldr r3, [r2] @ load current val
865 subs r3, r3, r0 @ compare with oldval
8662: streq r1, [r2] @ store newval if eq
867 rsbs r0, r3, #0 @ set return val and C flag
868 usr_ret lr
869
870 .text
871kuser_cmpxchg_fixup:
872 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100873 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100874 @ sp = saved regs. r7 and r8 are clobbered.
875 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100876 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100877 mov r7, #0xffff0fff
878 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100879 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100880 rsbcss r8, r8, #(2b - 1b)
881 strcs r7, [sp, #S_PC]
882 mov pc, lr
883 .previous
884
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000885#else
886#warning "NPTL on non MMU needs fixing"
887 mov r0, #-1
888 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100889 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100890#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100891
892#else
893
Dave Martined3768a2010-12-01 15:39:23 +0100894 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01008951: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100896 subs r3, r3, r0
897 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100898 teqeq r3, #1
899 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100900 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100901 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100902 ALT_SMP(b __kuser_memory_barrier)
903 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100904
905#endif
906
907 .align 5
908
909/*
910 * Reference prototype:
911 *
912 * int __kernel_get_tls(void)
913 *
914 * Input:
915 *
916 * lr = return address
917 *
918 * Output:
919 *
920 * r0 = TLS value
921 *
922 * Clobbered:
923 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100924 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100925 *
926 * Definition and user space usage example:
927 *
928 * typedef int (__kernel_get_tls_t)(void);
929 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
930 *
931 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
932 *
933 * This could be used as follows:
934 *
935 * #define __kernel_get_tls() \
936 * ({ register unsigned int __val asm("r0"); \
937 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
938 * : "=r" (__val) : : "lr","cc" ); \
939 * __val; })
940 */
941
942__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100943 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100944 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100945 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
946 .rep 4
947 .word 0 @ 0xffff0ff0 software TLS value, then
948 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100949
950/*
951 * Reference declaration:
952 *
953 * extern unsigned int __kernel_helper_version;
954 *
955 * Definition and user space usage example:
956 *
957 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
958 *
959 * User space may read this to determine the curent number of helpers
960 * available.
961 */
962
963__kuser_helper_version: @ 0xffff0ffc
964 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
965
966 .globl __kuser_helper_end
967__kuser_helper_end:
968
Catalin Marinasb86040a2009-07-24 12:32:54 +0100969 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971/*
972 * Vector stubs.
973 *
Russell King79335232005-04-26 15:17:42 +0100974 * This code is copied to 0xffff0200 so we can use branches in the
975 * vectors, rather than ldr's. Note that this code must not
976 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 *
978 * Common stub entry macro:
979 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +0100980 *
981 * SP points to a minimal amount of processor-private memory, the address
982 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000984 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985 .align 5
986
987vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988 .if \correction
989 sub lr, lr, #\correction
990 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
Russell Kingccea7a12005-05-31 22:22:32 +0100992 @
993 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
994 @ (parent CPSR)
995 @
996 stmia sp, {r0, lr} @ save r0, lr
997 mrs lr, spsr
998 str lr, [sp, #8] @ save spsr
999
1000 @
1001 @ Prepare for SVC32 mode. IRQs remain disabled.
1002 @
1003 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001004 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001005 msr spsr_cxsf, r0
1006
1007 @
1008 @ the branch table must immediately follow this code
1009 @
Russell Kingccea7a12005-05-31 22:22:32 +01001010 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001011 THUMB( adr r0, 1f )
1012 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001013 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001014 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001015 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001016ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001017
1018 .align 2
1019 @ handler addresses follow this label
10201:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 .endm
1022
Russell King79335232005-04-26 15:17:42 +01001023 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024__stubs_start:
1025/*
1026 * Interrupt dispatcher
1027 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001028 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029
1030 .long __irq_usr @ 0 (USR_26 / USR_32)
1031 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1032 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1033 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1034 .long __irq_invalid @ 4
1035 .long __irq_invalid @ 5
1036 .long __irq_invalid @ 6
1037 .long __irq_invalid @ 7
1038 .long __irq_invalid @ 8
1039 .long __irq_invalid @ 9
1040 .long __irq_invalid @ a
1041 .long __irq_invalid @ b
1042 .long __irq_invalid @ c
1043 .long __irq_invalid @ d
1044 .long __irq_invalid @ e
1045 .long __irq_invalid @ f
1046
1047/*
1048 * Data abort dispatcher
1049 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1050 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001051 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052
1053 .long __dabt_usr @ 0 (USR_26 / USR_32)
1054 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1055 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1056 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1057 .long __dabt_invalid @ 4
1058 .long __dabt_invalid @ 5
1059 .long __dabt_invalid @ 6
1060 .long __dabt_invalid @ 7
1061 .long __dabt_invalid @ 8
1062 .long __dabt_invalid @ 9
1063 .long __dabt_invalid @ a
1064 .long __dabt_invalid @ b
1065 .long __dabt_invalid @ c
1066 .long __dabt_invalid @ d
1067 .long __dabt_invalid @ e
1068 .long __dabt_invalid @ f
1069
1070/*
1071 * Prefetch abort dispatcher
1072 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1073 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001074 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075
1076 .long __pabt_usr @ 0 (USR_26 / USR_32)
1077 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1078 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1079 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1080 .long __pabt_invalid @ 4
1081 .long __pabt_invalid @ 5
1082 .long __pabt_invalid @ 6
1083 .long __pabt_invalid @ 7
1084 .long __pabt_invalid @ 8
1085 .long __pabt_invalid @ 9
1086 .long __pabt_invalid @ a
1087 .long __pabt_invalid @ b
1088 .long __pabt_invalid @ c
1089 .long __pabt_invalid @ d
1090 .long __pabt_invalid @ e
1091 .long __pabt_invalid @ f
1092
1093/*
1094 * Undef instr entry dispatcher
1095 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1096 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001097 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098
1099 .long __und_usr @ 0 (USR_26 / USR_32)
1100 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1101 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1102 .long __und_svc @ 3 (SVC_26 / SVC_32)
1103 .long __und_invalid @ 4
1104 .long __und_invalid @ 5
1105 .long __und_invalid @ 6
1106 .long __und_invalid @ 7
1107 .long __und_invalid @ 8
1108 .long __und_invalid @ 9
1109 .long __und_invalid @ a
1110 .long __und_invalid @ b
1111 .long __und_invalid @ c
1112 .long __und_invalid @ d
1113 .long __und_invalid @ e
1114 .long __und_invalid @ f
1115
1116 .align 5
1117
1118/*=============================================================================
1119 * Undefined FIQs
1120 *-----------------------------------------------------------------------------
1121 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1122 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1123 * Basically to switch modes, we *HAVE* to clobber one register... brain
1124 * damage alert! I don't think that we can execute any code in here in any
1125 * other mode than FIQ... Ok you can switch to another mode, but you can't
1126 * get out of that mode without clobbering one register.
1127 */
1128vector_fiq:
1129 disable_fiq
1130 subs pc, lr, #4
1131
1132/*=============================================================================
1133 * Address exception handler
1134 *-----------------------------------------------------------------------------
1135 * These aren't too critical.
1136 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1137 */
1138
1139vector_addrexcptn:
1140 b vector_addrexcptn
1141
1142/*
1143 * We group all the following data together to optimise
1144 * for CPUs with separate I & D caches.
1145 */
1146 .align 5
1147
1148.LCvswi:
1149 .word vector_swi
1150
Russell King79335232005-04-26 15:17:42 +01001151 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152__stubs_end:
1153
Russell King79335232005-04-26 15:17:42 +01001154 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155
Russell King79335232005-04-26 15:17:42 +01001156 .globl __vectors_start
1157__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001158 ARM( swi SYS_ERROR0 )
1159 THUMB( svc #0 )
1160 THUMB( nop )
1161 W(b) vector_und + stubs_offset
1162 W(ldr) pc, .LCvswi + stubs_offset
1163 W(b) vector_pabt + stubs_offset
1164 W(b) vector_dabt + stubs_offset
1165 W(b) vector_addrexcptn + stubs_offset
1166 W(b) vector_irq + stubs_offset
1167 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
Russell King79335232005-04-26 15:17:42 +01001169 .globl __vectors_end
1170__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171
1172 .data
1173
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 .globl cr_alignment
1175 .globl cr_no_alignment
1176cr_alignment:
1177 .space 4
1178cr_no_alignment:
1179 .space 4
eric miao52108642010-12-13 09:42:34 +01001180
1181#ifdef CONFIG_MULTI_IRQ_HANDLER
1182 .globl handle_arch_irq
1183handle_arch_irq:
1184 .space 4
1185#endif