blob: 523131213f084c8b4696563410b0cd60f1ccf623 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/kernel.h>
3
4#include <linux/string.h>
5#include <linux/bitops.h>
6#include <linux/smp.h>
Ingo Molnar83ce4002009-02-26 20:16:58 +01007#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/thread_info.h>
Nick Piggin53e86b92005-11-13 16:07:23 -08009#include <linux/module.h>
Alan Cox8bdbd962009-07-04 00:35:45 +010010#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011
12#include <asm/processor.h>
Sam Ravnborgd72b1b42007-10-17 18:04:33 +020013#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <asm/msr.h>
Harvey Harrison73bdb732008-02-04 16:48:04 +010015#include <asm/bugs.h>
Yinghai Lu1f442d72009-03-07 23:46:26 -080016#include <asm/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Yinghai Lu185f3b92008-09-09 16:40:35 -070018#ifdef CONFIG_X86_64
Alan Cox8bdbd962009-07-04 00:35:45 +010019#include <linux/topology.h>
Yinghai Lu185f3b92008-09-09 16:40:35 -070020#include <asm/numa_64.h>
21#endif
22
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include "cpu.h"
24
25#ifdef CONFIG_X86_LOCAL_APIC
26#include <asm/mpspec.h>
27#include <asm/apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#endif
29
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010030static void __cpuinit early_init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070031{
Fenghua Yu161ec532011-05-17 15:29:11 -070032 u64 misc_enable;
33
Ingo Molnar99fb4d32009-01-26 04:30:41 +010034 /* Unmask CPUID levels if masked: */
H. Peter Anvin30a0fb92009-01-26 09:40:58 -080035 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
Ingo Molnar99fb4d32009-01-26 04:30:41 +010036 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
37
38 if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) {
39 misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID;
40 wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
41 c->cpuid_level = cpuid_eax(0);
H. Peter Anvind9003292010-09-28 15:35:01 -070042 get_cpu_cap(c);
Ingo Molnar99fb4d32009-01-26 04:30:41 +010043 }
H. Peter Anvin066941b2009-01-21 15:04:32 -080044 }
45
Andi Kleen2b16a232008-01-30 13:32:40 +010046 if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
47 (c->x86 == 0x6 && c->x86_model >= 0x0e))
48 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Yinghai Lu185f3b92008-09-09 16:40:35 -070049
Andi Kleen506ed6b2011-10-12 17:46:33 -070050 if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64)) {
51 unsigned lower_word;
52
53 wrmsr(MSR_IA32_UCODE_REV, 0, 0);
54 /* Required by the SDM */
55 sync_core();
56 rdmsr(MSR_IA32_UCODE_REV, lower_word, c->microcode);
57 }
58
H. Peter Anvin7a0fc402010-04-13 14:40:54 -070059 /*
60 * Atom erratum AAE44/AAF40/AAG38/AAH41:
61 *
62 * A race condition between speculative fetches and invalidating
63 * a large page. This is worked around in microcode, but we
64 * need the microcode to have already been loaded... so if it is
65 * not, recommend a BIOS update and disable large pages.
66 */
Andi Kleen30963c02011-10-12 17:46:34 -070067 if (c->x86 == 6 && c->x86_model == 0x1c && c->x86_mask <= 2 &&
68 c->microcode < 0x20e) {
69 printk(KERN_WARNING "Atom PSE erratum detected, BIOS microcode update recommended\n");
70 clear_cpu_cap(c, X86_FEATURE_PSE);
H. Peter Anvin7a0fc402010-04-13 14:40:54 -070071 }
72
Yinghai Lu185f3b92008-09-09 16:40:35 -070073#ifdef CONFIG_X86_64
74 set_cpu_cap(c, X86_FEATURE_SYSENTER32);
75#else
76 /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
77 if (c->x86 == 15 && c->x86_cache_alignment == 64)
78 c->x86_cache_alignment = 128;
79#endif
Venki Pallipadi40fb1712008-11-17 16:11:37 -080080
Jan Beulich13c6c532009-03-12 12:37:34 +000081 /* CPUID workaround for 0F33/0F34 CPU */
82 if (c->x86 == 0xF && c->x86_model == 0x3
83 && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
84 c->x86_phys_bits = 36;
85
Venki Pallipadi40fb1712008-11-17 16:11:37 -080086 /*
87 * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
Ingo Molnar83ce4002009-02-26 20:16:58 +010088 * with P/T states and does not stop in deep C-states.
89 *
90 * It is also reliable across cores and sockets. (but not across
91 * cabinets - we turn it off in that case explicitly.)
Venki Pallipadi40fb1712008-11-17 16:11:37 -080092 */
93 if (c->x86_power & (1 << 8)) {
94 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
95 set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
Dimitri Sivanich14be1f72010-03-01 11:48:15 -060096 if (!check_tsc_unstable())
97 sched_clock_stable = 1;
Venki Pallipadi40fb1712008-11-17 16:11:37 -080098 }
99
H. Peter Anvin75a04812009-01-22 16:17:05 -0800100 /*
101 * There is a known erratum on Pentium III and Core Solo
102 * and Core Duo CPUs.
103 * " Page with PAT set to WC while associated MTRR is UC
104 * may consolidate to UC "
105 * Because of this erratum, it is better to stick with
106 * setting WC in MTRR rather than using PAT on these CPUs.
107 *
108 * Enable PAT WC only on P4, Core 2 or later CPUs.
109 */
110 if (c->x86 == 6 && c->x86_model < 15)
111 clear_cpu_cap(c, X86_FEATURE_PAT);
Vegard Nossumf8561292008-04-04 00:53:23 +0200112
113#ifdef CONFIG_KMEMCHECK
114 /*
115 * P4s have a "fast strings" feature which causes single-
116 * stepping REP instructions to only generate a #DB on
117 * cache-line boundaries.
118 *
119 * Ingo Molnar reported a Pentium D (model 6) and a Xeon
120 * (model 2) with the same problem.
121 */
122 if (c->x86 == 15) {
Vegard Nossumf8561292008-04-04 00:53:23 +0200123 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
124
125 if (misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING) {
126 printk(KERN_INFO "kmemcheck: Disabling fast string operations\n");
127
128 misc_enable &= ~MSR_IA32_MISC_ENABLE_FAST_STRING;
129 wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
130 }
131 }
132#endif
Fenghua Yu161ec532011-05-17 15:29:11 -0700133
134 /*
135 * If fast string is not enabled in IA32_MISC_ENABLE for any reason,
136 * clear the fast string and enhanced fast string CPU capabilities.
137 */
138 if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
139 rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
140 if (!(misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING)) {
141 printk(KERN_INFO "Disabled fast string operations\n");
142 setup_clear_cpu_cap(X86_FEATURE_REP_GOOD);
143 setup_clear_cpu_cap(X86_FEATURE_ERMS);
144 }
145 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146}
147
Yinghai Lu185f3b92008-09-09 16:40:35 -0700148#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149/*
150 * Early probe support logic for ppro memory erratum #50
151 *
152 * This is called before we do cpu ident work
153 */
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100154
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800155int __cpuinit ppro_with_ram_bug(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156{
157 /* Uses data from early_cpu_detect now */
158 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
159 boot_cpu_data.x86 == 6 &&
160 boot_cpu_data.x86_model == 1 &&
161 boot_cpu_data.x86_mask < 8) {
162 printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
163 return 1;
164 }
165 return 0;
166}
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100167
Yinghai Lu185f3b92008-09-09 16:40:35 -0700168#ifdef CONFIG_X86_F00F_BUG
169static void __cpuinit trap_init_f00f_bug(void)
170{
171 __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO);
172
173 /*
174 * Update the IDT descriptor and reload the IDT so that
175 * it uses the read-only mapped virtual address.
176 */
177 idt_descr.address = fix_to_virt(FIX_F00F_IDT);
178 load_idt(&idt_descr);
179}
180#endif
Yinghai Lu40527042008-09-09 16:40:38 -0700181
Yinghai Lu1f442d72009-03-07 23:46:26 -0800182static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c)
183{
184#ifdef CONFIG_SMP
185 /* calling is from identify_secondary_cpu() ? */
Robert Richterf6e9456c2010-07-21 19:03:58 +0200186 if (!c->cpu_index)
Yinghai Lu1f442d72009-03-07 23:46:26 -0800187 return;
188
189 /*
190 * Mask B, Pentium, but not Pentium MMX
191 */
192 if (c->x86 == 5 &&
193 c->x86_mask >= 1 && c->x86_mask <= 4 &&
194 c->x86_model <= 3) {
195 /*
196 * Remember we have B step Pentia with bugs
197 */
198 WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
199 "with B stepping processors.\n");
200 }
201#endif
202}
203
Yinghai Lu40527042008-09-09 16:40:38 -0700204static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
205{
206 unsigned long lo, hi;
207
208#ifdef CONFIG_X86_F00F_BUG
209 /*
210 * All current models of Pentium and Pentium with MMX technology CPUs
Alan Cox8bdbd962009-07-04 00:35:45 +0100211 * have the F0 0F bug, which lets nonprivileged users lock up the
212 * system.
Yinghai Lu40527042008-09-09 16:40:38 -0700213 * Note that the workaround only should be initialized once...
214 */
215 c->f00f_bug = 0;
216 if (!paravirt_enabled() && c->x86 == 5) {
217 static int f00f_workaround_enabled;
218
219 c->f00f_bug = 1;
220 if (!f00f_workaround_enabled) {
221 trap_init_f00f_bug();
222 printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
223 f00f_workaround_enabled = 1;
224 }
225 }
226#endif
227
228 /*
229 * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
230 * model 3 mask 3
231 */
232 if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
233 clear_cpu_cap(c, X86_FEATURE_SEP);
234
235 /*
236 * P4 Xeon errata 037 workaround.
237 * Hardware prefetcher may cause stale data to be loaded into the cache.
238 */
239 if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
240 rdmsr(MSR_IA32_MISC_ENABLE, lo, hi);
Vegard Nossumecab22a2009-02-20 11:56:38 +0100241 if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) {
Yinghai Lu40527042008-09-09 16:40:38 -0700242 printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n");
243 printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n");
Vegard Nossumecab22a2009-02-20 11:56:38 +0100244 lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE;
Alan Cox8bdbd962009-07-04 00:35:45 +0100245 wrmsr(MSR_IA32_MISC_ENABLE, lo, hi);
Yinghai Lu40527042008-09-09 16:40:38 -0700246 }
247 }
248
249 /*
250 * See if we have a good local APIC by checking for buggy Pentia,
251 * i.e. all B steppings and the C2 stepping of P54C when using their
252 * integrated APIC (see 11AP erratum in "Pentium Processor
253 * Specification Update").
254 */
255 if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
256 (c->x86_mask < 0x6 || c->x86_mask == 0xb))
257 set_cpu_cap(c, X86_FEATURE_11AP);
258
259
260#ifdef CONFIG_X86_INTEL_USERCOPY
261 /*
262 * Set up the preferred alignment for movsl bulk memory moves
263 */
264 switch (c->x86) {
265 case 4: /* 486: untested */
266 break;
267 case 5: /* Old Pentia: untested */
268 break;
269 case 6: /* PII/PIII only like movsl with 8-byte alignment */
270 movsl_mask.mask = 7;
271 break;
272 case 15: /* P4 is OK down to 8-byte alignment */
273 movsl_mask.mask = 7;
274 break;
275 }
276#endif
277
278#ifdef CONFIG_X86_NUMAQ
279 numaq_tsc_disable();
280#endif
Yinghai Lu1f442d72009-03-07 23:46:26 -0800281
282 intel_smp_check(c);
Yinghai Lu40527042008-09-09 16:40:38 -0700283}
284#else
285static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c)
286{
287}
Yinghai Lu185f3b92008-09-09 16:40:35 -0700288#endif
289
Yinghai Lu2759c322009-05-15 13:05:16 -0700290static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c)
Yinghai Lu185f3b92008-09-09 16:40:35 -0700291{
Tejun Heo645a7912011-01-23 14:37:40 +0100292#ifdef CONFIG_NUMA
Yinghai Lu185f3b92008-09-09 16:40:35 -0700293 unsigned node;
294 int cpu = smp_processor_id();
Yinghai Lu185f3b92008-09-09 16:40:35 -0700295
296 /* Don't do the funky fallback heuristics the AMD version employs
297 for now. */
Tejun Heobbc9e2f2011-01-23 14:37:39 +0100298 node = numa_cpu_node(cpu);
Nikanth Karthikesan50f2d7f2010-09-30 17:34:10 +0530299 if (node == NUMA_NO_NODE || !node_online(node)) {
Yinghai Lud9c2d5a2009-11-21 00:23:37 -0800300 /* reuse the value from init_cpu_to_node() */
301 node = cpu_to_node(cpu);
302 }
Yinghai Lu185f3b92008-09-09 16:40:35 -0700303 numa_set_node(cpu, node);
Yinghai Lu185f3b92008-09-09 16:40:35 -0700304#endif
305}
306
Andi Kleen3dd9d512005-04-16 15:25:15 -0700307/*
308 * find out the number of processor cores on the die
309 */
Yinghai Luf69feff2008-09-07 17:58:58 -0700310static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c)
Andi Kleen3dd9d512005-04-16 15:25:15 -0700311{
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700312 unsigned int eax, ebx, ecx, edx;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700313
314 if (c->cpuid_level < 4)
315 return 1;
316
Zachary Amsdenf2ab4462005-09-03 15:56:42 -0700317 /* Intel has a non-standard dependency on %ecx for this CPUID level. */
318 cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700319 if (eax & 0x1f)
Alan Cox8bdbd962009-07-04 00:35:45 +0100320 return (eax >> 26) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700321 else
322 return 1;
323}
324
Sheng Yange38e05a2008-09-10 18:53:34 +0800325static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c)
326{
327 /* Intel VMX MSR indicated features */
328#define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
329#define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
330#define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
331#define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
332#define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
333#define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
334
335 u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
336
337 clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
338 clear_cpu_cap(c, X86_FEATURE_VNMI);
339 clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
340 clear_cpu_cap(c, X86_FEATURE_EPT);
341 clear_cpu_cap(c, X86_FEATURE_VPID);
342
343 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
344 msr_ctl = vmx_msr_high | vmx_msr_low;
345 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
346 set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
347 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
348 set_cpu_cap(c, X86_FEATURE_VNMI);
349 if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
350 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
351 vmx_msr_low, vmx_msr_high);
352 msr_ctl2 = vmx_msr_high | vmx_msr_low;
353 if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
354 (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
355 set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
356 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
357 set_cpu_cap(c, X86_FEATURE_EPT);
358 if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
359 set_cpu_cap(c, X86_FEATURE_VPID);
360 }
361}
362
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800363static void __cpuinit init_intel(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364{
365 unsigned int l2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366
Andi Kleen2b16a232008-01-30 13:32:40 +0100367 early_init_intel(c);
368
Yinghai Lu40527042008-09-09 16:40:38 -0700369 intel_workarounds(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370
Suresh Siddha345077c2008-12-18 18:09:21 -0800371 /*
372 * Detect the extended topology information if available. This
373 * will reinitialise the initial_apicid which will be used
374 * in init_intel_cacheinfo()
375 */
376 detect_extended_topology(c);
377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 l2 = init_intel_cacheinfo(c);
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100379 if (c->cpuid_level > 9) {
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200380 unsigned eax = cpuid_eax(10);
381 /* Check for version and the number of counters */
382 if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
Ingo Molnard0e95eb2008-02-26 08:52:33 +0100383 set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
Venkatesh Pallipadi0080e662006-06-26 13:59:59 +0200384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Yinghai Lu40527042008-09-09 16:40:38 -0700386 if (cpu_has_xmm2)
387 set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
388 if (cpu_has_ds) {
389 unsigned int l1;
390 rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
391 if (!(l1 & (1<<11)))
392 set_cpu_cap(c, X86_FEATURE_BTS);
393 if (!(l1 & (1<<12)))
394 set_cpu_cap(c, X86_FEATURE_PEBS);
Yinghai Lu40527042008-09-09 16:40:38 -0700395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -0800397 if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush)
398 set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR);
399
Yinghai Lu40527042008-09-09 16:40:38 -0700400#ifdef CONFIG_X86_64
401 if (c->x86 == 15)
402 c->x86_cache_alignment = c->x86_clflush_size * 2;
403 if (c->x86 == 6)
404 set_cpu_cap(c, X86_FEATURE_REP_GOOD);
405#else
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100406 /*
407 * Names for the Pentium II/Celeron processors
408 * detectable only by also checking the cache size.
409 * Dixon is NOT a Celeron.
410 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 if (c->x86 == 6) {
Yinghai Lu40527042008-09-09 16:40:38 -0700412 char *p = NULL;
413
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 switch (c->x86_model) {
415 case 5:
Ondrej Zary865be7a2011-05-16 21:38:08 +0200416 if (l2 == 0)
417 p = "Celeron (Covington)";
418 else if (l2 == 256)
419 p = "Mobile Pentium II (Dixon)";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 break;
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100421
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 case 6:
423 if (l2 == 128)
424 p = "Celeron (Mendocino)";
425 else if (c->x86_mask == 0 || c->x86_mask == 5)
426 p = "Celeron-A";
427 break;
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 case 8:
430 if (l2 == 128)
431 p = "Celeron (Coppermine)";
432 break;
433 }
Yinghai Lu40527042008-09-09 16:40:38 -0700434
435 if (p)
436 strcpy(c->x86_model_id, p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 }
438
Yinghai Lu185f3b92008-09-09 16:40:35 -0700439 if (c->x86 == 15)
440 set_cpu_cap(c, X86_FEATURE_P4);
441 if (c->x86 == 6)
442 set_cpu_cap(c, X86_FEATURE_P3);
Markus Metzgerf4166c52008-11-09 14:29:21 +0100443#endif
Yinghai Lu185f3b92008-09-09 16:40:35 -0700444
Yinghai Lu185f3b92008-09-09 16:40:35 -0700445 if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
446 /*
447 * let's use the legacy cpuid vector 0x1 and 0x4 for topology
448 * detection.
449 */
450 c->x86_max_cores = intel_num_cpu_cores(c);
451#ifdef CONFIG_X86_32
452 detect_ht(c);
453#endif
454 }
455
456 /* Work around errata */
Yinghai Lu2759c322009-05-15 13:05:16 -0700457 srat_detect_node(c);
Sheng Yange38e05a2008-09-10 18:53:34 +0800458
459 if (cpu_has(c, X86_FEATURE_VMX))
460 detect_vmx_virtcap(c);
Len Brownabe48b12011-07-14 00:53:24 -0400461
462 /*
463 * Initialize MSR_IA32_ENERGY_PERF_BIAS if BIOS did not.
464 * x86_energy_perf_policy(8) is available to change it at run-time
465 */
466 if (cpu_has(c, X86_FEATURE_EPB)) {
467 u64 epb;
468
469 rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
Len Brown17edf2d2011-07-15 17:37:15 -0400470 if ((epb & 0xF) == ENERGY_PERF_BIAS_PERFORMANCE) {
471 printk_once(KERN_WARNING "ENERGY_PERF_BIAS:"
472 " Set to 'normal', was 'performance'\n"
473 "ENERGY_PERF_BIAS: View and update with"
474 " x86_energy_perf_policy(8)\n");
Len Brownabe48b12011-07-14 00:53:24 -0400475 epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL;
476 wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
477 }
478 }
Stephane Eranian42ed4582006-12-07 02:14:01 +0100479}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
Yinghai Lu185f3b92008-09-09 16:40:35 -0700481#ifdef CONFIG_X86_32
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100482static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483{
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100484 /*
485 * Intel PIII Tualatin. This comes in two flavours.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 * One has 256kb of cache, the other 512. We have no way
487 * to determine which, so we use a boottime override
488 * for the 512kb model, and assume 256 otherwise.
489 */
490 if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
491 size = 256;
492 return size;
493}
Yinghai Lu185f3b92008-09-09 16:40:35 -0700494#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Jan Beulich02dde8b2009-03-12 12:08:49 +0000496static const struct cpu_dev __cpuinitconst intel_cpu_dev = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 .c_vendor = "Intel",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100498 .c_ident = { "GenuineIntel" },
Yinghai Lu185f3b92008-09-09 16:40:35 -0700499#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 .c_models = {
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100501 { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names =
502 {
503 [0] = "486 DX-25/33",
504 [1] = "486 DX-50",
505 [2] = "486 SX",
506 [3] = "486 DX/2",
507 [4] = "486 SL",
508 [5] = "486 SX/2",
509 [7] = "486 DX/2-WB",
510 [8] = "486 DX/4",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 [9] = "486 DX/4-WB"
512 }
513 },
514 { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names =
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100515 {
516 [0] = "Pentium 60/66 A-step",
517 [1] = "Pentium 60/66",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 [2] = "Pentium 75 - 200",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100519 [3] = "OverDrive PODP5V83",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 [4] = "Pentium MMX",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100521 [7] = "Mobile Pentium 75 - 200",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522 [8] = "Mobile Pentium MMX"
523 }
524 },
525 { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names =
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100526 {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 [0] = "Pentium Pro A-step",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100528 [1] = "Pentium Pro",
529 [3] = "Pentium II (Klamath)",
530 [4] = "Pentium II (Deschutes)",
531 [5] = "Pentium II (Deschutes)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 [6] = "Mobile Pentium II",
Paolo Ciarrocchi65eb6b42008-02-22 23:09:42 +0100533 [7] = "Pentium III (Katmai)",
534 [8] = "Pentium III (Coppermine)",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 [10] = "Pentium III (Cascades)",
536 [11] = "Pentium III (Tualatin)",
537 }
538 },
539 { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names =
540 {
541 [0] = "Pentium 4 (Unknown)",
542 [1] = "Pentium 4 (Willamette)",
543 [2] = "Pentium 4 (Northwood)",
544 [4] = "Pentium 4 (Foster)",
545 [5] = "Pentium 4 (Foster)",
546 }
547 },
548 },
Yinghai Lu185f3b92008-09-09 16:40:35 -0700549 .c_size_cache = intel_size_cache,
550#endif
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100551 .c_early_init = early_init_intel,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 .c_init = init_intel,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200553 .c_x86_vendor = X86_VENDOR_INTEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554};
555
Yinghai Lu10a434f2008-09-04 21:09:45 +0200556cpu_dev_register(intel_cpu_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557