blob: 329d553eae943d9acc524af42652721df8ad3fa1 [file] [log] [blame]
David Somayajuluafaf5a22006-09-19 10:28:00 -07001/*
2 * QLogic iSCSI HBA Driver
Vikas Chaudharyc68cdbf2012-08-22 07:55:09 -04003 * Copyright (c) 2003-2012 QLogic Corporation
David Somayajuluafaf5a22006-09-19 10:28:00 -07004 *
5 * See LICENSE.qla4xxx for copyright and licensing details.
6 */
7
8#ifndef __QL4_DEF_H
9#define __QL4_DEF_H
10
11#include <linux/kernel.h>
12#include <linux/init.h>
13#include <linux/types.h>
14#include <linux/module.h>
15#include <linux/list.h>
16#include <linux/pci.h>
17#include <linux/dma-mapping.h>
18#include <linux/sched.h>
19#include <linux/slab.h>
20#include <linux/dmapool.h>
21#include <linux/mempool.h>
22#include <linux/spinlock.h>
23#include <linux/workqueue.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/mutex.h>
Vikas Chaudhary7b3595d2010-10-06 22:50:56 -070027#include <linux/aer.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050028#include <linux/bsg-lib.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070029
30#include <net/tcp.h>
31#include <scsi/scsi.h>
32#include <scsi/scsi_host.h>
33#include <scsi/scsi_device.h>
34#include <scsi/scsi_cmnd.h>
35#include <scsi/scsi_transport.h>
36#include <scsi/scsi_transport_iscsi.h>
Vikas Chaudharya3559432011-07-25 13:48:51 -050037#include <scsi/scsi_bsg_iscsi.h>
38#include <scsi/scsi_netlink.h>
Manish Rangankarb3a271a2011-07-25 13:48:53 -050039#include <scsi/libiscsi.h>
David Somayajuluafaf5a22006-09-19 10:28:00 -070040
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053041#include "ql4_dbg.h"
42#include "ql4_nx.h"
Manish Rangankarb3a271a2011-07-25 13:48:53 -050043#include "ql4_fw.h"
44#include "ql4_nvram.h"
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -040045#include "ql4_83xx.h"
David Somayajuluafaf5a22006-09-19 10:28:00 -070046
47#ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
48#define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
49#endif
50
51#ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
52#define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
David C Somayajulud9150582006-11-15 17:38:40 -080053#endif
54
55#ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
56#define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
57#endif
David Somayajuluafaf5a22006-09-19 10:28:00 -070058
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +053059#ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
60#define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
61#endif
62
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -040063#ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
64#define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
65#endif
66
Karen Higgins7eece5a2011-03-21 03:34:29 -070067#define ISP4XXX_PCI_FN_1 0x1
68#define ISP4XXX_PCI_FN_2 0x3
69
David Somayajuluafaf5a22006-09-19 10:28:00 -070070#define QLA_SUCCESS 0
71#define QLA_ERROR 1
72
73/*
74 * Data bit definitions
75 */
76#define BIT_0 0x1
77#define BIT_1 0x2
78#define BIT_2 0x4
79#define BIT_3 0x8
80#define BIT_4 0x10
81#define BIT_5 0x20
82#define BIT_6 0x40
83#define BIT_7 0x80
84#define BIT_8 0x100
85#define BIT_9 0x200
86#define BIT_10 0x400
87#define BIT_11 0x800
88#define BIT_12 0x1000
89#define BIT_13 0x2000
90#define BIT_14 0x4000
91#define BIT_15 0x8000
92#define BIT_16 0x10000
93#define BIT_17 0x20000
94#define BIT_18 0x40000
95#define BIT_19 0x80000
96#define BIT_20 0x100000
97#define BIT_21 0x200000
98#define BIT_22 0x400000
99#define BIT_23 0x800000
100#define BIT_24 0x1000000
101#define BIT_25 0x2000000
102#define BIT_26 0x4000000
103#define BIT_27 0x8000000
104#define BIT_28 0x10000000
105#define BIT_29 0x20000000
106#define BIT_30 0x40000000
107#define BIT_31 0x80000000
108
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530109/**
110 * Macros to help code, maintain, etc.
111 **/
112#define ql4_printk(level, ha, format, arg...) \
113 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
114
115
David Somayajuluafaf5a22006-09-19 10:28:00 -0700116/*
117 * Host adapter default definitions
118 ***********************************/
119#define MAX_HBAS 16
120#define MAX_BUSES 1
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530121#define MAX_TARGETS MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700122#define MAX_LUNS 0xffff
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500123#define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530124#define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
David Somayajuluafaf5a22006-09-19 10:28:00 -0700125#define MAX_PDU_ENTRIES 32
126#define INVALID_ENTRY 0xFFFF
127#define MAX_CMDS_TO_RISC 1024
128#define MAX_SRBS MAX_CMDS_TO_RISC
Prasanna Mumbai185f1072011-05-17 23:17:03 -0700129#define MBOX_AEN_REG_COUNT 8
David Somayajuluafaf5a22006-09-19 10:28:00 -0700130#define MAX_INIT_RETRIES 5
David Somayajuluafaf5a22006-09-19 10:28:00 -0700131
132/*
133 * Buffer sizes
134 */
135#define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
136#define RESPONSE_QUEUE_DEPTH 64
137#define QUEUE_SIZE 64
138#define DMA_BUFFER_SIZE 512
139
140/*
141 * Misc
142 */
143#define MAC_ADDR_LEN 6 /* in bytes */
144#define IP_ADDR_LEN 4 /* in bytes */
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530145#define IPv6_ADDR_LEN 16 /* IPv6 address size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700146#define DRIVER_NAME "qla4xxx"
147
148#define MAX_LINKED_CMDS_PER_LUN 3
Ravi Ananddbaf82e2010-07-10 14:50:32 +0530149#define MAX_REQS_SERVICED_PER_INTR 1
David Somayajuluafaf5a22006-09-19 10:28:00 -0700150
151#define ISCSI_IPADDR_SIZE 4 /* IP address size */
Joe Perchesb1c11812008-02-03 17:28:22 +0200152#define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700153#define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700154
Mike Christie13483732011-12-01 21:38:41 -0600155#define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
Vikas Chaudhary3013cea2010-07-30 14:25:46 +0530156 /* recovery timeout */
157
David Somayajuluafaf5a22006-09-19 10:28:00 -0700158#define LSDW(x) ((u32)((u64)(x)))
159#define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
160
161/*
162 * Retry & Timeout Values
163 */
164#define MBOX_TOV 60
165#define SOFT_RESET_TOV 30
166#define RESET_INTR_TOV 3
167#define SEMAPHORE_TOV 10
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530168#define ADAPTER_INIT_TOV 30
David Somayajuluafaf5a22006-09-19 10:28:00 -0700169#define ADAPTER_RESET_TOV 180
170#define EXTEND_CMD_TOV 60
171#define WAIT_CMD_TOV 30
172#define EH_WAIT_CMD_TOV 120
173#define FIRMWARE_UP_TOV 60
174#define RESET_FIRMWARE_TOV 30
175#define LOGOUT_TOV 10
176#define IOCB_TOV_MARGIN 10
177#define RELOGIN_TOV 18
178#define ISNS_DEREG_TOV 5
Vikas Chaudharyf581a3f2010-10-06 22:47:48 -0700179#define HBA_ONLINE_TOV 30
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700180#define DISABLE_ACB_TOV 30
Mike Christie13483732011-12-01 21:38:41 -0600181#define IP_CONFIG_TOV 30
182#define LOGIN_TOV 12
David Somayajuluafaf5a22006-09-19 10:28:00 -0700183
184#define MAX_RESET_HA_RETRIES 2
Shyam Sunder9ee91a32011-12-01 22:42:13 -0800185#define FW_ALIVE_WAIT_TOV 3
David Somayajuluafaf5a22006-09-19 10:28:00 -0700186
Vikas Chaudhary53698872010-04-28 11:41:59 +0530187#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
188
David Somayajuluafaf5a22006-09-19 10:28:00 -0700189/*
190 * SCSI Request Block structure (srb) that is placed
191 * on cmd->SCp location of every I/O [We have 22 bytes available]
192 */
193struct srb {
194 struct list_head list; /* (8) */
195 struct scsi_qla_host *ha; /* HA the SP is queued on */
Karen Higgins6790d4f2010-12-02 22:12:22 -0800196 struct ddb_entry *ddb;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700197 uint16_t flags; /* (1) Status flags. */
198
199#define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300200#define SRB_GOT_SENSE BIT_4 /* sense data received. */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700201 uint8_t state; /* (1) Status flags. */
202
203#define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
204#define SRB_FREE_STATE 1
205#define SRB_ACTIVE_STATE 3
206#define SRB_ACTIVE_TIMEOUT_STATE 4
207#define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
208
209 struct scsi_cmnd *cmd; /* (4) SCSI command block */
210 dma_addr_t dma_handle; /* (4) for unmap of single transfers */
Vikas Chaudhary09a0f712010-04-28 11:42:24 +0530211 struct kref srb_ref; /* reference count for this srb */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700212 uint8_t err_id; /* error id */
213#define SRB_ERR_PORT 1 /* Request failed because "port down" */
214#define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
215#define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
216#define SRB_ERR_OTHER 4
217
218 uint16_t reserved;
219 uint16_t iocb_tov;
220 uint16_t iocb_cnt; /* Number of used iocbs */
221 uint16_t cc_stat;
Karen Higgins94bced32009-07-15 15:02:58 -0500222
223 /* Used for extended sense / status continuation */
224 uint8_t *req_sense_ptr;
225 uint16_t req_sense_len;
226 uint16_t reserved2;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700227};
228
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530229/* Mailbox request block structure */
230struct mrb {
231 struct scsi_qla_host *ha;
232 struct mbox_cmd_iocb *mbox;
233 uint32_t mbox_cmd;
234 uint16_t iocb_cnt; /* Number of used iocbs */
235 uint32_t pid;
236};
237
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700238/*
239 * Asynchronous Event Queue structure
240 */
241struct aen {
242 uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
243};
244
245struct ql4_aen_log {
246 int count;
247 struct aen entry[MAX_AEN_ENTRIES];
248};
249
250/*
251 * Device Database (DDB) structure
252 */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700253struct ddb_entry {
David Somayajuluafaf5a22006-09-19 10:28:00 -0700254 struct scsi_qla_host *ha;
255 struct iscsi_cls_session *sess;
256 struct iscsi_cls_conn *conn;
257
David Somayajuluafaf5a22006-09-19 10:28:00 -0700258 uint16_t fw_ddb_index; /* DDB firmware index */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700259 uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
Mike Christie13483732011-12-01 21:38:41 -0600260 uint16_t ddb_type;
261#define FLASH_DDB 0x01
262
263 struct dev_db_entry fw_ddb_entry;
264 int (*unblock_sess)(struct iscsi_cls_session *cls_session);
265 int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
266 struct ddb_entry *ddb_entry, uint32_t state);
267
268 /* Driver Re-login */
269 unsigned long flags; /* DDB Flags */
270 uint16_t default_relogin_timeout; /* Max time to wait for
271 * relogin to complete */
272 atomic_t retry_relogin_timer; /* Min Time between relogins
273 * (4000 only) */
274 atomic_t relogin_timer; /* Max Time to wait for
275 * relogin to complete */
276 atomic_t relogin_retry_count; /* Num of times relogin has been
277 * retried */
278 uint32_t default_time2wait; /* Default Min time between
279 * relogins (+aens) */
Nilesh Javali376738a2012-02-27 03:08:52 -0800280 uint16_t chap_tbl_idx;
Mike Christie13483732011-12-01 21:38:41 -0600281};
282
283struct qla_ddb_index {
284 struct list_head list;
285 uint16_t fw_ddb_idx;
286 struct dev_db_entry fw_ddb;
Vikas Chaudhary1cb78d72012-06-14 06:35:48 -0400287 uint8_t flash_isid[6];
Mike Christie13483732011-12-01 21:38:41 -0600288};
289
290#define DDB_IPADDR_LEN 64
291
292struct ql4_tuple_ddb {
293 int port;
294 int tpgt;
295 char ip_addr[DDB_IPADDR_LEN];
296 char iscsi_name[ISCSI_NAME_SIZE];
297 uint16_t options;
298#define DDB_OPT_IPV6 0x0e0e
299#define DDB_OPT_IPV4 0x0f0f
Manish Rangankar173269e2012-02-27 03:08:55 -0800300 uint8_t isid[6];
David Somayajuluafaf5a22006-09-19 10:28:00 -0700301};
302
303/*
304 * DDB states.
305 */
306#define DDB_STATE_DEAD 0 /* We can no longer talk to
307 * this device */
308#define DDB_STATE_ONLINE 1 /* Device ready to accept
309 * commands */
310#define DDB_STATE_MISSING 2 /* Device logged off, trying
311 * to re-login */
312
313/*
314 * DDB flags.
315 */
316#define DF_RELOGIN 0 /* Relogin to device */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700317#define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
318#define DF_FO_MASKED 3
319
Vikas Chaudharyff884432011-08-29 23:43:02 +0530320enum qla4_work_type {
321 QLA4_EVENT_AEN,
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530322 QLA4_EVENT_PING_STATUS,
Vikas Chaudharyff884432011-08-29 23:43:02 +0530323};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700324
Vikas Chaudharyff884432011-08-29 23:43:02 +0530325struct qla4_work_evt {
326 struct list_head list;
327 enum qla4_work_type type;
328 union {
329 struct {
330 enum iscsi_host_event_code code;
331 uint32_t data_size;
332 uint8_t data[0];
333 } aen;
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530334 struct {
335 uint32_t status;
336 uint32_t pid;
337 uint32_t data_size;
338 uint8_t data[0];
339 } ping;
Vikas Chaudharyff884432011-08-29 23:43:02 +0530340 } u;
341};
David Somayajuluafaf5a22006-09-19 10:28:00 -0700342
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530343struct ql82xx_hw_data {
344 /* Offsets for flash/nvram access (set to ~0 if not used). */
345 uint32_t flash_conf_off;
346 uint32_t flash_data_off;
347
348 uint32_t fdt_wrt_disable;
349 uint32_t fdt_erase_cmd;
350 uint32_t fdt_block_size;
351 uint32_t fdt_unprotect_sec_cmd;
352 uint32_t fdt_protect_sec_cmd;
353
354 uint32_t flt_region_flt;
355 uint32_t flt_region_fdt;
356 uint32_t flt_region_boot;
357 uint32_t flt_region_bootload;
358 uint32_t flt_region_fw;
Manish Rangankar2a991c22011-07-25 13:48:55 -0500359
360 uint32_t flt_iscsi_param;
Lalit Chandivade45494152011-10-07 16:55:42 -0700361 uint32_t flt_region_chap;
362 uint32_t flt_chap_size;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530363};
364
365struct qla4_8xxx_legacy_intr_set {
366 uint32_t int_vec_bit;
367 uint32_t tgt_status_reg;
368 uint32_t tgt_mask_reg;
369 uint32_t pci_int_reg;
370};
371
372/* MSI-X Support */
373
374#define QLA_MSIX_DEFAULT 0x00
375#define QLA_MSIX_RSP_Q 0x01
376
377#define QLA_MSIX_ENTRIES 2
378#define QLA_MIDX_DEFAULT 0
379#define QLA_MIDX_RSP_Q 1
380
381struct ql4_msix_entry {
382 int have_irq;
383 uint16_t msix_vector;
384 uint16_t msix_entry;
385};
386
387/*
388 * ISP Operations
389 */
390struct isp_operations {
391 int (*iospace_config) (struct scsi_qla_host *ha);
392 void (*pci_config) (struct scsi_qla_host *);
393 void (*disable_intrs) (struct scsi_qla_host *);
394 void (*enable_intrs) (struct scsi_qla_host *);
395 int (*start_firmware) (struct scsi_qla_host *);
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400396 int (*restart_firmware) (struct scsi_qla_host *);
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530397 irqreturn_t (*intr_handler) (int , void *);
398 void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400399 int (*need_reset) (struct scsi_qla_host *);
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530400 int (*reset_chip) (struct scsi_qla_host *);
401 int (*reset_firmware) (struct scsi_qla_host *);
402 void (*queue_iocb) (struct scsi_qla_host *);
403 void (*complete_iocb) (struct scsi_qla_host *);
404 uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
405 uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
406 int (*get_sys_info) (struct scsi_qla_host *);
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400407 uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
408 void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
409 int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
410 int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
411 int (*idc_lock) (struct scsi_qla_host *);
412 void (*idc_unlock) (struct scsi_qla_host *);
413 void (*rom_lock_recovery) (struct scsi_qla_host *);
414 void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
415 void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530416};
417
Tej Parkash068237c82012-05-18 04:41:44 -0400418struct ql4_mdump_size_table {
419 uint32_t size;
420 uint32_t size_cmask_02;
421 uint32_t size_cmask_04;
422 uint32_t size_cmask_08;
423 uint32_t size_cmask_10;
424 uint32_t size_cmask_FF;
425 uint32_t version;
426};
427
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500428/*qla4xxx ipaddress configuration details */
429struct ipaddress_config {
430 uint16_t ipv4_options;
431 uint16_t tcp_options;
432 uint16_t ipv4_vlan_tag;
433 uint8_t ipv4_addr_state;
434 uint8_t ip_address[IP_ADDR_LEN];
435 uint8_t subnet_mask[IP_ADDR_LEN];
436 uint8_t gateway[IP_ADDR_LEN];
437 uint32_t ipv6_options;
438 uint32_t ipv6_addl_options;
439 uint8_t ipv6_link_local_state;
440 uint8_t ipv6_addr0_state;
441 uint8_t ipv6_addr1_state;
442 uint8_t ipv6_default_router_state;
443 uint16_t ipv6_vlan_tag;
444 struct in6_addr ipv6_link_local_addr;
445 struct in6_addr ipv6_addr0;
446 struct in6_addr ipv6_addr1;
447 struct in6_addr ipv6_default_router_addr;
Vikas Chaudhary943c1572011-08-01 03:26:13 -0700448 uint16_t eth_mtu_size;
Vikas Chaudhary2ada7fc2011-08-01 03:26:19 -0700449 uint16_t ipv4_port;
450 uint16_t ipv6_port;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500451};
452
Manish Rangankar2a991c22011-07-25 13:48:55 -0500453#define QL4_CHAP_MAX_NAME_LEN 256
454#define QL4_CHAP_MAX_SECRET_LEN 100
Lalit Chandivade0854f662011-10-07 16:55:41 -0700455#define LOCAL_CHAP 0
456#define BIDI_CHAP 1
Manish Rangankar2a991c22011-07-25 13:48:55 -0500457
458struct ql4_chap_format {
459 u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
460 u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
461 u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
462 u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
463 u16 intr_chap_name_length;
464 u16 intr_secret_length;
465 u16 target_chap_name_length;
466 u16 target_secret_length;
467};
468
469struct ip_address_format {
470 u8 ip_type;
471 u8 ip_address[16];
472};
473
474struct ql4_conn_info {
475 u16 dest_port;
476 struct ip_address_format dest_ipaddr;
477 struct ql4_chap_format chap;
478};
479
480struct ql4_boot_session_info {
481 u8 target_name[224];
482 struct ql4_conn_info conn_list[1];
483};
484
485struct ql4_boot_tgt_info {
486 struct ql4_boot_session_info boot_pri_sess;
487 struct ql4_boot_session_info boot_sec_sess;
488};
489
David Somayajuluafaf5a22006-09-19 10:28:00 -0700490/*
491 * Linux Host Adapter structure
492 */
493struct scsi_qla_host {
494 /* Linux adapter configuration data */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700495 unsigned long flags;
496
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700497#define AF_ONLINE 0 /* 0x00000001 */
498#define AF_INIT_DONE 1 /* 0x00000002 */
499#define AF_MBOX_COMMAND 2 /* 0x00000004 */
500#define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
501#define AF_INTERRUPTS_ON 6 /* 0x00000040 */
502#define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
503#define AF_LINK_UP 8 /* 0x00000100 */
504#define AF_IRQ_ATTACHED 10 /* 0x00000400 */
505#define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
Karen Higgins7eece5a2011-03-21 03:34:29 -0700506#define AF_HA_REMOVAL 12 /* 0x00001000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530507#define AF_INTx_ENABLED 15 /* 0x00008000 */
508#define AF_MSI_ENABLED 16 /* 0x00010000 */
509#define AF_MSIX_ENABLED 17 /* 0x00020000 */
510#define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
Nilesh Javali21033632010-07-30 14:28:07 +0530511#define AF_FW_RECOVERY 19 /* 0x00080000 */
Lalit Chandivade2232be02010-07-30 14:38:47 +0530512#define AF_EEH_BUSY 20 /* 0x00100000 */
513#define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
Mike Christie13483732011-12-01 21:38:41 -0600514#define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
Tej Parkash068237c82012-05-18 04:41:44 -0400515#define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
Vikas Chaudharyde8c72d2012-08-22 09:14:24 -0400516#define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
Tej Parkash068237c82012-05-18 04:41:44 -0400517#define AF_82XX_DUMP_READING 26 /* 0x04000000 */
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400518#define AF_83XX_NO_FW_DUMP 27 /* 0x08000000 */
Tej Parkash068237c82012-05-18 04:41:44 -0400519
David Somayajuluafaf5a22006-09-19 10:28:00 -0700520 unsigned long dpc_flags;
521
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700522#define DPC_RESET_HA 1 /* 0x00000002 */
523#define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
524#define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530525#define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700526#define DPC_RESET_HA_INTR 5 /* 0x00000020 */
527#define DPC_ISNS_RESTART 7 /* 0x00000080 */
528#define DPC_AEN 9 /* 0x00000200 */
529#define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
Vikas Chaudhary065aa1b2010-04-28 11:38:11 +0530530#define DPC_LINK_CHANGED 18 /* 0x00040000 */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530531#define DPC_RESET_ACTIVE 20 /* 0x00040000 */
532#define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
533#define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
Nilesh Javali320a61d2012-09-20 07:35:10 -0400534#define DPC_POST_IDC_ACK 23 /* 0x00200000 */
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700535
536 struct Scsi_Host *host; /* pointer to host data */
537 uint32_t tot_ddbs;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700538
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530539 uint16_t iocb_cnt;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700540
541 /* SRB cache. */
542#define SRB_MIN_REQ 128
543 mempool_t *srb_mempool;
544
545 /* pci information */
546 struct pci_dev *pdev;
547
548 struct isp_reg __iomem *reg; /* Base I/O address */
549 unsigned long pio_address;
550 unsigned long pio_length;
551#define MIN_IOBASE_LEN 0x100
552
553 uint16_t req_q_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700554
555 unsigned long host_no;
556
557 /* NVRAM registers */
558 struct eeprom_data *nvram;
559 spinlock_t hardware_lock ____cacheline_aligned;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530560 uint32_t eeprom_cmd_data;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700561
562 /* Counters for general statistics */
David C Somayajulud9150582006-11-15 17:38:40 -0800563 uint64_t isr_count;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700564 uint64_t adapter_error_count;
565 uint64_t device_error_count;
566 uint64_t total_io_count;
567 uint64_t total_mbytes_xferred;
568 uint64_t link_failure_count;
569 uint64_t invalid_crc_count;
David C Somayajulud9150582006-11-15 17:38:40 -0800570 uint32_t bytes_xfered;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700571 uint32_t spurious_int_count;
572 uint32_t aborted_io_count;
573 uint32_t io_timeout_count;
574 uint32_t mailbox_timeout_count;
575 uint32_t seconds_since_last_intr;
576 uint32_t seconds_since_last_heartbeat;
577 uint32_t mac_index;
578
579 /* Info Needed for Management App */
580 /* --- From GetFwVersion --- */
581 uint32_t firmware_version[2];
582 uint32_t patch_number;
583 uint32_t build_number;
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700584 uint32_t board_id;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700585
586 /* --- From Init_FW --- */
587 /* init_cb_t *init_cb; */
588 uint16_t firmware_options;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700589 uint8_t alias[32];
590 uint8_t name_string[256];
591 uint8_t heartbeat_interval;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700592
593 /* --- From FlashSysInfo --- */
594 uint8_t my_mac[MAC_ADDR_LEN];
595 uint8_t serial_number[16];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500596 uint16_t port_num;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700597 /* --- From GetFwState --- */
598 uint32_t firmware_state;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700599 uint32_t addl_fw_state;
600
601 /* Linux kernel thread */
602 struct workqueue_struct *dpc_thread;
603 struct work_struct dpc_work;
604
605 /* Linux timer thread */
606 struct timer_list timer;
607 uint32_t timer_active;
608
609 /* Recovery Timers */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700610 atomic_t check_relogin_timeouts;
611 uint32_t retry_reset_ha_cnt;
612 uint32_t isp_reset_timer; /* reset test timer */
613 uint32_t nic_reset_timer; /* simulated nic reset test timer */
614 int eh_start;
615 struct list_head free_srb_q;
616 uint16_t free_srb_q_count;
617 uint16_t num_srbs_allocated;
618
619 /* DMA Memory Block */
620 void *queues;
621 dma_addr_t queues_dma;
622 unsigned long queues_len;
623
624#define MEM_ALIGN_VALUE \
625 ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
626 sizeof(struct queue_entry))
627 /* request and response queue variables */
628 dma_addr_t request_dma;
629 struct queue_entry *request_ring;
630 struct queue_entry *request_ptr;
631 dma_addr_t response_dma;
632 struct queue_entry *response_ring;
633 struct queue_entry *response_ptr;
634 dma_addr_t shadow_regs_dma;
635 struct shadow_regs *shadow_regs;
636 uint16_t request_in; /* Current indexes. */
637 uint16_t request_out;
638 uint16_t response_in;
639 uint16_t response_out;
640
641 /* aen queue variables */
642 uint16_t aen_q_count; /* Number of available aen_q entries */
643 uint16_t aen_in; /* Current indexes */
644 uint16_t aen_out;
645 struct aen aen_q[MAX_AEN_ENTRIES];
646
David C Somayajulu5c8bfc92007-05-23 17:50:55 -0700647 struct ql4_aen_log aen_log;/* tracks all aens */
648
David Somayajuluafaf5a22006-09-19 10:28:00 -0700649 /* This mutex protects several threads to do mailbox commands
650 * concurrently.
651 */
652 struct mutex mbox_sem;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700653
654 /* temporary mailbox status registers */
655 volatile uint8_t mbox_status_count;
656 volatile uint32_t mbox_status[MBOX_REG_COUNT];
657
Manish Rangankar0e7e8502011-07-25 13:48:54 -0500658 /* FW ddb index map */
David Somayajuluafaf5a22006-09-19 10:28:00 -0700659 struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
660
Karen Higgins94bced32009-07-15 15:02:58 -0500661 /* Saved srb for status continuation entry processing */
662 struct srb *status_srb;
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530663
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530664 uint8_t acb_version;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530665
666 /* qla82xx specific fields */
Vikas Chaudhary7664a1f2012-08-22 07:55:00 -0400667 struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530668 unsigned long nx_pcibase; /* Base I/O address */
669 uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
670 unsigned long nx_db_wr_ptr; /* Door bell write pointer */
671 unsigned long first_page_group_start;
672 unsigned long first_page_group_end;
673
674 uint32_t crb_win;
675 uint32_t curr_window;
676 uint32_t ddr_mn_window;
677 unsigned long mn_win_crb;
678 unsigned long ms_win_crb;
679 int qdr_sn_window;
680 rwlock_t hw_lock;
681 uint16_t func_num;
682 int link_width;
683
684 struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
685 u32 nx_crb_mask;
686
687 uint8_t revision_id;
688 uint32_t fw_heartbeat_counter;
689
690 struct isp_operations *isp_ops;
691 struct ql82xx_hw_data hw;
692
693 struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
694
695 uint32_t nx_dev_init_timeout;
696 uint32_t nx_reset_timeout;
Tej Parkash068237c82012-05-18 04:41:44 -0400697 void *fw_dump;
698 uint32_t fw_dump_size;
699 uint32_t fw_dump_capture_mask;
700 void *fw_dump_tmplt_hdr;
701 uint32_t fw_dump_tmplt_size;
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530702
703 struct completion mbx_intr_comp;
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700704
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500705 struct ipaddress_config ip_config;
Vikas Chaudharyed1086e2011-07-25 13:48:41 -0500706 struct iscsi_iface *iface_ipv4;
707 struct iscsi_iface *iface_ipv6_0;
708 struct iscsi_iface *iface_ipv6_1;
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500709
Harish Zunjarrao7ad633c2011-05-17 23:17:11 -0700710 /* --- From About Firmware --- */
711 uint16_t iscsi_major;
712 uint16_t iscsi_minor;
713 uint16_t bootload_major;
714 uint16_t bootload_minor;
715 uint16_t bootload_patch;
716 uint16_t bootload_build;
Mike Christie13483732011-12-01 21:38:41 -0600717 uint16_t def_timeout; /* Default login timeout */
Vikas Chaudharya3559432011-07-25 13:48:51 -0500718
719 uint32_t flash_state;
720#define QLFLASH_WAITING 0
721#define QLFLASH_READING 1
722#define QLFLASH_WRITING 2
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500723 struct dma_pool *chap_dma_pool;
Lalit Chandivade45494152011-10-07 16:55:42 -0700724 uint8_t *chap_list; /* CHAP table cache */
725 struct mutex chap_sem;
Nilesh Javali376738a2012-02-27 03:08:52 -0800726
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500727#define CHAP_DMA_BLOCK_SIZE 512
728 struct workqueue_struct *task_wq;
729 unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
Manish Rangankar2a991c22011-07-25 13:48:55 -0500730#define SYSFS_FLAG_FW_SEL_BOOT 2
731 struct iscsi_boot_kset *boot_kset;
732 struct ql4_boot_tgt_info boot_tgt;
Vikas Chaudhary91ec7ce2011-08-01 03:26:17 -0700733 uint16_t phy_port_num;
734 uint16_t phy_port_cnt;
735 uint16_t iscsi_pci_func_cnt;
736 uint8_t model_name[16];
Vikas Chaudhary95d31262011-08-12 02:51:29 -0700737 struct completion disable_acb_comp;
Mike Christie13483732011-12-01 21:38:41 -0600738 struct dma_pool *fw_ddb_dma_pool;
739#define DDB_DMA_BLOCK_SIZE 512
740 uint16_t pri_ddb_idx;
741 uint16_t sec_ddb_idx;
742 int is_reset;
Mike Hernandez4f770832012-01-11 02:44:15 -0800743 uint16_t temperature;
Vikas Chaudharyff884432011-08-29 23:43:02 +0530744
745 /* event work list */
746 struct list_head work_list;
747 spinlock_t work_lock;
Vikas Chaudharyc0b9d3f2012-02-13 18:30:49 +0530748
749 /* mbox iocb */
750#define MAX_MRB 128
751 struct mrb *active_mrb_array[MAX_MRB];
752 uint32_t mrb_index;
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400753
754 uint32_t *reg_tbl;
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400755 struct qla4_83xx_reset_template reset_tmplt;
756 struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
757 for ISP8324 */
758 uint32_t pf_bit;
Nilesh Javali320a61d2012-09-20 07:35:10 -0400759 struct qla4_83xx_idc_information idc_info;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500760};
761
762struct ql4_task_data {
763 struct scsi_qla_host *ha;
764 uint8_t iocb_req_cnt;
765 dma_addr_t data_dma;
766 void *req_buffer;
767 dma_addr_t req_dma;
Manish Rangankar69ca2162011-10-07 16:55:50 -0700768 uint32_t req_len;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500769 void *resp_buffer;
770 dma_addr_t resp_dma;
771 uint32_t resp_len;
772 struct iscsi_task *task;
773 struct passthru_status sts;
774 struct work_struct task_work;
775};
776
777struct qla_endpoint {
778 struct Scsi_Host *host;
Manish Rangankard46bdeb2012-08-07 07:57:13 -0400779 struct sockaddr_storage dst_addr;
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500780};
781
782struct qla_conn {
783 struct qla_endpoint *qla_ep;
David Somayajuluafaf5a22006-09-19 10:28:00 -0700784};
785
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530786static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
787{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500788 return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530789}
790
791static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
792{
Vikas Chaudhary2bab08f2011-07-25 13:48:39 -0500793 return ((ha->ip_config.ipv6_options &
794 IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
Vikas Chaudhary2a49a782010-04-28 11:37:07 +0530795}
796
David Somayajuluafaf5a22006-09-19 10:28:00 -0700797static inline int is_qla4010(struct scsi_qla_host *ha)
798{
799 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
800}
801
802static inline int is_qla4022(struct scsi_qla_host *ha)
803{
804 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
805}
806
David C Somayajulud9150582006-11-15 17:38:40 -0800807static inline int is_qla4032(struct scsi_qla_host *ha)
808{
809 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
810}
811
Lalit Chandivade45494152011-10-07 16:55:42 -0700812static inline int is_qla40XX(struct scsi_qla_host *ha)
813{
814 return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
815}
816
Vikas Chaudharyf4f5df22010-07-28 15:53:44 +0530817static inline int is_qla8022(struct scsi_qla_host *ha)
818{
819 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
820}
821
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400822static inline int is_qla8032(struct scsi_qla_host *ha)
823{
824 return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
825}
826
827static inline int is_qla80XX(struct scsi_qla_host *ha)
828{
829 return is_qla8022(ha) || is_qla8032(ha);
830}
831
Lalit Chandivade2232be02010-07-30 14:38:47 +0530832static inline int is_aer_supported(struct scsi_qla_host *ha)
833{
Vikas Chaudhary6e7b4292012-08-22 07:55:08 -0400834 return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
835 (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324));
Lalit Chandivade2232be02010-07-30 14:38:47 +0530836}
837
David Somayajuluafaf5a22006-09-19 10:28:00 -0700838static inline int adapter_up(struct scsi_qla_host *ha)
839{
840 return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
841 (test_bit(AF_LINK_UP, &ha->flags) != 0);
842}
843
844static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
845{
Manish Rangankarb3a271a2011-07-25 13:48:53 -0500846 return (struct scsi_qla_host *)iscsi_host_priv(shost);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700847}
848
849static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
850{
David C Somayajulud9150582006-11-15 17:38:40 -0800851 return (is_qla4010(ha) ?
852 &ha->reg->u1.isp4010.nvram :
853 &ha->reg->u1.isp4022.semaphore);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700854}
855
856static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
857{
David C Somayajulud9150582006-11-15 17:38:40 -0800858 return (is_qla4010(ha) ?
859 &ha->reg->u1.isp4010.nvram :
860 &ha->reg->u1.isp4022.nvram);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700861}
862
863static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
864{
David C Somayajulud9150582006-11-15 17:38:40 -0800865 return (is_qla4010(ha) ?
866 &ha->reg->u2.isp4010.ext_hw_conf :
867 &ha->reg->u2.isp4022.p0.ext_hw_conf);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700868}
869
870static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
871{
David C Somayajulud9150582006-11-15 17:38:40 -0800872 return (is_qla4010(ha) ?
873 &ha->reg->u2.isp4010.port_status :
874 &ha->reg->u2.isp4022.p0.port_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700875}
876
877static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
878{
David C Somayajulud9150582006-11-15 17:38:40 -0800879 return (is_qla4010(ha) ?
880 &ha->reg->u2.isp4010.port_ctrl :
881 &ha->reg->u2.isp4022.p0.port_ctrl);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700882}
883
884static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
885{
David C Somayajulud9150582006-11-15 17:38:40 -0800886 return (is_qla4010(ha) ?
887 &ha->reg->u2.isp4010.port_err_status :
888 &ha->reg->u2.isp4022.p0.port_err_status);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700889}
890
891static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
892{
David C Somayajulud9150582006-11-15 17:38:40 -0800893 return (is_qla4010(ha) ?
894 &ha->reg->u2.isp4010.gp_out :
895 &ha->reg->u2.isp4022.p0.gp_out);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700896}
897
898static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
899{
David C Somayajulud9150582006-11-15 17:38:40 -0800900 return (is_qla4010(ha) ?
901 offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
902 offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700903}
904
905int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
906void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
907int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
908
909static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
910{
David C Somayajulud9150582006-11-15 17:38:40 -0800911 if (is_qla4010(a))
912 return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
913 QL4010_FLASH_SEM_BITS);
914 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700915 return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
916 (QL4022_RESOURCE_BITS_BASE_CODE |
917 (a->mac_index)) << 13);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700918}
919
920static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
921{
David C Somayajulud9150582006-11-15 17:38:40 -0800922 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700923 ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800924 else
925 ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700926}
927
928static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
929{
David C Somayajulud9150582006-11-15 17:38:40 -0800930 if (is_qla4010(a))
931 return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
932 QL4010_NVRAM_SEM_BITS);
933 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700934 return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
935 (QL4022_RESOURCE_BITS_BASE_CODE |
936 (a->mac_index)) << 10);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700937}
938
939static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
940{
David C Somayajulud9150582006-11-15 17:38:40 -0800941 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700942 ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800943 else
944 ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700945}
946
947static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
948{
David C Somayajulud9150582006-11-15 17:38:40 -0800949 if (is_qla4010(a))
950 return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
951 QL4010_DRVR_SEM_BITS);
952 else
David Somayajuluafaf5a22006-09-19 10:28:00 -0700953 return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
954 (QL4022_RESOURCE_BITS_BASE_CODE |
955 (a->mac_index)) << 1);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700956}
957
958static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
959{
David C Somayajulud9150582006-11-15 17:38:40 -0800960 if (is_qla4010(a))
David Somayajuluafaf5a22006-09-19 10:28:00 -0700961 ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
David C Somayajulud9150582006-11-15 17:38:40 -0800962 else
963 ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
David Somayajuluafaf5a22006-09-19 10:28:00 -0700964}
965
Harish Zunjarraoef7830b2011-08-01 03:26:14 -0700966static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
967{
968 return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
969 test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
970 test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
971 test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
972 test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
973 test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
974
975}
Vikas Chaudhary33693c72012-08-22 07:55:04 -0400976
977static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
978 const uint32_t crb_reg)
979{
980 return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
981}
982
983static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
984 const uint32_t crb_reg,
985 const uint32_t value)
986{
987 ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
988}
989
David Somayajuluafaf5a22006-09-19 10:28:00 -0700990/*---------------------------------------------------------------------------*/
991
992/* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
Mike Christie13483732011-12-01 21:38:41 -0600993
994#define INIT_ADAPTER 0
995#define RESET_ADAPTER 1
996
David Somayajuluafaf5a22006-09-19 10:28:00 -0700997#define PRESERVE_DDB_LIST 0
998#define REBUILD_DDB_LIST 1
999
1000/* Defines for process_aen() */
1001#define PROCESS_ALL_AENS 0
1002#define FLUSH_DDB_CHANGED_AENS 1
David Somayajuluafaf5a22006-09-19 10:28:00 -07001003
Tej Parkash068237c82012-05-18 04:41:44 -04001004/* Defines for udev events */
1005#define QL4_UEVENT_CODE_FW_DUMP 0
1006
David Somayajuluafaf5a22006-09-19 10:28:00 -07001007#endif /*_QLA4XXX_H */