Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Local APIC handling, local APIC timers |
| 3 | * |
Ingo Molnar | 8f47e16 | 2009-01-31 02:03:42 +0100 | [diff] [blame] | 4 | * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | * |
| 6 | * Fixes |
| 7 | * Maciej W. Rozycki : Bits for genuine 82489DX APICs; |
| 8 | * thanks to Eric Gilmore |
| 9 | * and Rolf G. Tews |
| 10 | * for testing these extensively. |
| 11 | * Maciej W. Rozycki : Various updates and fixes. |
| 12 | * Mikael Pettersson : Power Management for UP-APIC. |
| 13 | * Pavel Machek and |
| 14 | * Mikael Pettersson : PM converted to driver model. |
| 15 | */ |
| 16 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 17 | #include <linux/perf_event.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/kernel_stat.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 19 | #include <linux/mc146818rtc.h> |
Thomas Gleixner | 70a2002 | 2008-01-30 13:30:18 +0100 | [diff] [blame] | 20 | #include <linux/acpi_pmtmr.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 21 | #include <linux/clockchips.h> |
| 22 | #include <linux/interrupt.h> |
| 23 | #include <linux/bootmem.h> |
Frederic Weisbecker | bcbc4f2 | 2008-12-09 23:54:20 +0100 | [diff] [blame] | 24 | #include <linux/ftrace.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 25 | #include <linux/ioport.h> |
| 26 | #include <linux/module.h> |
| 27 | #include <linux/sysdev.h> |
| 28 | #include <linux/delay.h> |
Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 29 | #include <linux/timex.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 30 | #include <linux/dmar.h> |
| 31 | #include <linux/init.h> |
| 32 | #include <linux/cpu.h> |
| 33 | #include <linux/dmi.h> |
| 34 | #include <linux/nmi.h> |
| 35 | #include <linux/smp.h> |
| 36 | #include <linux/mm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 38 | #include <asm/perf_event.h> |
Thomas Gleixner | 736deca | 2009-08-19 12:35:53 +0200 | [diff] [blame] | 39 | #include <asm/x86_init.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include <asm/pgalloc.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 41 | #include <asm/atomic.h> |
| 42 | #include <asm/mpspec.h> |
Yinghai Lu | 773763d | 2008-08-24 02:01:52 -0700 | [diff] [blame] | 43 | #include <asm/i8253.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 44 | #include <asm/i8259.h> |
Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 45 | #include <asm/proto.h> |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 46 | #include <asm/apic.h> |
Ingo Molnar | d1de36f | 2009-01-31 01:59:14 +0100 | [diff] [blame] | 47 | #include <asm/desc.h> |
| 48 | #include <asm/hpet.h> |
| 49 | #include <asm/idle.h> |
| 50 | #include <asm/mtrr.h> |
Jaswinder Singh Rajput | 2bc1379 | 2009-01-11 20:34:47 +0530 | [diff] [blame] | 51 | #include <asm/smp.h> |
Andi Kleen | be71b85 | 2009-02-12 13:49:38 +0100 | [diff] [blame] | 52 | #include <asm/mce.h> |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 53 | #include <asm/kvm_para.h> |
Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 54 | #include <asm/tsc.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 55 | |
Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 56 | unsigned int num_processors; |
Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 57 | |
Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 58 | unsigned disabled_cpus __cpuinitdata; |
Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 59 | |
Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 60 | /* Processor that is doing the boot up */ |
| 61 | unsigned int boot_cpu_physical_apicid = -1U; |
Glauber Costa | 5af5573 | 2008-03-25 13:28:56 -0300 | [diff] [blame] | 62 | |
Cyrill Gorcunov | 80e5609 | 2008-08-24 02:01:42 -0700 | [diff] [blame] | 63 | /* |
Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 64 | * The highest APIC ID seen during enumeration. |
Cyrill Gorcunov | 80e5609 | 2008-08-24 02:01:42 -0700 | [diff] [blame] | 65 | */ |
Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 66 | unsigned int max_physical_apicid; |
| 67 | |
Ingo Molnar | fdbecd9 | 2009-01-31 03:57:12 +0100 | [diff] [blame] | 68 | /* |
| 69 | * Bitmask of physically existing CPUs: |
| 70 | */ |
Brian Gerst | ec70de8 | 2009-01-27 12:56:47 +0900 | [diff] [blame] | 71 | physid_mask_t phys_cpu_present_map; |
| 72 | |
| 73 | /* |
| 74 | * Map cpu index to physical APIC ID |
| 75 | */ |
| 76 | DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID); |
| 77 | DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID); |
| 78 | EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid); |
| 79 | EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid); |
Cyrill Gorcunov | 80e5609 | 2008-08-24 02:01:42 -0700 | [diff] [blame] | 80 | |
Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 81 | #ifdef CONFIG_X86_32 |
| 82 | /* |
| 83 | * Knob to control our willingness to enable the local APIC. |
| 84 | * |
| 85 | * +1=force-enable |
| 86 | */ |
| 87 | static int force_enable_local_apic; |
| 88 | /* |
| 89 | * APIC command line parameters |
| 90 | */ |
| 91 | static int __init parse_lapic(char *arg) |
| 92 | { |
| 93 | force_enable_local_apic = 1; |
| 94 | return 0; |
| 95 | } |
| 96 | early_param("lapic", parse_lapic); |
Yinghai Lu | f28c0ae | 2008-08-24 02:01:49 -0700 | [diff] [blame] | 97 | /* Local APIC was disabled by the BIOS and enabled by the kernel */ |
| 98 | static int enabled_via_apicbase; |
| 99 | |
Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 100 | /* |
| 101 | * Handle interrupt mode configuration register (IMCR). |
| 102 | * This register controls whether the interrupt signals |
| 103 | * that reach the BSP come from the master PIC or from the |
| 104 | * local APIC. Before entering Symmetric I/O Mode, either |
| 105 | * the BIOS or the operating system must switch out of |
| 106 | * PIC Mode by changing the IMCR. |
| 107 | */ |
Alexander van Heukelum | 5cda395 | 2009-04-13 17:39:24 +0200 | [diff] [blame] | 108 | static inline void imcr_pic_to_apic(void) |
Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 109 | { |
| 110 | /* select IMCR register */ |
| 111 | outb(0x70, 0x22); |
| 112 | /* NMI and 8259 INTR go through APIC */ |
| 113 | outb(0x01, 0x23); |
| 114 | } |
| 115 | |
Alexander van Heukelum | 5cda395 | 2009-04-13 17:39:24 +0200 | [diff] [blame] | 116 | static inline void imcr_apic_to_pic(void) |
Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 117 | { |
| 118 | /* select IMCR register */ |
| 119 | outb(0x70, 0x22); |
| 120 | /* NMI and 8259 INTR go directly to BSP */ |
| 121 | outb(0x00, 0x23); |
| 122 | } |
Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 123 | #endif |
| 124 | |
| 125 | #ifdef CONFIG_X86_64 |
Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 126 | static int apic_calibrate_pmtmr __initdata; |
Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 127 | static __init int setup_apicpmtimer(char *s) |
| 128 | { |
| 129 | apic_calibrate_pmtmr = 1; |
| 130 | notsc_setup(NULL); |
| 131 | return 0; |
| 132 | } |
| 133 | __setup("apicpmtimer", setup_apicpmtimer); |
| 134 | #endif |
| 135 | |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 136 | int x2apic_mode; |
Yinghai Lu | 06cd9a7 | 2009-02-16 17:29:58 -0800 | [diff] [blame] | 137 | #ifdef CONFIG_X86_X2APIC |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 138 | /* x2apic enabled before OS handover */ |
Jaswinder Singh | b6b301a | 2008-12-23 21:52:33 +0530 | [diff] [blame] | 139 | static int x2apic_preenabled; |
Yinghai Lu | 49899ea | 2008-08-24 02:01:47 -0700 | [diff] [blame] | 140 | static __init int setup_nox2apic(char *str) |
| 141 | { |
Suresh Siddha | 39d83a5 | 2009-04-20 13:02:29 -0700 | [diff] [blame] | 142 | if (x2apic_enabled()) { |
| 143 | pr_warning("Bios already enabled x2apic, " |
| 144 | "can't enforce nox2apic"); |
| 145 | return 0; |
| 146 | } |
| 147 | |
Yinghai Lu | 49899ea | 2008-08-24 02:01:47 -0700 | [diff] [blame] | 148 | setup_clear_cpu_cap(X86_FEATURE_X2APIC); |
| 149 | return 0; |
| 150 | } |
| 151 | early_param("nox2apic", setup_nox2apic); |
| 152 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | |
Yinghai Lu | b3c5117 | 2008-08-24 02:01:46 -0700 | [diff] [blame] | 154 | unsigned long mp_lapic_addr; |
| 155 | int disable_apic; |
| 156 | /* Disable local APIC timer from the kernel commandline or via dmi quirk */ |
| 157 | static int disable_apic_timer __cpuinitdata; |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 158 | /* Local APIC timer works in C2 */ |
Linus Torvalds | 2e7c283 | 2007-03-23 11:32:31 -0700 | [diff] [blame] | 159 | int local_apic_timer_c2_ok; |
| 160 | EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok); |
| 161 | |
Yinghai Lu | efa2559 | 2008-08-19 20:50:36 -0700 | [diff] [blame] | 162 | int first_system_vector = 0xfe; |
| 163 | |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 164 | /* |
| 165 | * Debug level, exported for io_apic.c |
| 166 | */ |
Maciej W. Rozycki | baa1318 | 2008-07-14 18:44:51 +0100 | [diff] [blame] | 167 | unsigned int apic_verbosity; |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 168 | |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 169 | int pic_mode; |
| 170 | |
Alexey Starikovskiy | bab4b27 | 2008-05-19 19:47:03 +0400 | [diff] [blame] | 171 | /* Have we found an MP table */ |
| 172 | int smp_found_config; |
| 173 | |
Aaron Durbin | 3992872 | 2006-12-07 02:14:01 +0100 | [diff] [blame] | 174 | static struct resource lapic_resource = { |
| 175 | .name = "Local APIC", |
| 176 | .flags = IORESOURCE_MEM | IORESOURCE_BUSY, |
| 177 | }; |
| 178 | |
Thomas Gleixner | d03030e | 2007-10-12 23:04:06 +0200 | [diff] [blame] | 179 | static unsigned int calibration_result; |
| 180 | |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 181 | static int lapic_next_event(unsigned long delta, |
| 182 | struct clock_event_device *evt); |
| 183 | static void lapic_timer_setup(enum clock_event_mode mode, |
| 184 | struct clock_event_device *evt); |
Mike Travis | 9628937 | 2008-12-31 18:08:46 -0800 | [diff] [blame] | 185 | static void lapic_timer_broadcast(const struct cpumask *mask); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 186 | static void apic_pm_activate(void); |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 187 | |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 188 | /* |
| 189 | * The local apic timer can be used for any function which is CPU local. |
| 190 | */ |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 191 | static struct clock_event_device lapic_clockevent = { |
| 192 | .name = "lapic", |
| 193 | .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT |
| 194 | | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY, |
| 195 | .shift = 32, |
| 196 | .set_mode = lapic_timer_setup, |
| 197 | .set_next_event = lapic_next_event, |
| 198 | .broadcast = lapic_timer_broadcast, |
| 199 | .rating = 100, |
| 200 | .irq = -1, |
| 201 | }; |
| 202 | static DEFINE_PER_CPU(struct clock_event_device, lapic_events); |
| 203 | |
Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 204 | static unsigned long apic_phys; |
| 205 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 206 | /* |
| 207 | * Get the LAPIC version |
| 208 | */ |
| 209 | static inline int lapic_get_version(void) |
| 210 | { |
| 211 | return GET_APIC_VERSION(apic_read(APIC_LVR)); |
| 212 | } |
| 213 | |
| 214 | /* |
Cyrill Gorcunov | 9c80386 | 2008-08-16 23:21:54 +0400 | [diff] [blame] | 215 | * Check, if the APIC is integrated or a separate chip |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 216 | */ |
| 217 | static inline int lapic_is_integrated(void) |
| 218 | { |
Cyrill Gorcunov | 9c80386 | 2008-08-16 23:21:54 +0400 | [diff] [blame] | 219 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 220 | return 1; |
Cyrill Gorcunov | 9c80386 | 2008-08-16 23:21:54 +0400 | [diff] [blame] | 221 | #else |
| 222 | return APIC_INTEGRATED(lapic_get_version()); |
| 223 | #endif |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 224 | } |
| 225 | |
| 226 | /* |
| 227 | * Check, whether this is a modern or a first generation APIC |
| 228 | */ |
| 229 | static int modern_apic(void) |
| 230 | { |
| 231 | /* AMD systems use old APIC versions, so check the CPU */ |
| 232 | if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD && |
| 233 | boot_cpu_data.x86 >= 0xf) |
| 234 | return 1; |
| 235 | return lapic_get_version() >= 0x14; |
| 236 | } |
| 237 | |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 238 | /* |
Cyrill Gorcunov | a933c61 | 2009-10-14 00:07:04 +0400 | [diff] [blame] | 239 | * right after this call apic become NOOP driven |
| 240 | * so apic->write/read doesn't do anything |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 241 | */ |
| 242 | void apic_disable(void) |
| 243 | { |
Cyrill Gorcunov | f88f2b4 | 2009-10-15 19:04:16 +0400 | [diff] [blame] | 244 | pr_info("APIC: switched to apic NOOP\n"); |
Cyrill Gorcunov | a933c61 | 2009-10-14 00:07:04 +0400 | [diff] [blame] | 245 | apic = &apic_noop; |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 246 | } |
| 247 | |
Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 248 | void native_apic_wait_icr_idle(void) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 249 | { |
| 250 | while (apic_read(APIC_ICR) & APIC_ICR_BUSY) |
| 251 | cpu_relax(); |
| 252 | } |
| 253 | |
Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 254 | u32 native_safe_apic_wait_icr_idle(void) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 255 | { |
| 256 | u32 send_status; |
| 257 | int timeout; |
| 258 | |
| 259 | timeout = 0; |
| 260 | do { |
| 261 | send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY; |
| 262 | if (!send_status) |
| 263 | break; |
| 264 | udelay(100); |
| 265 | } while (timeout++ < 1000); |
| 266 | |
| 267 | return send_status; |
| 268 | } |
| 269 | |
Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 270 | void native_apic_icr_write(u32 low, u32 id) |
Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 271 | { |
Cyrill Gorcunov | ed4e5ec | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 272 | apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id)); |
Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 273 | apic_write(APIC_ICR, low); |
| 274 | } |
| 275 | |
Yinghai Lu | c1eeb2d | 2009-02-16 23:02:14 -0800 | [diff] [blame] | 276 | u64 native_apic_icr_read(void) |
Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 277 | { |
| 278 | u32 icr1, icr2; |
| 279 | |
| 280 | icr2 = apic_read(APIC_ICR2); |
| 281 | icr1 = apic_read(APIC_ICR); |
| 282 | |
Cyrill Gorcunov | cf9768d7 | 2008-08-16 23:21:55 +0400 | [diff] [blame] | 283 | return icr1 | ((u64)icr2 << 32); |
Suresh Siddha | 1b374e4 | 2008-07-10 11:16:49 -0700 | [diff] [blame] | 284 | } |
| 285 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 286 | /** |
| 287 | * enable_NMI_through_LVT0 - enable NMI through local vector table 0 |
| 288 | */ |
Jan Beulich | e942710 | 2008-01-30 13:31:24 +0100 | [diff] [blame] | 289 | void __cpuinit enable_NMI_through_LVT0(void) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 290 | { |
| 291 | unsigned int v; |
| 292 | |
| 293 | /* unmask and set to NMI */ |
| 294 | v = APIC_DM_NMI; |
Cyrill Gorcunov | d4c63ec | 2008-07-24 13:52:29 +0200 | [diff] [blame] | 295 | |
| 296 | /* Level triggered for 82489DX (32bit mode) */ |
| 297 | if (!lapic_is_integrated()) |
| 298 | v |= APIC_LVT_LEVEL_TRIGGER; |
| 299 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 300 | apic_write(APIC_LVT0, v); |
| 301 | } |
| 302 | |
Cyrill Gorcunov | 7c37e48 | 2008-08-24 02:01:40 -0700 | [diff] [blame] | 303 | #ifdef CONFIG_X86_32 |
| 304 | /** |
| 305 | * get_physical_broadcast - Get number of physical broadcast IDs |
| 306 | */ |
| 307 | int get_physical_broadcast(void) |
| 308 | { |
| 309 | return modern_apic() ? 0xff : 0xf; |
| 310 | } |
| 311 | #endif |
| 312 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 313 | /** |
| 314 | * lapic_get_maxlvt - get the maximum number of local vector table entries |
| 315 | */ |
| 316 | int lapic_get_maxlvt(void) |
| 317 | { |
Cyrill Gorcunov | 36a028d | 2008-07-24 13:52:28 +0200 | [diff] [blame] | 318 | unsigned int v; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 319 | |
| 320 | v = apic_read(APIC_LVR); |
Cyrill Gorcunov | 36a028d | 2008-07-24 13:52:28 +0200 | [diff] [blame] | 321 | /* |
| 322 | * - we always have APIC integrated on 64bit mode |
| 323 | * - 82489DXs do not report # of LVT entries |
| 324 | */ |
| 325 | return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 326 | } |
| 327 | |
| 328 | /* |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 329 | * Local APIC timer |
| 330 | */ |
| 331 | |
Cyrill Gorcunov | c40aaec | 2008-08-18 20:45:55 +0400 | [diff] [blame] | 332 | /* Clock divisor */ |
Cyrill Gorcunov | c40aaec | 2008-08-18 20:45:55 +0400 | [diff] [blame] | 333 | #define APIC_DIVISOR 16 |
Cyrill Gorcunov | f07f4f9 | 2008-08-15 13:51:21 +0200 | [diff] [blame] | 334 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 335 | /* |
| 336 | * This function sets up the local APIC timer, with a timeout of |
| 337 | * 'clocks' APIC bus clock. During calibration we actually call |
| 338 | * this function twice on the boot CPU, once with a bogus timeout |
| 339 | * value, second time for real. The other (noncalibrating) CPUs |
| 340 | * call this function only once, with the real, calibrated value. |
| 341 | * |
| 342 | * We do reads before writes even if unnecessary, to get around the |
| 343 | * P5 APIC double write bug. |
| 344 | */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 345 | static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen) |
| 346 | { |
| 347 | unsigned int lvtt_value, tmp_value; |
| 348 | |
| 349 | lvtt_value = LOCAL_TIMER_VECTOR; |
| 350 | if (!oneshot) |
| 351 | lvtt_value |= APIC_LVT_TIMER_PERIODIC; |
Cyrill Gorcunov | f07f4f9 | 2008-08-15 13:51:21 +0200 | [diff] [blame] | 352 | if (!lapic_is_integrated()) |
| 353 | lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV); |
| 354 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 355 | if (!irqen) |
| 356 | lvtt_value |= APIC_LVT_MASKED; |
| 357 | |
| 358 | apic_write(APIC_LVTT, lvtt_value); |
| 359 | |
| 360 | /* |
| 361 | * Divide PICLK by 16 |
| 362 | */ |
| 363 | tmp_value = apic_read(APIC_TDCR); |
Cyrill Gorcunov | c40aaec | 2008-08-18 20:45:55 +0400 | [diff] [blame] | 364 | apic_write(APIC_TDCR, |
| 365 | (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) | |
| 366 | APIC_TDR_DIV_16); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 367 | |
| 368 | if (!oneshot) |
Cyrill Gorcunov | f07f4f9 | 2008-08-15 13:51:21 +0200 | [diff] [blame] | 369 | apic_write(APIC_TMICT, clocks / APIC_DIVISOR); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 370 | } |
| 371 | |
| 372 | /* |
Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 373 | * Setup extended LVT, AMD specific |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 374 | * |
Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 375 | * Software should use the LVT offsets the BIOS provides. The offsets |
| 376 | * are determined by the subsystems using it like those for MCE |
| 377 | * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts |
| 378 | * are supported. Beginning with family 10h at least 4 offsets are |
| 379 | * available. |
Robert Richter | 286f571 | 2008-07-22 21:08:46 +0200 | [diff] [blame] | 380 | * |
Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 381 | * Since the offsets must be consistent for all cores, we keep track |
| 382 | * of the LVT offsets in software and reserve the offset for the same |
| 383 | * vector also to be used on other cores. An offset is freed by |
| 384 | * setting the entry to APIC_EILVT_MASKED. |
| 385 | * |
| 386 | * If the BIOS is right, there should be no conflicts. Otherwise a |
| 387 | * "[Firmware Bug]: ..." error message is generated. However, if |
| 388 | * software does not properly determines the offsets, it is not |
| 389 | * necessarily a BIOS bug. |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 390 | */ |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 391 | |
Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 392 | static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX]; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 393 | |
Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 394 | static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new) |
| 395 | { |
| 396 | return (old & APIC_EILVT_MASKED) |
| 397 | || (new == APIC_EILVT_MASKED) |
| 398 | || ((new & ~APIC_EILVT_MASKED) == old); |
| 399 | } |
| 400 | |
| 401 | static unsigned int reserve_eilvt_offset(int offset, unsigned int new) |
| 402 | { |
| 403 | unsigned int rsvd; /* 0: uninitialized */ |
| 404 | |
| 405 | if (offset >= APIC_EILVT_NR_MAX) |
| 406 | return ~0; |
| 407 | |
| 408 | rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED; |
| 409 | do { |
| 410 | if (rsvd && |
| 411 | !eilvt_entry_is_changeable(rsvd, new)) |
| 412 | /* may not change if vectors are different */ |
| 413 | return rsvd; |
| 414 | rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new); |
| 415 | } while (rsvd != new); |
| 416 | |
| 417 | return new; |
| 418 | } |
| 419 | |
| 420 | /* |
| 421 | * If mask=1, the LVT entry does not generate interrupts while mask=0 |
| 422 | * enables the vector. See also the BKDGs. |
| 423 | */ |
| 424 | |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 425 | int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask) |
Robert Richter | a68c439 | 2010-10-06 12:27:53 +0200 | [diff] [blame] | 426 | { |
| 427 | unsigned long reg = APIC_EILVTn(offset); |
| 428 | unsigned int new, old, reserved; |
| 429 | |
| 430 | new = (mask << 16) | (msg_type << 8) | vector; |
| 431 | old = apic_read(reg); |
| 432 | reserved = reserve_eilvt_offset(offset, new); |
| 433 | |
| 434 | if (reserved != new) { |
| 435 | pr_err(FW_BUG "cpu %d, try to setup vector 0x%x, but " |
| 436 | "vector 0x%x was already reserved by another core, " |
| 437 | "APIC%lX=0x%x\n", |
| 438 | smp_processor_id(), new, reserved, reg, old); |
| 439 | return -EINVAL; |
| 440 | } |
| 441 | |
| 442 | if (!eilvt_entry_is_changeable(old, new)) { |
| 443 | pr_err(FW_BUG "cpu %d, try to setup vector 0x%x but " |
| 444 | "register already in use, APIC%lX=0x%x\n", |
| 445 | smp_processor_id(), new, reg, old); |
| 446 | return -EBUSY; |
| 447 | } |
| 448 | |
| 449 | apic_write(reg, new); |
| 450 | |
| 451 | return 0; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 452 | } |
Robert Richter | 27afdf2 | 2010-10-06 12:27:54 +0200 | [diff] [blame] | 453 | EXPORT_SYMBOL_GPL(setup_APIC_eilvt); |
Robert Richter | 7b83dae | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 454 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 455 | /* |
| 456 | * Program the next event, relative to now |
| 457 | */ |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 458 | static int lapic_next_event(unsigned long delta, |
| 459 | struct clock_event_device *evt) |
| 460 | { |
| 461 | apic_write(APIC_TMICT, delta); |
| 462 | return 0; |
| 463 | } |
| 464 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 465 | /* |
| 466 | * Setup the lapic timer in periodic or oneshot mode |
| 467 | */ |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 468 | static void lapic_timer_setup(enum clock_event_mode mode, |
| 469 | struct clock_event_device *evt) |
| 470 | { |
| 471 | unsigned long flags; |
| 472 | unsigned int v; |
| 473 | |
| 474 | /* Lapic used as dummy for broadcast ? */ |
| 475 | if (evt->features & CLOCK_EVT_FEAT_DUMMY) |
| 476 | return; |
| 477 | |
| 478 | local_irq_save(flags); |
| 479 | |
| 480 | switch (mode) { |
| 481 | case CLOCK_EVT_MODE_PERIODIC: |
| 482 | case CLOCK_EVT_MODE_ONESHOT: |
| 483 | __setup_APIC_LVTT(calibration_result, |
| 484 | mode != CLOCK_EVT_MODE_PERIODIC, 1); |
| 485 | break; |
| 486 | case CLOCK_EVT_MODE_UNUSED: |
| 487 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 488 | v = apic_read(APIC_LVTT); |
| 489 | v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); |
| 490 | apic_write(APIC_LVTT, v); |
Andreas Herrmann | 6f9b410 | 2009-10-27 11:01:38 +0100 | [diff] [blame] | 491 | apic_write(APIC_TMICT, 0); |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 492 | break; |
| 493 | case CLOCK_EVT_MODE_RESUME: |
| 494 | /* Nothing to do here */ |
| 495 | break; |
| 496 | } |
| 497 | |
| 498 | local_irq_restore(flags); |
| 499 | } |
| 500 | |
| 501 | /* |
| 502 | * Local APIC timer broadcast function |
| 503 | */ |
Mike Travis | 9628937 | 2008-12-31 18:08:46 -0800 | [diff] [blame] | 504 | static void lapic_timer_broadcast(const struct cpumask *mask) |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 505 | { |
| 506 | #ifdef CONFIG_SMP |
Ingo Molnar | dac5f41 | 2009-01-28 15:42:24 +0100 | [diff] [blame] | 507 | apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR); |
Thomas Gleixner | ba7eda4 | 2007-10-12 23:04:07 +0200 | [diff] [blame] | 508 | #endif |
| 509 | } |
| 510 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 511 | /* |
Uwe Kleine-König | 421f91d | 2010-06-11 12:17:00 +0200 | [diff] [blame] | 512 | * Setup the local APIC timer for this CPU. Copy the initialized values |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 513 | * of the boot CPU and register the clock event in the framework. |
| 514 | */ |
Cyrill Gorcunov | db4b552 | 2008-08-24 02:01:39 -0700 | [diff] [blame] | 515 | static void __cpuinit setup_APIC_timer(void) |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 516 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 517 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); |
| 518 | |
Venkatesh Pallipadi | db954b5 | 2009-04-06 18:51:29 -0700 | [diff] [blame] | 519 | if (cpu_has(¤t_cpu_data, X86_FEATURE_ARAT)) { |
| 520 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP; |
| 521 | /* Make LAPIC timer preferrable over percpu HPET */ |
| 522 | lapic_clockevent.rating = 150; |
| 523 | } |
| 524 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 525 | memcpy(levt, &lapic_clockevent, sizeof(*levt)); |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 526 | levt->cpumask = cpumask_of(smp_processor_id()); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 527 | |
| 528 | clockevents_register_device(levt); |
Fernando Luis VazquezCao | 8339e9f | 2007-05-02 19:27:17 +0200 | [diff] [blame] | 529 | } |
| 530 | |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 531 | /* |
| 532 | * In this functions we calibrate APIC bus clocks to the external timer. |
| 533 | * |
| 534 | * We want to do the calibration only once since we want to have local timer |
| 535 | * irqs syncron. CPUs connected by the same APIC bus have the very same bus |
| 536 | * frequency. |
| 537 | * |
| 538 | * This was previously done by reading the PIT/HPET and waiting for a wrap |
| 539 | * around to find out, that a tick has elapsed. I have a box, where the PIT |
| 540 | * readout is broken, so it never gets out of the wait loop again. This was |
| 541 | * also reported by others. |
| 542 | * |
| 543 | * Monitoring the jiffies value is inaccurate and the clockevents |
| 544 | * infrastructure allows us to do a simple substitution of the interrupt |
| 545 | * handler. |
| 546 | * |
| 547 | * The calibration routine also uses the pm_timer when possible, as the PIT |
| 548 | * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes |
| 549 | * back to normal later in the boot process). |
| 550 | */ |
| 551 | |
| 552 | #define LAPIC_CAL_LOOPS (HZ/10) |
| 553 | |
| 554 | static __initdata int lapic_cal_loops = -1; |
| 555 | static __initdata long lapic_cal_t1, lapic_cal_t2; |
| 556 | static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2; |
| 557 | static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2; |
| 558 | static __initdata unsigned long lapic_cal_j1, lapic_cal_j2; |
| 559 | |
| 560 | /* |
| 561 | * Temporary interrupt handler. |
| 562 | */ |
| 563 | static void __init lapic_cal_handler(struct clock_event_device *dev) |
| 564 | { |
| 565 | unsigned long long tsc = 0; |
| 566 | long tapic = apic_read(APIC_TMCCT); |
| 567 | unsigned long pm = acpi_pm_read_early(); |
| 568 | |
| 569 | if (cpu_has_tsc) |
| 570 | rdtscll(tsc); |
| 571 | |
| 572 | switch (lapic_cal_loops++) { |
| 573 | case 0: |
| 574 | lapic_cal_t1 = tapic; |
| 575 | lapic_cal_tsc1 = tsc; |
| 576 | lapic_cal_pm1 = pm; |
| 577 | lapic_cal_j1 = jiffies; |
| 578 | break; |
| 579 | |
| 580 | case LAPIC_CAL_LOOPS: |
| 581 | lapic_cal_t2 = tapic; |
| 582 | lapic_cal_tsc2 = tsc; |
| 583 | if (pm < lapic_cal_pm1) |
| 584 | pm += ACPI_PM_OVRRUN; |
| 585 | lapic_cal_pm2 = pm; |
| 586 | lapic_cal_j2 = jiffies; |
| 587 | break; |
| 588 | } |
| 589 | } |
| 590 | |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 591 | static int __init |
| 592 | calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc) |
Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 593 | { |
| 594 | const long pm_100ms = PMTMR_TICKS_PER_SEC / 10; |
| 595 | const long pm_thresh = pm_100ms / 100; |
| 596 | unsigned long mult; |
| 597 | u64 res; |
| 598 | |
| 599 | #ifndef CONFIG_X86_PM_TIMER |
| 600 | return -1; |
| 601 | #endif |
| 602 | |
Yasuaki Ishimatsu | 39ba5d4 | 2009-01-28 12:52:24 +0900 | [diff] [blame] | 603 | apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm); |
Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 604 | |
| 605 | /* Check, if the PM timer is available */ |
| 606 | if (!deltapm) |
| 607 | return -1; |
| 608 | |
| 609 | mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22); |
| 610 | |
| 611 | if (deltapm > (pm_100ms - pm_thresh) && |
| 612 | deltapm < (pm_100ms + pm_thresh)) { |
Yasuaki Ishimatsu | 39ba5d4 | 2009-01-28 12:52:24 +0900 | [diff] [blame] | 613 | apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n"); |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 614 | return 0; |
| 615 | } |
| 616 | |
| 617 | res = (((u64)deltapm) * mult) >> 22; |
| 618 | do_div(res, 1000000); |
| 619 | pr_warning("APIC calibration not consistent " |
Yasuaki Ishimatsu | 39ba5d4 | 2009-01-28 12:52:24 +0900 | [diff] [blame] | 620 | "with PM-Timer: %ldms instead of 100ms\n",(long)res); |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 621 | |
| 622 | /* Correct the lapic counter value */ |
| 623 | res = (((u64)(*delta)) * pm_100ms); |
| 624 | do_div(res, deltapm); |
| 625 | pr_info("APIC delta adjusted to PM-Timer: " |
| 626 | "%lu (%ld)\n", (unsigned long)res, *delta); |
| 627 | *delta = (long)res; |
| 628 | |
| 629 | /* Correct the tsc counter value */ |
| 630 | if (cpu_has_tsc) { |
| 631 | res = (((u64)(*deltatsc)) * pm_100ms); |
Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 632 | do_div(res, deltapm); |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 633 | apic_printk(APIC_VERBOSE, "TSC delta adjusted to " |
Frans Pop | 3235dc3 | 2010-02-06 18:47:17 +0100 | [diff] [blame] | 634 | "PM-Timer: %lu (%ld)\n", |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 635 | (unsigned long)res, *deltatsc); |
| 636 | *deltatsc = (long)res; |
Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 637 | } |
| 638 | |
| 639 | return 0; |
| 640 | } |
| 641 | |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 642 | static int __init calibrate_APIC_clock(void) |
| 643 | { |
| 644 | struct clock_event_device *levt = &__get_cpu_var(lapic_events); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 645 | void (*real_handler)(struct clock_event_device *dev); |
| 646 | unsigned long deltaj; |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 647 | long delta, deltatsc; |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 648 | int pm_referenced = 0; |
| 649 | |
| 650 | local_irq_disable(); |
| 651 | |
| 652 | /* Replace the global interrupt handler */ |
| 653 | real_handler = global_clock_event->event_handler; |
| 654 | global_clock_event->event_handler = lapic_cal_handler; |
| 655 | |
| 656 | /* |
Cyrill Gorcunov | 81608f3 | 2008-10-10 19:00:17 +0400 | [diff] [blame] | 657 | * Setup the APIC counter to maximum. There is no way the lapic |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 658 | * can underflow in the 100ms detection time frame |
| 659 | */ |
Cyrill Gorcunov | 81608f3 | 2008-10-10 19:00:17 +0400 | [diff] [blame] | 660 | __setup_APIC_LVTT(0xffffffff, 0, 0); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 661 | |
| 662 | /* Let the interrupts run */ |
| 663 | local_irq_enable(); |
| 664 | |
| 665 | while (lapic_cal_loops <= LAPIC_CAL_LOOPS) |
| 666 | cpu_relax(); |
| 667 | |
| 668 | local_irq_disable(); |
| 669 | |
| 670 | /* Restore the real event handler */ |
| 671 | global_clock_event->event_handler = real_handler; |
| 672 | |
| 673 | /* Build delta t1-t2 as apic timer counts down */ |
| 674 | delta = lapic_cal_t1 - lapic_cal_t2; |
| 675 | apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta); |
| 676 | |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 677 | deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1); |
| 678 | |
Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 679 | /* we trust the PM based calibration if possible */ |
| 680 | pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1, |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 681 | &delta, &deltatsc); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 682 | |
| 683 | /* Calculate the scaled math multiplication factor */ |
| 684 | lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS, |
| 685 | lapic_clockevent.shift); |
| 686 | lapic_clockevent.max_delta_ns = |
| 687 | clockevent_delta2ns(0x7FFFFF, &lapic_clockevent); |
| 688 | lapic_clockevent.min_delta_ns = |
| 689 | clockevent_delta2ns(0xF, &lapic_clockevent); |
| 690 | |
| 691 | calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS; |
| 692 | |
| 693 | apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta); |
Thomas Gleixner | 411462f | 2009-11-16 11:52:39 +0100 | [diff] [blame] | 694 | apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 695 | apic_printk(APIC_VERBOSE, "..... calibration result: %u\n", |
| 696 | calibration_result); |
| 697 | |
| 698 | if (cpu_has_tsc) { |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 699 | apic_printk(APIC_VERBOSE, "..... CPU clock speed is " |
| 700 | "%ld.%04ld MHz.\n", |
Yasuaki Ishimatsu | 754ef0c | 2009-01-28 12:51:09 +0900 | [diff] [blame] | 701 | (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ), |
| 702 | (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ)); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 703 | } |
| 704 | |
| 705 | apic_printk(APIC_VERBOSE, "..... host bus clock speed is " |
| 706 | "%u.%04u MHz.\n", |
| 707 | calibration_result / (1000000 / HZ), |
| 708 | calibration_result % (1000000 / HZ)); |
| 709 | |
| 710 | /* |
| 711 | * Do a sanity check on the APIC calibration result |
| 712 | */ |
| 713 | if (calibration_result < (1000000 / HZ)) { |
| 714 | local_irq_enable(); |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 715 | pr_warning("APIC frequency too slow, disabling apic timer\n"); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 716 | return -1; |
| 717 | } |
| 718 | |
| 719 | levt->features &= ~CLOCK_EVT_FEAT_DUMMY; |
| 720 | |
Cyrill Gorcunov | b189892 | 2008-09-12 23:58:24 +0400 | [diff] [blame] | 721 | /* |
| 722 | * PM timer calibration failed or not turned on |
| 723 | * so lets try APIC timer based calibration |
| 724 | */ |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 725 | if (!pm_referenced) { |
| 726 | apic_printk(APIC_VERBOSE, "... verify APIC timer\n"); |
| 727 | |
| 728 | /* |
| 729 | * Setup the apic timer manually |
| 730 | */ |
| 731 | levt->event_handler = lapic_cal_handler; |
| 732 | lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt); |
| 733 | lapic_cal_loops = -1; |
| 734 | |
| 735 | /* Let the interrupts run */ |
| 736 | local_irq_enable(); |
| 737 | |
| 738 | while (lapic_cal_loops <= LAPIC_CAL_LOOPS) |
| 739 | cpu_relax(); |
| 740 | |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 741 | /* Stop the lapic timer */ |
| 742 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt); |
| 743 | |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 744 | /* Jiffies delta */ |
| 745 | deltaj = lapic_cal_j2 - lapic_cal_j1; |
| 746 | apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj); |
| 747 | |
| 748 | /* Check, if the jiffies result is consistent */ |
| 749 | if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2) |
| 750 | apic_printk(APIC_VERBOSE, "... jiffies result ok\n"); |
| 751 | else |
| 752 | levt->features |= CLOCK_EVT_FEAT_DUMMY; |
| 753 | } else |
| 754 | local_irq_enable(); |
| 755 | |
| 756 | if (levt->features & CLOCK_EVT_FEAT_DUMMY) { |
Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 757 | pr_warning("APIC timer disabled due to verification failure\n"); |
Yinghai Lu | 2f04fa8 | 2008-08-24 02:01:54 -0700 | [diff] [blame] | 758 | return -1; |
| 759 | } |
| 760 | |
| 761 | return 0; |
| 762 | } |
| 763 | |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 764 | /* |
| 765 | * Setup the boot APIC |
| 766 | * |
| 767 | * Calibrate and verify the result. |
| 768 | */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 769 | void __init setup_boot_APIC_clock(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 770 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 771 | /* |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 772 | * The local apic timer can be disabled via the kernel |
| 773 | * commandline or from the CPU detection code. Register the lapic |
| 774 | * timer as a dummy clock event source on SMP systems, so the |
| 775 | * broadcast mechanism is used. On UP systems simply ignore it. |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 776 | */ |
| 777 | if (disable_apic_timer) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 778 | pr_info("Disabling APIC timer\n"); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 779 | /* No broadcast on UP ! */ |
Thomas Gleixner | 9d09951 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 780 | if (num_possible_cpus() > 1) { |
| 781 | lapic_clockevent.mult = 1; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 782 | setup_APIC_timer(); |
Thomas Gleixner | 9d09951 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 783 | } |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 784 | return; |
| 785 | } |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 786 | |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 787 | apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n" |
| 788 | "calibrating APIC timer ...\n"); |
| 789 | |
Cyrill Gorcunov | 89b3b1f | 2008-07-15 21:02:54 +0400 | [diff] [blame] | 790 | if (calibrate_APIC_clock()) { |
Thomas Gleixner | c2b84b3 | 2008-01-30 13:33:04 +0100 | [diff] [blame] | 791 | /* No broadcast on UP ! */ |
| 792 | if (num_possible_cpus() > 1) |
| 793 | setup_APIC_timer(); |
| 794 | return; |
| 795 | } |
| 796 | |
| 797 | /* |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 798 | * If nmi_watchdog is set to IO_APIC, we need the |
| 799 | * PIT/HPET going. Otherwise register lapic as a dummy |
| 800 | * device. |
| 801 | */ |
| 802 | if (nmi_watchdog != NMI_IO_APIC) |
| 803 | lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY; |
| 804 | else |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 805 | pr_warning("APIC timer registered as dummy," |
Cyrill Gorcunov | 116f570 | 2008-06-24 22:52:04 +0200 | [diff] [blame] | 806 | " due to nmi_watchdog=%d!\n", nmi_watchdog); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 807 | |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 808 | /* Setup the lapic or request the broadcast */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 809 | setup_APIC_timer(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 810 | } |
| 811 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 812 | void __cpuinit setup_secondary_APIC_clock(void) |
| 813 | { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 814 | setup_APIC_timer(); |
| 815 | } |
| 816 | |
| 817 | /* |
| 818 | * The guts of the apic timer interrupt |
| 819 | */ |
| 820 | static void local_apic_timer_interrupt(void) |
| 821 | { |
| 822 | int cpu = smp_processor_id(); |
| 823 | struct clock_event_device *evt = &per_cpu(lapic_events, cpu); |
| 824 | |
| 825 | /* |
| 826 | * Normally we should not be here till LAPIC has been initialized but |
| 827 | * in some cases like kdump, its possible that there is a pending LAPIC |
| 828 | * timer interrupt from previous kernel's context and is delivered in |
| 829 | * new kernel the moment interrupts are enabled. |
| 830 | * |
| 831 | * Interrupts are enabled early and LAPIC is setup much later, hence |
| 832 | * its possible that when we get here evt->event_handler is NULL. |
| 833 | * Check for event_handler being NULL and discard the interrupt as |
| 834 | * spurious. |
| 835 | */ |
| 836 | if (!evt->event_handler) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 837 | pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 838 | /* Switch it off */ |
| 839 | lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt); |
| 840 | return; |
| 841 | } |
| 842 | |
| 843 | /* |
| 844 | * the NMI deadlock-detector uses this. |
| 845 | */ |
Hiroshi Shimamoto | 915b0d0 | 2008-12-08 19:19:26 -0800 | [diff] [blame] | 846 | inc_irq_stat(apic_timer_irqs); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 847 | |
| 848 | evt->event_handler(evt); |
| 849 | } |
| 850 | |
| 851 | /* |
| 852 | * Local APIC timer interrupt. This is the most natural way for doing |
| 853 | * local interrupts, but local timer interrupts can be emulated by |
| 854 | * broadcast interrupts too. [in case the hw doesn't support APIC timers] |
| 855 | * |
| 856 | * [ if a single-CPU system runs an SMP kernel then we call the local |
| 857 | * interrupt as well. Thus we cannot inline the local irq ... ] |
| 858 | */ |
Frederic Weisbecker | bcbc4f2 | 2008-12-09 23:54:20 +0100 | [diff] [blame] | 859 | void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 860 | { |
| 861 | struct pt_regs *old_regs = set_irq_regs(regs); |
| 862 | |
| 863 | /* |
| 864 | * NOTE! We'd better ACK the irq immediately, |
| 865 | * because timer handling can be slow. |
| 866 | */ |
| 867 | ack_APIC_irq(); |
| 868 | /* |
| 869 | * update_process_times() expects us to have done irq_enter(). |
| 870 | * Besides, if we don't timer interrupts ignore the global |
| 871 | * interrupt lock, which is the WrongThing (tm) to do. |
| 872 | */ |
| 873 | exit_idle(); |
| 874 | irq_enter(); |
| 875 | local_apic_timer_interrupt(); |
| 876 | irq_exit(); |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 877 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 878 | set_irq_regs(old_regs); |
| 879 | } |
| 880 | |
| 881 | int setup_profiling_timer(unsigned int multiplier) |
| 882 | { |
| 883 | return -EINVAL; |
| 884 | } |
| 885 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 886 | /* |
| 887 | * Local APIC start and shutdown |
| 888 | */ |
| 889 | |
| 890 | /** |
| 891 | * clear_local_APIC - shutdown the local APIC |
| 892 | * |
| 893 | * This is called, when a CPU is disabled and before rebooting, so the state of |
| 894 | * the local APIC has no dangling leftovers. Also used to cleanout any BIOS |
| 895 | * leftovers during boot. |
| 896 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 897 | void clear_local_APIC(void) |
| 898 | { |
Chuck Ebbert | 2584a82 | 2008-05-20 18:18:12 -0400 | [diff] [blame] | 899 | int maxlvt; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 900 | u32 v; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 901 | |
Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 902 | /* APIC hasn't been mapped yet */ |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 903 | if (!x2apic_mode && !apic_phys) |
Andi Kleen | d343289 | 2008-01-30 13:33:17 +0100 | [diff] [blame] | 904 | return; |
| 905 | |
| 906 | maxlvt = lapic_get_maxlvt(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 907 | /* |
Siddha, Suresh B | 704fc59 | 2006-06-26 13:59:53 +0200 | [diff] [blame] | 908 | * Masking an LVT entry can trigger a local APIC error |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 909 | * if the vector is zero. Mask LVTERR first to prevent this. |
| 910 | */ |
| 911 | if (maxlvt >= 3) { |
| 912 | v = ERROR_APIC_VECTOR; /* any non-zero vector will do */ |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 913 | apic_write(APIC_LVTERR, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 914 | } |
| 915 | /* |
| 916 | * Careful: we have to set masks only first to deassert |
| 917 | * any level-triggered sources. |
| 918 | */ |
| 919 | v = apic_read(APIC_LVTT); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 920 | apic_write(APIC_LVTT, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 921 | v = apic_read(APIC_LVT0); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 922 | apic_write(APIC_LVT0, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 923 | v = apic_read(APIC_LVT1); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 924 | apic_write(APIC_LVT1, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 925 | if (maxlvt >= 4) { |
| 926 | v = apic_read(APIC_LVTPC); |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 927 | apic_write(APIC_LVTPC, v | APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 928 | } |
| 929 | |
Cyrill Gorcunov | 6764014 | 2008-08-16 23:21:50 +0400 | [diff] [blame] | 930 | /* lets not touch this if we didn't frob it */ |
Andi Kleen | 4efc067 | 2009-04-28 19:07:31 +0200 | [diff] [blame] | 931 | #ifdef CONFIG_X86_THERMAL_VECTOR |
Cyrill Gorcunov | 6764014 | 2008-08-16 23:21:50 +0400 | [diff] [blame] | 932 | if (maxlvt >= 5) { |
| 933 | v = apic_read(APIC_LVTTHMR); |
| 934 | apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED); |
| 935 | } |
| 936 | #endif |
Andi Kleen | 5ca8681 | 2009-02-12 13:49:37 +0100 | [diff] [blame] | 937 | #ifdef CONFIG_X86_MCE_INTEL |
| 938 | if (maxlvt >= 6) { |
| 939 | v = apic_read(APIC_LVTCMCI); |
| 940 | if (!(v & APIC_LVT_MASKED)) |
| 941 | apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED); |
| 942 | } |
| 943 | #endif |
| 944 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 945 | /* |
| 946 | * Clean APIC state for other OSs: |
| 947 | */ |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 948 | apic_write(APIC_LVTT, APIC_LVT_MASKED); |
| 949 | apic_write(APIC_LVT0, APIC_LVT_MASKED); |
| 950 | apic_write(APIC_LVT1, APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 951 | if (maxlvt >= 3) |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 952 | apic_write(APIC_LVTERR, APIC_LVT_MASKED); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 953 | if (maxlvt >= 4) |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 954 | apic_write(APIC_LVTPC, APIC_LVT_MASKED); |
Cyrill Gorcunov | 6764014 | 2008-08-16 23:21:50 +0400 | [diff] [blame] | 955 | |
| 956 | /* Integrated APIC (!82489DX) ? */ |
| 957 | if (lapic_is_integrated()) { |
| 958 | if (maxlvt > 3) |
| 959 | /* Clear ESR due to Pentium errata 3AP and 11AP */ |
| 960 | apic_write(APIC_ESR, 0); |
| 961 | apic_read(APIC_ESR); |
| 962 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 963 | } |
| 964 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 965 | /** |
| 966 | * disable_local_APIC - clear and disable the local APIC |
| 967 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 968 | void disable_local_APIC(void) |
| 969 | { |
| 970 | unsigned int value; |
| 971 | |
Jan Beulich | 4a13ad0 | 2009-01-14 12:28:51 +0000 | [diff] [blame] | 972 | /* APIC hasn't been mapped yet */ |
Yinghai Lu | fd19dce | 2010-07-15 00:00:59 -0700 | [diff] [blame] | 973 | if (!x2apic_mode && !apic_phys) |
Jan Beulich | 4a13ad0 | 2009-01-14 12:28:51 +0000 | [diff] [blame] | 974 | return; |
| 975 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 976 | clear_local_APIC(); |
| 977 | |
| 978 | /* |
| 979 | * Disable APIC (implies clearing of registers |
| 980 | * for 82489DX!). |
| 981 | */ |
| 982 | value = apic_read(APIC_SPIV); |
| 983 | value &= ~APIC_SPIV_APIC_ENABLED; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 984 | apic_write(APIC_SPIV, value); |
Cyrill Gorcunov | 990b183 | 2008-08-18 20:45:51 +0400 | [diff] [blame] | 985 | |
| 986 | #ifdef CONFIG_X86_32 |
| 987 | /* |
| 988 | * When LAPIC was disabled by the BIOS and enabled by the kernel, |
| 989 | * restore the disabled state. |
| 990 | */ |
| 991 | if (enabled_via_apicbase) { |
| 992 | unsigned int l, h; |
| 993 | |
| 994 | rdmsr(MSR_IA32_APICBASE, l, h); |
| 995 | l &= ~MSR_IA32_APICBASE_ENABLE; |
| 996 | wrmsr(MSR_IA32_APICBASE, l, h); |
| 997 | } |
| 998 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 999 | } |
| 1000 | |
Cyrill Gorcunov | fe4024d | 2008-08-18 20:45:52 +0400 | [diff] [blame] | 1001 | /* |
| 1002 | * If Linux enabled the LAPIC against the BIOS default disable it down before |
| 1003 | * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and |
| 1004 | * not power-off. Additionally clear all LVT entries before disable_local_APIC |
| 1005 | * for the case where Linux didn't enable the LAPIC. |
| 1006 | */ |
Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 1007 | void lapic_shutdown(void) |
| 1008 | { |
| 1009 | unsigned long flags; |
| 1010 | |
Cyrill Gorcunov | 8312136 | 2009-09-15 11:12:30 +0400 | [diff] [blame] | 1011 | if (!cpu_has_apic && !apic_from_smp_config()) |
Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 1012 | return; |
| 1013 | |
| 1014 | local_irq_save(flags); |
| 1015 | |
Cyrill Gorcunov | fe4024d | 2008-08-18 20:45:52 +0400 | [diff] [blame] | 1016 | #ifdef CONFIG_X86_32 |
| 1017 | if (!enabled_via_apicbase) |
| 1018 | clear_local_APIC(); |
| 1019 | else |
| 1020 | #endif |
| 1021 | disable_local_APIC(); |
| 1022 | |
Hiroshi Shimamoto | 9b7711f | 2007-10-19 18:21:11 -0700 | [diff] [blame] | 1023 | |
| 1024 | local_irq_restore(flags); |
| 1025 | } |
| 1026 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1027 | /* |
| 1028 | * This is to verify that we're looking at a real local APIC. |
| 1029 | * Check these against your board if the CPUs aren't getting |
| 1030 | * started for no apparent reason. |
| 1031 | */ |
| 1032 | int __init verify_local_APIC(void) |
| 1033 | { |
| 1034 | unsigned int reg0, reg1; |
| 1035 | |
| 1036 | /* |
| 1037 | * The version register is read-only in a real APIC. |
| 1038 | */ |
| 1039 | reg0 = apic_read(APIC_LVR); |
| 1040 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0); |
| 1041 | apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK); |
| 1042 | reg1 = apic_read(APIC_LVR); |
| 1043 | apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1); |
| 1044 | |
| 1045 | /* |
| 1046 | * The two version reads above should print the same |
| 1047 | * numbers. If the second one is different, then we |
| 1048 | * poke at a non-APIC. |
| 1049 | */ |
| 1050 | if (reg1 != reg0) |
| 1051 | return 0; |
| 1052 | |
| 1053 | /* |
| 1054 | * Check if the version looks reasonably. |
| 1055 | */ |
| 1056 | reg1 = GET_APIC_VERSION(reg0); |
| 1057 | if (reg1 == 0x00 || reg1 == 0xff) |
| 1058 | return 0; |
Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 1059 | reg1 = lapic_get_maxlvt(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1060 | if (reg1 < 0x02 || reg1 == 0xff) |
| 1061 | return 0; |
| 1062 | |
| 1063 | /* |
| 1064 | * The ID register is read/write in a real APIC. |
| 1065 | */ |
Suresh Siddha | 2d7a66d | 2008-07-11 14:24:19 -0700 | [diff] [blame] | 1066 | reg0 = apic_read(APIC_ID); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1067 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0); |
Ingo Molnar | 5b81272 | 2009-01-28 14:59:17 +0100 | [diff] [blame] | 1068 | apic_write(APIC_ID, reg0 ^ apic->apic_id_mask); |
Suresh Siddha | 2d7a66d | 2008-07-11 14:24:19 -0700 | [diff] [blame] | 1069 | reg1 = apic_read(APIC_ID); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1070 | apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1); |
| 1071 | apic_write(APIC_ID, reg0); |
Ingo Molnar | 5b81272 | 2009-01-28 14:59:17 +0100 | [diff] [blame] | 1072 | if (reg1 != (reg0 ^ apic->apic_id_mask)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1073 | return 0; |
| 1074 | |
| 1075 | /* |
| 1076 | * The next two are just to see if we have sane values. |
| 1077 | * They're only really relevant if we're in Virtual Wire |
| 1078 | * compatibility mode, but most boxes are anymore. |
| 1079 | */ |
| 1080 | reg0 = apic_read(APIC_LVT0); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1081 | apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1082 | reg1 = apic_read(APIC_LVT1); |
| 1083 | apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1); |
| 1084 | |
| 1085 | return 1; |
| 1086 | } |
| 1087 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1088 | /** |
| 1089 | * sync_Arb_IDs - synchronize APIC bus arbitration IDs |
| 1090 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1091 | void __init sync_Arb_IDs(void) |
| 1092 | { |
Cyrill Gorcunov | 296cb95 | 2008-08-15 13:51:23 +0200 | [diff] [blame] | 1093 | /* |
| 1094 | * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not |
| 1095 | * needed on AMD. |
| 1096 | */ |
| 1097 | if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1098 | return; |
| 1099 | |
| 1100 | /* |
| 1101 | * Wait for idle. |
| 1102 | */ |
| 1103 | apic_wait_icr_idle(); |
| 1104 | |
| 1105 | apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n"); |
Cyrill Gorcunov | 6f6da97 | 2008-08-15 23:05:19 +0400 | [diff] [blame] | 1106 | apic_write(APIC_ICR, APIC_DEST_ALLINC | |
| 1107 | APIC_INT_LEVELTRIG | APIC_DM_INIT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1108 | } |
| 1109 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1110 | /* |
| 1111 | * An initial setup of the virtual wire mode. |
| 1112 | */ |
| 1113 | void __init init_bsp_APIC(void) |
| 1114 | { |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1115 | unsigned int value; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1116 | |
| 1117 | /* |
| 1118 | * Don't do the setup now if we have a SMP BIOS as the |
| 1119 | * through-I/O-APIC virtual wire mode might be active. |
| 1120 | */ |
| 1121 | if (smp_found_config || !cpu_has_apic) |
| 1122 | return; |
| 1123 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1124 | /* |
| 1125 | * Do not trust the local APIC being empty at bootup. |
| 1126 | */ |
| 1127 | clear_local_APIC(); |
| 1128 | |
| 1129 | /* |
| 1130 | * Enable APIC. |
| 1131 | */ |
| 1132 | value = apic_read(APIC_SPIV); |
| 1133 | value &= ~APIC_VECTOR_MASK; |
| 1134 | value |= APIC_SPIV_APIC_ENABLED; |
Cyrill Gorcunov | 638c041 | 2008-08-15 23:05:18 +0400 | [diff] [blame] | 1135 | |
| 1136 | #ifdef CONFIG_X86_32 |
| 1137 | /* This bit is reserved on P4/Xeon and should be cleared */ |
| 1138 | if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) && |
| 1139 | (boot_cpu_data.x86 == 15)) |
| 1140 | value &= ~APIC_SPIV_FOCUS_DISABLED; |
| 1141 | else |
| 1142 | #endif |
| 1143 | value |= APIC_SPIV_FOCUS_DISABLED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1144 | value |= SPURIOUS_APIC_VECTOR; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1145 | apic_write(APIC_SPIV, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1146 | |
| 1147 | /* |
| 1148 | * Set up the virtual wire mode. |
| 1149 | */ |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1150 | apic_write(APIC_LVT0, APIC_DM_EXTINT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1151 | value = APIC_DM_NMI; |
Cyrill Gorcunov | 638c041 | 2008-08-15 23:05:18 +0400 | [diff] [blame] | 1152 | if (!lapic_is_integrated()) /* 82489DX */ |
| 1153 | value |= APIC_LVT_LEVEL_TRIGGER; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1154 | apic_write(APIC_LVT1, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1155 | } |
| 1156 | |
Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1157 | static void __cpuinit lapic_setup_esr(void) |
| 1158 | { |
Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1159 | unsigned int oldvalue, value, maxlvt; |
Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1160 | |
Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1161 | if (!lapic_is_integrated()) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1162 | pr_info("No ESR for 82489DX.\n"); |
Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1163 | return; |
Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1164 | } |
Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1165 | |
Ingo Molnar | 08125d3 | 2009-01-28 05:08:44 +0100 | [diff] [blame] | 1166 | if (apic->disable_esr) { |
Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1167 | /* |
| 1168 | * Something untraceable is creating bad interrupts on |
| 1169 | * secondary quads ... for the moment, just leave the |
| 1170 | * ESR disabled - we can't do anything useful with the |
| 1171 | * errors anyway - mbligh |
| 1172 | */ |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1173 | pr_info("Leaving ESR disabled.\n"); |
Cyrill Gorcunov | 9df08f1 | 2008-09-14 11:55:37 +0400 | [diff] [blame] | 1174 | return; |
| 1175 | } |
| 1176 | |
| 1177 | maxlvt = lapic_get_maxlvt(); |
| 1178 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
| 1179 | apic_write(APIC_ESR, 0); |
| 1180 | oldvalue = apic_read(APIC_ESR); |
| 1181 | |
| 1182 | /* enables sending errors */ |
| 1183 | value = ERROR_APIC_VECTOR; |
| 1184 | apic_write(APIC_LVTERR, value); |
| 1185 | |
| 1186 | /* |
| 1187 | * spec says clear errors after enabling vector. |
| 1188 | */ |
| 1189 | if (maxlvt > 3) |
| 1190 | apic_write(APIC_ESR, 0); |
| 1191 | value = apic_read(APIC_ESR); |
| 1192 | if (value != oldvalue) |
| 1193 | apic_printk(APIC_VERBOSE, "ESR value before enabling " |
| 1194 | "vector: 0x%08x after: 0x%08x\n", |
| 1195 | oldvalue, value); |
Cyrill Gorcunov | c43da2f | 2008-08-18 20:45:54 +0400 | [diff] [blame] | 1196 | } |
| 1197 | |
| 1198 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1199 | /** |
| 1200 | * setup_local_APIC - setup the local APIC |
| 1201 | */ |
| 1202 | void __cpuinit setup_local_APIC(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1203 | { |
Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 1204 | unsigned int value, queued; |
| 1205 | int i, j, acked = 0; |
| 1206 | unsigned long long tsc = 0, ntsc; |
| 1207 | long long max_loops = cpu_khz; |
| 1208 | |
| 1209 | if (cpu_has_tsc) |
| 1210 | rdtscll(tsc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1211 | |
Jan Beulich | f118263 | 2009-01-14 12:27:35 +0000 | [diff] [blame] | 1212 | if (disable_apic) { |
Ingo Molnar | 65a4e57 | 2009-01-31 03:36:17 +0100 | [diff] [blame] | 1213 | arch_disable_smp_support(); |
Jan Beulich | f118263 | 2009-01-14 12:27:35 +0000 | [diff] [blame] | 1214 | return; |
| 1215 | } |
| 1216 | |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1217 | #ifdef CONFIG_X86_32 |
| 1218 | /* Pound the ESR really hard over the head with a big hammer - mbligh */ |
Ingo Molnar | 08125d3 | 2009-01-28 05:08:44 +0100 | [diff] [blame] | 1219 | if (lapic_is_integrated() && apic->disable_esr) { |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1220 | apic_write(APIC_ESR, 0); |
| 1221 | apic_write(APIC_ESR, 0); |
| 1222 | apic_write(APIC_ESR, 0); |
| 1223 | apic_write(APIC_ESR, 0); |
| 1224 | } |
| 1225 | #endif |
Ingo Molnar | cdd6c48 | 2009-09-21 12:02:48 +0200 | [diff] [blame] | 1226 | perf_events_lapic_init(); |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1227 | |
Jack Steiner | ac23d4e | 2008-03-28 14:12:16 -0500 | [diff] [blame] | 1228 | preempt_disable(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1229 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1230 | /* |
| 1231 | * Double-check whether this APIC is really registered. |
| 1232 | * This is meaningless in clustered apic mode, so we skip it. |
| 1233 | */ |
Daniel Walker | c2777f9 | 2009-09-12 10:40:20 -0700 | [diff] [blame] | 1234 | BUG_ON(!apic->apic_id_registered()); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1235 | |
| 1236 | /* |
| 1237 | * Intel recommends to set DFR, LDR and TPR before enabling |
| 1238 | * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel |
| 1239 | * document number 292116). So here it goes... |
| 1240 | */ |
Ingo Molnar | a5c4329 | 2009-01-28 06:50:47 +0100 | [diff] [blame] | 1241 | apic->init_apic_ldr(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1242 | |
| 1243 | /* |
| 1244 | * Set Task Priority to 'accept all'. We never change this |
| 1245 | * later on. |
| 1246 | */ |
| 1247 | value = apic_read(APIC_TASKPRI); |
| 1248 | value &= ~APIC_TPRI_MASK; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1249 | apic_write(APIC_TASKPRI, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1250 | |
| 1251 | /* |
Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 1252 | * After a crash, we no longer service the interrupts and a pending |
| 1253 | * interrupt from previous kernel might still have ISR bit set. |
| 1254 | * |
| 1255 | * Most probably by now CPU has serviced that pending interrupt and |
| 1256 | * it might not have done the ack_APIC_irq() because it thought, |
| 1257 | * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it |
| 1258 | * does not clear the ISR bit and cpu thinks it has already serivced |
| 1259 | * the interrupt. Hence a vector might get locked. It was noticed |
| 1260 | * for timer irq (vector 0x31). Issue an extra EOI to clear ISR. |
| 1261 | */ |
Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 1262 | do { |
| 1263 | queued = 0; |
| 1264 | for (i = APIC_ISR_NR - 1; i >= 0; i--) |
| 1265 | queued |= apic_read(APIC_IRR + i*0x10); |
| 1266 | |
| 1267 | for (i = APIC_ISR_NR - 1; i >= 0; i--) { |
| 1268 | value = apic_read(APIC_ISR + i*0x10); |
| 1269 | for (j = 31; j >= 0; j--) { |
| 1270 | if (value & (1<<j)) { |
| 1271 | ack_APIC_irq(); |
| 1272 | acked++; |
| 1273 | } |
| 1274 | } |
Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 1275 | } |
Kerstin Jonsson | 8c3ba8d | 2010-05-24 12:13:15 -0700 | [diff] [blame] | 1276 | if (acked > 256) { |
| 1277 | printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n", |
| 1278 | acked); |
| 1279 | break; |
| 1280 | } |
| 1281 | if (cpu_has_tsc) { |
| 1282 | rdtscll(ntsc); |
| 1283 | max_loops = (cpu_khz << 10) - (ntsc - tsc); |
| 1284 | } else |
| 1285 | max_loops--; |
| 1286 | } while (queued && max_loops > 0); |
| 1287 | WARN_ON(max_loops <= 0); |
Vivek Goyal | da7ed9f | 2006-03-25 16:31:16 +0100 | [diff] [blame] | 1288 | |
| 1289 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1290 | * Now that we are all set up, enable the APIC |
| 1291 | */ |
| 1292 | value = apic_read(APIC_SPIV); |
| 1293 | value &= ~APIC_VECTOR_MASK; |
| 1294 | /* |
| 1295 | * Enable APIC |
| 1296 | */ |
| 1297 | value |= APIC_SPIV_APIC_ENABLED; |
| 1298 | |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1299 | #ifdef CONFIG_X86_32 |
| 1300 | /* |
| 1301 | * Some unknown Intel IO/APIC (or APIC) errata is biting us with |
| 1302 | * certain networking cards. If high frequency interrupts are |
| 1303 | * happening on a particular IOAPIC pin, plus the IOAPIC routing |
| 1304 | * entry is masked/unmasked at a high rate as well then sooner or |
| 1305 | * later IOAPIC line gets 'stuck', no more interrupts are received |
| 1306 | * from the device. If focus CPU is disabled then the hang goes |
| 1307 | * away, oh well :-( |
| 1308 | * |
| 1309 | * [ This bug can be reproduced easily with a level-triggered |
| 1310 | * PCI Ne2000 networking cards and PII/PIII processors, dual |
| 1311 | * BX chipset. ] |
| 1312 | */ |
| 1313 | /* |
| 1314 | * Actually disabling the focus CPU check just makes the hang less |
| 1315 | * frequent as it makes the interrupt distributon model be more |
| 1316 | * like LRU than MRU (the short-term load is more even across CPUs). |
| 1317 | * See also the comment in end_level_ioapic_irq(). --macro |
| 1318 | */ |
| 1319 | |
| 1320 | /* |
| 1321 | * - enable focus processor (bit==0) |
| 1322 | * - 64bit mode always use processor focus |
| 1323 | * so no need to set it |
| 1324 | */ |
| 1325 | value &= ~APIC_SPIV_FOCUS_DISABLED; |
| 1326 | #endif |
Andi Kleen | 3f14c74 | 2006-09-26 10:52:29 +0200 | [diff] [blame] | 1327 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1328 | /* |
| 1329 | * Set spurious IRQ vector |
| 1330 | */ |
| 1331 | value |= SPURIOUS_APIC_VECTOR; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1332 | apic_write(APIC_SPIV, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1333 | |
| 1334 | /* |
| 1335 | * Set up LVT0, LVT1: |
| 1336 | * |
| 1337 | * set up through-local-APIC on the BP's LINT0. This is not |
| 1338 | * strictly necessary in pure symmetric-IO mode, but sometimes |
| 1339 | * we delegate interrupts to the 8259A. |
| 1340 | */ |
| 1341 | /* |
| 1342 | * TODO: set up through-local-APIC from through-I/O-APIC? --macro |
| 1343 | */ |
| 1344 | value = apic_read(APIC_LVT0) & APIC_LVT_MASKED; |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1345 | if (!smp_processor_id() && (pic_mode || !value)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1346 | value = APIC_DM_EXTINT; |
Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1347 | apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1348 | smp_processor_id()); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1349 | } else { |
| 1350 | value = APIC_DM_EXTINT | APIC_LVT_MASKED; |
Chris Wright | bc1d99c | 2007-10-12 23:04:23 +0200 | [diff] [blame] | 1351 | apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1352 | smp_processor_id()); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1353 | } |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1354 | apic_write(APIC_LVT0, value); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1355 | |
| 1356 | /* |
| 1357 | * only the BP should see the LINT1 NMI signal, obviously. |
| 1358 | */ |
| 1359 | if (!smp_processor_id()) |
| 1360 | value = APIC_DM_NMI; |
| 1361 | else |
| 1362 | value = APIC_DM_NMI | APIC_LVT_MASKED; |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1363 | if (!lapic_is_integrated()) /* 82489DX */ |
| 1364 | value |= APIC_LVT_LEVEL_TRIGGER; |
Andi Kleen | 11a8e77 | 2006-01-11 22:46:51 +0100 | [diff] [blame] | 1365 | apic_write(APIC_LVT1, value); |
Cyrill Gorcunov | 89c38c2 | 2008-08-24 02:01:43 -0700 | [diff] [blame] | 1366 | |
Jack Steiner | ac23d4e | 2008-03-28 14:12:16 -0500 | [diff] [blame] | 1367 | preempt_enable(); |
Andi Kleen | be71b85 | 2009-02-12 13:49:38 +0100 | [diff] [blame] | 1368 | |
| 1369 | #ifdef CONFIG_X86_MCE_INTEL |
| 1370 | /* Recheck CMCI information after local APIC is up on CPU #0 */ |
| 1371 | if (smp_processor_id() == 0) |
| 1372 | cmci_recheck(); |
| 1373 | #endif |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1374 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1375 | |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1376 | void __cpuinit end_local_APIC_setup(void) |
| 1377 | { |
| 1378 | lapic_setup_esr(); |
Cyrill Gorcunov | fa6b95f | 2008-08-18 20:45:58 +0400 | [diff] [blame] | 1379 | |
| 1380 | #ifdef CONFIG_X86_32 |
Cyrill Gorcunov | 1b4ee4e | 2008-08-18 23:12:33 +0400 | [diff] [blame] | 1381 | { |
| 1382 | unsigned int value; |
| 1383 | /* Disable the local apic timer */ |
| 1384 | value = apic_read(APIC_LVTT); |
| 1385 | value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR); |
| 1386 | apic_write(APIC_LVTT, value); |
| 1387 | } |
Cyrill Gorcunov | fa6b95f | 2008-08-18 20:45:58 +0400 | [diff] [blame] | 1388 | #endif |
| 1389 | |
Don Zickus | f2802e7 | 2006-09-26 10:52:26 +0200 | [diff] [blame] | 1390 | setup_apic_nmi_watchdog(NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1391 | apic_pm_activate(); |
| 1392 | } |
| 1393 | |
Yinghai Lu | 06cd9a7 | 2009-02-16 17:29:58 -0800 | [diff] [blame] | 1394 | #ifdef CONFIG_X86_X2APIC |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1395 | void check_x2apic(void) |
| 1396 | { |
Suresh Siddha | ef1f87a | 2009-02-21 14:23:21 -0800 | [diff] [blame] | 1397 | if (x2apic_enabled()) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1398 | pr_info("x2apic enabled by BIOS, switching to x2apic ops\n"); |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1399 | x2apic_preenabled = x2apic_mode = 1; |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1400 | } |
| 1401 | } |
| 1402 | |
| 1403 | void enable_x2apic(void) |
| 1404 | { |
| 1405 | int msr, msr2; |
| 1406 | |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1407 | if (!x2apic_mode) |
Yinghai Lu | 06cd9a7 | 2009-02-16 17:29:58 -0800 | [diff] [blame] | 1408 | return; |
| 1409 | |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1410 | rdmsr(MSR_IA32_APICBASE, msr, msr2); |
| 1411 | if (!(msr & X2APIC_ENABLE)) { |
Mike Travis | 450b1e8 | 2009-12-11 08:08:50 -0800 | [diff] [blame] | 1412 | printk_once(KERN_INFO "Enabling x2apic\n"); |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1413 | wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0); |
| 1414 | } |
| 1415 | } |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1416 | #endif /* CONFIG_X86_X2APIC */ |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1417 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1418 | int __init enable_IR(void) |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1419 | { |
| 1420 | #ifdef CONFIG_INTR_REMAP |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1421 | if (!intr_remapping_supported()) { |
| 1422 | pr_debug("intr-remapping not supported\n"); |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1423 | return 0; |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1424 | } |
| 1425 | |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1426 | if (!x2apic_preenabled && skip_ioapic_setup) { |
| 1427 | pr_info("Skipped enabling intr-remap because of skipping " |
| 1428 | "io-apic setup\n"); |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1429 | return 0; |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1430 | } |
| 1431 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1432 | if (enable_intr_remapping(x2apic_supported())) |
| 1433 | return 0; |
| 1434 | |
| 1435 | pr_info("Enabled Interrupt-remapping\n"); |
| 1436 | |
| 1437 | return 1; |
| 1438 | |
| 1439 | #endif |
| 1440 | return 0; |
| 1441 | } |
| 1442 | |
| 1443 | void __init enable_IR_x2apic(void) |
| 1444 | { |
| 1445 | unsigned long flags; |
| 1446 | struct IO_APIC_route_entry **ioapic_entries = NULL; |
| 1447 | int ret, x2apic_enabled = 0; |
Yinghai Lu | e670761 | 2009-11-21 00:23:37 -0800 | [diff] [blame] | 1448 | int dmar_table_init_ret; |
Yinghai Lu | b7f42ab | 2009-08-17 11:19:40 -0700 | [diff] [blame] | 1449 | |
Yinghai Lu | b7f42ab | 2009-08-17 11:19:40 -0700 | [diff] [blame] | 1450 | dmar_table_init_ret = dmar_table_init(); |
Yinghai Lu | e670761 | 2009-11-21 00:23:37 -0800 | [diff] [blame] | 1451 | if (dmar_table_init_ret && !x2apic_supported()) |
| 1452 | return; |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1453 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1454 | ioapic_entries = alloc_ioapic_entries(); |
| 1455 | if (!ioapic_entries) { |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1456 | pr_err("Allocate ioapic_entries failed\n"); |
| 1457 | goto out; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1458 | } |
| 1459 | |
| 1460 | ret = save_IO_APIC_setup(ioapic_entries); |
Cyrill Gorcunov | 5ffa4eb | 2008-09-18 23:37:57 +0400 | [diff] [blame] | 1461 | if (ret) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1462 | pr_info("Saving IO-APIC state failed: %d\n", ret); |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1463 | goto out; |
Cyrill Gorcunov | 5ffa4eb | 2008-09-18 23:37:57 +0400 | [diff] [blame] | 1464 | } |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1465 | |
Suresh Siddha | 05c3dc2 | 2009-03-16 17:05:03 -0700 | [diff] [blame] | 1466 | local_irq_save(flags); |
Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 1467 | legacy_pic->mask_all(); |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1468 | mask_IO_APIC_setup(ioapic_entries); |
Suresh Siddha | 05c3dc2 | 2009-03-16 17:05:03 -0700 | [diff] [blame] | 1469 | |
Yinghai Lu | b7f42ab | 2009-08-17 11:19:40 -0700 | [diff] [blame] | 1470 | if (dmar_table_init_ret) |
| 1471 | ret = 0; |
| 1472 | else |
| 1473 | ret = enable_IR(); |
| 1474 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1475 | if (!ret) { |
| 1476 | /* IR is required if there is APIC ID > 255 even when running |
| 1477 | * under KVM |
| 1478 | */ |
| 1479 | if (max_physical_apicid > 255 || !kvm_para_available()) |
| 1480 | goto nox2apic; |
| 1481 | /* |
| 1482 | * without IR all CPUs can be addressed by IOAPIC/MSI |
| 1483 | * only in physical mode |
| 1484 | */ |
| 1485 | x2apic_force_phys(); |
| 1486 | } |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1487 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1488 | x2apic_enabled = 1; |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1489 | |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1490 | if (x2apic_supported() && !x2apic_mode) { |
| 1491 | x2apic_mode = 1; |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1492 | enable_x2apic(); |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1493 | pr_info("Enabled x2apic\n"); |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1494 | } |
Cyrill Gorcunov | 5ffa4eb | 2008-09-18 23:37:57 +0400 | [diff] [blame] | 1495 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1496 | nox2apic: |
| 1497 | if (!ret) /* IR enabling failed */ |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1498 | restore_IO_APIC_setup(ioapic_entries); |
Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 1499 | legacy_pic->restore_mask(); |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1500 | local_irq_restore(flags); |
| 1501 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1502 | out: |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 1503 | if (ioapic_entries) |
| 1504 | free_ioapic_entries(ioapic_entries); |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1505 | |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1506 | if (x2apic_enabled) |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1507 | return; |
| 1508 | |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1509 | if (x2apic_preenabled) |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1510 | panic("x2apic: enabled by BIOS but kernel init failed."); |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1511 | else if (cpu_has_x2apic) |
Gleb Natapov | ce69a78 | 2009-07-20 15:24:17 +0300 | [diff] [blame] | 1512 | pr_info("Not enabling x2apic, Intr-remapping init failed.\n"); |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1513 | } |
Weidong Han | 9375823 | 2009-04-17 16:42:14 +0800 | [diff] [blame] | 1514 | |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1515 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1516 | /* |
| 1517 | * Detect and enable local APICs on non-SMP boards. |
| 1518 | * Original code written by Keir Fraser. |
| 1519 | * On AMD64 we trust the BIOS - if it says no APIC it is likely |
| 1520 | * not correctly set up (usually the APIC timer won't work etc.) |
| 1521 | */ |
| 1522 | static int __init detect_init_APIC(void) |
| 1523 | { |
| 1524 | if (!cpu_has_apic) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1525 | pr_info("No local APIC present\n"); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1526 | return -1; |
| 1527 | } |
| 1528 | |
| 1529 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1530 | return 0; |
| 1531 | } |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1532 | #else |
Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1533 | |
| 1534 | static int apic_verify(void) |
| 1535 | { |
| 1536 | u32 features, h, l; |
| 1537 | |
| 1538 | /* |
| 1539 | * The APIC feature bit should now be enabled |
| 1540 | * in `cpuid' |
| 1541 | */ |
| 1542 | features = cpuid_edx(1); |
| 1543 | if (!(features & (1 << X86_FEATURE_APIC))) { |
| 1544 | pr_warning("Could not enable APIC!\n"); |
| 1545 | return -1; |
| 1546 | } |
| 1547 | set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC); |
| 1548 | mp_lapic_addr = APIC_DEFAULT_PHYS_BASE; |
| 1549 | |
| 1550 | /* The BIOS may have set up the APIC at some other address */ |
| 1551 | rdmsr(MSR_IA32_APICBASE, l, h); |
| 1552 | if (l & MSR_IA32_APICBASE_ENABLE) |
| 1553 | mp_lapic_addr = l & MSR_IA32_APICBASE_BASE; |
| 1554 | |
| 1555 | pr_info("Found and enabled local APIC!\n"); |
| 1556 | return 0; |
| 1557 | } |
| 1558 | |
| 1559 | int apic_force_enable(void) |
| 1560 | { |
| 1561 | u32 h, l; |
| 1562 | |
| 1563 | if (disable_apic) |
| 1564 | return -1; |
| 1565 | |
| 1566 | /* |
| 1567 | * Some BIOSes disable the local APIC in the APIC_BASE |
| 1568 | * MSR. This can only be done in software for Intel P6 or later |
| 1569 | * and AMD K7 (Model > 1) or later. |
| 1570 | */ |
| 1571 | rdmsr(MSR_IA32_APICBASE, l, h); |
| 1572 | if (!(l & MSR_IA32_APICBASE_ENABLE)) { |
| 1573 | pr_info("Local APIC disabled by BIOS -- reenabling.\n"); |
| 1574 | l &= ~MSR_IA32_APICBASE_BASE; |
| 1575 | l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE; |
| 1576 | wrmsr(MSR_IA32_APICBASE, l, h); |
| 1577 | enabled_via_apicbase = 1; |
| 1578 | } |
| 1579 | return apic_verify(); |
| 1580 | } |
| 1581 | |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1582 | /* |
| 1583 | * Detect and initialize APIC |
| 1584 | */ |
| 1585 | static int __init detect_init_APIC(void) |
| 1586 | { |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1587 | /* Disabled by kernel option? */ |
| 1588 | if (disable_apic) |
| 1589 | return -1; |
| 1590 | |
| 1591 | switch (boot_cpu_data.x86_vendor) { |
| 1592 | case X86_VENDOR_AMD: |
| 1593 | if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) || |
Borislav Petkov | 8587706 | 2009-02-03 16:24:22 +0100 | [diff] [blame] | 1594 | (boot_cpu_data.x86 >= 15)) |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1595 | break; |
| 1596 | goto no_apic; |
| 1597 | case X86_VENDOR_INTEL: |
| 1598 | if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 || |
| 1599 | (boot_cpu_data.x86 == 5 && cpu_has_apic)) |
| 1600 | break; |
| 1601 | goto no_apic; |
| 1602 | default: |
| 1603 | goto no_apic; |
| 1604 | } |
| 1605 | |
| 1606 | if (!cpu_has_apic) { |
| 1607 | /* |
| 1608 | * Over-ride BIOS and try to enable the local APIC only if |
| 1609 | * "lapic" specified. |
| 1610 | */ |
| 1611 | if (!force_enable_local_apic) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1612 | pr_info("Local APIC disabled by BIOS -- " |
| 1613 | "you can enable it with \"lapic\"\n"); |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1614 | return -1; |
| 1615 | } |
Thomas Gleixner | 5a7ae78 | 2010-10-19 10:46:28 -0700 | [diff] [blame] | 1616 | if (apic_force_enable()) |
| 1617 | return -1; |
| 1618 | } else { |
| 1619 | if (apic_verify()) |
| 1620 | return -1; |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1621 | } |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1622 | |
| 1623 | apic_pm_activate(); |
| 1624 | |
| 1625 | return 0; |
| 1626 | |
| 1627 | no_apic: |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1628 | pr_info("No local APIC present or hardware disabled\n"); |
Yinghai Lu | be7a656 | 2008-08-24 02:01:51 -0700 | [diff] [blame] | 1629 | return -1; |
| 1630 | } |
| 1631 | #endif |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1632 | |
| 1633 | /** |
| 1634 | * init_apic_mappings - initialize APIC mappings |
| 1635 | */ |
| 1636 | void __init init_apic_mappings(void) |
| 1637 | { |
Yinghai Lu | 4401da6 | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1638 | unsigned int new_apicid; |
| 1639 | |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 1640 | if (x2apic_mode) { |
Yinghai Lu | 4c9961d | 2008-07-11 18:44:16 -0700 | [diff] [blame] | 1641 | boot_cpu_physical_apicid = read_apic_id(); |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1642 | return; |
| 1643 | } |
| 1644 | |
Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1645 | /* If no local APIC can be found return early */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1646 | if (!smp_found_config && detect_init_APIC()) { |
Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1647 | /* lets NOP'ify apic operations */ |
Cyrill Gorcunov | cec6be6 | 2009-05-11 17:41:40 +0400 | [diff] [blame] | 1648 | pr_info("APIC: disable apic facility\n"); |
| 1649 | apic_disable(); |
Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1650 | } else { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1651 | apic_phys = mp_lapic_addr; |
| 1652 | |
Yinghai Lu | 4797f6b | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1653 | /* |
| 1654 | * acpi lapic path already maps that address in |
| 1655 | * acpi_register_lapic_address() |
| 1656 | */ |
Eric W. Biederman | 5989cd6 | 2010-08-04 13:30:27 -0700 | [diff] [blame] | 1657 | if (!acpi_lapic && !smp_found_config) |
Yinghai Lu | 326a2e6 | 2010-12-07 00:55:38 -0800 | [diff] [blame^] | 1658 | register_lapic_address(apic_phys); |
Cyrill Gorcunov | cec6be6 | 2009-05-11 17:41:40 +0400 | [diff] [blame] | 1659 | } |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1660 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1661 | /* |
| 1662 | * Fetch the APIC ID of the BSP in case we have a |
| 1663 | * default configuration (or the MP table is broken). |
| 1664 | */ |
Yinghai Lu | 4401da6 | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1665 | new_apicid = read_apic_id(); |
| 1666 | if (boot_cpu_physical_apicid != new_apicid) { |
| 1667 | boot_cpu_physical_apicid = new_apicid; |
Cyrill Gorcunov | 103428e | 2009-06-07 16:48:40 +0400 | [diff] [blame] | 1668 | /* |
| 1669 | * yeah -- we lie about apic_version |
| 1670 | * in case if apic was disabled via boot option |
| 1671 | * but it's not a problem for SMP compiled kernel |
| 1672 | * since smp_sanity_check is prepared for such a case |
| 1673 | * and disable smp mode |
| 1674 | */ |
Yinghai Lu | 4401da6 | 2009-05-02 10:40:57 -0700 | [diff] [blame] | 1675 | apic_version[new_apicid] = |
| 1676 | GET_APIC_VERSION(apic_read(APIC_LVR)); |
Cyrill Gorcunov | 08306ce | 2009-04-12 20:47:41 +0400 | [diff] [blame] | 1677 | } |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1678 | } |
| 1679 | |
Yinghai Lu | c0104d3 | 2010-12-07 00:55:17 -0800 | [diff] [blame] | 1680 | void __init register_lapic_address(unsigned long address) |
| 1681 | { |
| 1682 | mp_lapic_addr = address; |
| 1683 | |
| 1684 | set_fixmap_nocache(FIX_APIC_BASE, address); |
Yinghai Lu | f115714 | 2010-12-07 00:55:29 -0800 | [diff] [blame] | 1685 | apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n", |
| 1686 | APIC_BASE, mp_lapic_addr); |
Yinghai Lu | c0104d3 | 2010-12-07 00:55:17 -0800 | [diff] [blame] | 1687 | if (boot_cpu_physical_apicid == -1U) { |
| 1688 | boot_cpu_physical_apicid = read_apic_id(); |
| 1689 | apic_version[boot_cpu_physical_apicid] = |
| 1690 | GET_APIC_VERSION(apic_read(APIC_LVR)); |
| 1691 | } |
| 1692 | } |
| 1693 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1694 | /* |
| 1695 | * This initializes the IO-APIC and APIC hardware if this is |
| 1696 | * a UP kernel. |
| 1697 | */ |
Cyrill Gorcunov | 1b313f4 | 2008-08-18 20:45:57 +0400 | [diff] [blame] | 1698 | int apic_version[MAX_APICS]; |
| 1699 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1700 | int __init APIC_init_uniprocessor(void) |
| 1701 | { |
| 1702 | if (disable_apic) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1703 | pr_info("Apic disabled\n"); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1704 | return -1; |
| 1705 | } |
Jan Beulich | f118263 | 2009-01-14 12:27:35 +0000 | [diff] [blame] | 1706 | #ifdef CONFIG_X86_64 |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1707 | if (!cpu_has_apic) { |
| 1708 | disable_apic = 1; |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1709 | pr_info("Apic disabled by BIOS\n"); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1710 | return -1; |
| 1711 | } |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1712 | #else |
| 1713 | if (!smp_found_config && !cpu_has_apic) |
| 1714 | return -1; |
| 1715 | |
| 1716 | /* |
| 1717 | * Complain if the BIOS pretends there is one. |
| 1718 | */ |
| 1719 | if (!cpu_has_apic && |
| 1720 | APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1721 | pr_err("BIOS bug, local APIC 0x%x not detected!...\n", |
| 1722 | boot_cpu_physical_apicid); |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1723 | return -1; |
| 1724 | } |
| 1725 | #endif |
| 1726 | |
Ingo Molnar | 72ce016 | 2009-01-28 06:50:47 +0100 | [diff] [blame] | 1727 | default_setup_apic_routing(); |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 1728 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1729 | verify_local_APIC(); |
Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1730 | connect_bsp_APIC(); |
| 1731 | |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1732 | #ifdef CONFIG_X86_64 |
Glauber de Oliveira Costa | c70dcb7 | 2008-03-19 14:25:58 -0300 | [diff] [blame] | 1733 | apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid)); |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1734 | #else |
| 1735 | /* |
| 1736 | * Hack: In case of kdump, after a crash, kernel might be booting |
| 1737 | * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid |
| 1738 | * might be zero if read from MP tables. Get it from LAPIC. |
| 1739 | */ |
| 1740 | # ifdef CONFIG_CRASH_DUMP |
| 1741 | boot_cpu_physical_apicid = read_apic_id(); |
| 1742 | # endif |
| 1743 | #endif |
| 1744 | physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1745 | setup_local_APIC(); |
| 1746 | |
Yinghai Lu | 88d0f55 | 2009-02-14 23:57:28 -0800 | [diff] [blame] | 1747 | #ifdef CONFIG_X86_IO_APIC |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1748 | /* |
| 1749 | * Now enable IO-APICs, actually call clear_IO_APIC |
Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1750 | * We need clear_IO_APIC before enabling error vector |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1751 | */ |
| 1752 | if (!skip_ioapic_setup && nr_ioapics) |
| 1753 | enable_IO_APIC(); |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1754 | #endif |
Andi Kleen | 739f33b | 2008-01-30 13:30:40 +0100 | [diff] [blame] | 1755 | |
| 1756 | end_local_APIC_setup(); |
| 1757 | |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1758 | #ifdef CONFIG_X86_IO_APIC |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1759 | if (smp_found_config && !skip_ioapic_setup && nr_ioapics) |
| 1760 | setup_IO_APIC(); |
Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1761 | else { |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1762 | nr_ioapics = 0; |
Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1763 | localise_nmi_watchdog(); |
| 1764 | } |
| 1765 | #else |
| 1766 | localise_nmi_watchdog(); |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1767 | #endif |
| 1768 | |
Thomas Gleixner | 736deca | 2009-08-19 12:35:53 +0200 | [diff] [blame] | 1769 | x86_init.timers.setup_percpu_clockev(); |
Yinghai Lu | 98c061b | 2009-02-16 00:00:50 -0800 | [diff] [blame] | 1770 | #ifdef CONFIG_X86_64 |
| 1771 | check_nmi_watchdog(); |
Yinghai Lu | fa2bd35 | 2008-08-24 02:01:50 -0700 | [diff] [blame] | 1772 | #endif |
| 1773 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1774 | return 0; |
| 1775 | } |
| 1776 | |
| 1777 | /* |
| 1778 | * Local APIC interrupts |
| 1779 | */ |
| 1780 | |
| 1781 | /* |
| 1782 | * This interrupt should _never_ happen with our APIC/SMP architecture |
| 1783 | */ |
Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1784 | void smp_spurious_interrupt(struct pt_regs *regs) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1785 | { |
Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1786 | u32 v; |
| 1787 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1788 | exit_idle(); |
| 1789 | irq_enter(); |
| 1790 | /* |
| 1791 | * Check if this really is a spurious interrupt and ACK it |
| 1792 | * if it is a vectored one. Just in case... |
| 1793 | * Spurious interrupts should not be ACKed. |
| 1794 | */ |
| 1795 | v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1)); |
| 1796 | if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f))) |
| 1797 | ack_APIC_irq(); |
| 1798 | |
Hiroshi Shimamoto | 915b0d0 | 2008-12-08 19:19:26 -0800 | [diff] [blame] | 1799 | inc_irq_stat(irq_spurious_count); |
| 1800 | |
Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1801 | /* see sw-dev-man vol 3, chapter 7.4.13.5 */ |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1802 | pr_info("spurious APIC interrupt on CPU#%d, " |
| 1803 | "should never happen.\n", smp_processor_id()); |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1804 | irq_exit(); |
| 1805 | } |
| 1806 | |
| 1807 | /* |
| 1808 | * This interrupt should never happen with our APIC/SMP architecture |
| 1809 | */ |
Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1810 | void smp_error_interrupt(struct pt_regs *regs) |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1811 | { |
Yinghai Lu | dc1528d | 2008-08-24 02:01:53 -0700 | [diff] [blame] | 1812 | u32 v, v1; |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1813 | |
| 1814 | exit_idle(); |
| 1815 | irq_enter(); |
| 1816 | /* First tickle the hardware, only then report what went on. -- REW */ |
| 1817 | v = apic_read(APIC_ESR); |
| 1818 | apic_write(APIC_ESR, 0); |
| 1819 | v1 = apic_read(APIC_ESR); |
| 1820 | ack_APIC_irq(); |
| 1821 | atomic_inc(&irq_err_count); |
| 1822 | |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1823 | /* |
| 1824 | * Here is what the APIC error bits mean: |
| 1825 | * 0: Send CS error |
| 1826 | * 1: Receive CS error |
| 1827 | * 2: Send accept error |
| 1828 | * 3: Receive accept error |
| 1829 | * 4: Reserved |
| 1830 | * 5: Send illegal vector |
| 1831 | * 6: Received illegal vector |
| 1832 | * 7: Illegal register address |
| 1833 | */ |
| 1834 | pr_debug("APIC error on CPU%d: %02x(%02x)\n", |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1835 | smp_processor_id(), v , v1); |
| 1836 | irq_exit(); |
| 1837 | } |
| 1838 | |
Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1839 | /** |
Cyrill Gorcunov | 36c9d67 | 2008-08-18 20:45:53 +0400 | [diff] [blame] | 1840 | * connect_bsp_APIC - attach the APIC to the interrupt system |
| 1841 | */ |
Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1842 | void __init connect_bsp_APIC(void) |
| 1843 | { |
Cyrill Gorcunov | 36c9d67 | 2008-08-18 20:45:53 +0400 | [diff] [blame] | 1844 | #ifdef CONFIG_X86_32 |
| 1845 | if (pic_mode) { |
| 1846 | /* |
| 1847 | * Do not trust the local APIC being empty at bootup. |
| 1848 | */ |
| 1849 | clear_local_APIC(); |
| 1850 | /* |
| 1851 | * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's |
| 1852 | * local APIC to INT and NMI lines. |
| 1853 | */ |
| 1854 | apic_printk(APIC_VERBOSE, "leaving PIC mode, " |
| 1855 | "enabling APIC mode.\n"); |
Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 1856 | imcr_pic_to_apic(); |
Cyrill Gorcunov | 36c9d67 | 2008-08-18 20:45:53 +0400 | [diff] [blame] | 1857 | } |
| 1858 | #endif |
Ingo Molnar | 4904033 | 2009-01-28 12:43:18 +0100 | [diff] [blame] | 1859 | if (apic->enable_apic_mode) |
| 1860 | apic->enable_apic_mode(); |
Glauber Costa | b584176 | 2008-05-28 13:38:28 -0300 | [diff] [blame] | 1861 | } |
| 1862 | |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 1863 | /** |
| 1864 | * disconnect_bsp_APIC - detach the APIC from the interrupt system |
| 1865 | * @virt_wire_setup: indicates, whether virtual wire mode is selected |
| 1866 | * |
| 1867 | * Virtual wire mode is necessary to deliver legacy interrupts even when the |
| 1868 | * APIC is disabled. |
| 1869 | */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1870 | void disconnect_bsp_APIC(int virt_wire_setup) |
| 1871 | { |
Cyrill Gorcunov | 1b4ee4e | 2008-08-18 23:12:33 +0400 | [diff] [blame] | 1872 | unsigned int value; |
| 1873 | |
Cyrill Gorcunov | c177b0b | 2008-08-18 20:45:56 +0400 | [diff] [blame] | 1874 | #ifdef CONFIG_X86_32 |
| 1875 | if (pic_mode) { |
| 1876 | /* |
| 1877 | * Put the board back into PIC mode (has an effect only on |
| 1878 | * certain older boards). Note that APIC interrupts, including |
| 1879 | * IPIs, won't work beyond this point! The only exception are |
| 1880 | * INIT IPIs. |
| 1881 | */ |
| 1882 | apic_printk(APIC_VERBOSE, "disabling APIC mode, " |
| 1883 | "entering PIC mode.\n"); |
Cyrill Gorcunov | c0eaa45 | 2009-04-12 20:47:40 +0400 | [diff] [blame] | 1884 | imcr_apic_to_pic(); |
Cyrill Gorcunov | c177b0b | 2008-08-18 20:45:56 +0400 | [diff] [blame] | 1885 | return; |
| 1886 | } |
| 1887 | #endif |
| 1888 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1889 | /* Go back to Virtual Wire compatibility mode */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1890 | |
| 1891 | /* For the spurious interrupt use vector F, and enable it */ |
| 1892 | value = apic_read(APIC_SPIV); |
| 1893 | value &= ~APIC_VECTOR_MASK; |
| 1894 | value |= APIC_SPIV_APIC_ENABLED; |
| 1895 | value |= 0xf; |
| 1896 | apic_write(APIC_SPIV, value); |
| 1897 | |
| 1898 | if (!virt_wire_setup) { |
| 1899 | /* |
| 1900 | * For LVT0 make it edge triggered, active high, |
| 1901 | * external and enabled |
| 1902 | */ |
| 1903 | value = apic_read(APIC_LVT0); |
| 1904 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | |
| 1905 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | |
| 1906 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); |
| 1907 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; |
| 1908 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT); |
| 1909 | apic_write(APIC_LVT0, value); |
| 1910 | } else { |
| 1911 | /* Disable LVT0 */ |
| 1912 | apic_write(APIC_LVT0, APIC_LVT_MASKED); |
| 1913 | } |
| 1914 | |
Cyrill Gorcunov | c177b0b | 2008-08-18 20:45:56 +0400 | [diff] [blame] | 1915 | /* |
| 1916 | * For LVT1 make it edge triggered, active high, |
| 1917 | * nmi and enabled |
| 1918 | */ |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 1919 | value = apic_read(APIC_LVT1); |
| 1920 | value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING | |
| 1921 | APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR | |
| 1922 | APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED); |
| 1923 | value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING; |
| 1924 | value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI); |
| 1925 | apic_write(APIC_LVT1, value); |
| 1926 | } |
| 1927 | |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1928 | void __cpuinit generic_processor_info(int apicid, int version) |
| 1929 | { |
| 1930 | int cpu; |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1931 | |
Cyrill Gorcunov | 1b313f4 | 2008-08-18 20:45:57 +0400 | [diff] [blame] | 1932 | /* |
| 1933 | * Validate version |
| 1934 | */ |
| 1935 | if (version == 0x0) { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 1936 | pr_warning("BIOS bug, APIC version is 0 for CPU#%d! " |
Mike Travis | 3b11ce7 | 2008-12-17 15:21:39 -0800 | [diff] [blame] | 1937 | "fixing up to 0x10. (tell your hw vendor)\n", |
| 1938 | version); |
Cyrill Gorcunov | 1b313f4 | 2008-08-18 20:45:57 +0400 | [diff] [blame] | 1939 | version = 0x10; |
| 1940 | } |
| 1941 | apic_version[apicid] = version; |
| 1942 | |
Mike Travis | 3b11ce7 | 2008-12-17 15:21:39 -0800 | [diff] [blame] | 1943 | if (num_processors >= nr_cpu_ids) { |
| 1944 | int max = nr_cpu_ids; |
| 1945 | int thiscpu = max + disabled_cpus; |
| 1946 | |
| 1947 | pr_warning( |
| 1948 | "ACPI: NR_CPUS/possible_cpus limit of %i reached." |
| 1949 | " Processor %d/0x%x ignored.\n", max, thiscpu, apicid); |
| 1950 | |
| 1951 | disabled_cpus++; |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1952 | return; |
| 1953 | } |
| 1954 | |
| 1955 | num_processors++; |
Mike Travis | 3b11ce7 | 2008-12-17 15:21:39 -0800 | [diff] [blame] | 1956 | cpu = cpumask_next_zero(-1, cpu_present_mask); |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1957 | |
Mike Travis | b2b815d | 2009-01-16 15:22:16 -0800 | [diff] [blame] | 1958 | if (version != apic_version[boot_cpu_physical_apicid]) |
| 1959 | WARN_ONCE(1, |
| 1960 | "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n", |
| 1961 | apic_version[boot_cpu_physical_apicid], cpu, version); |
| 1962 | |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1963 | physid_set(apicid, phys_cpu_present_map); |
| 1964 | if (apicid == boot_cpu_physical_apicid) { |
| 1965 | /* |
| 1966 | * x86_bios_cpu_apicid is required to have processors listed |
| 1967 | * in same order as logical cpu numbers. Hence the first |
| 1968 | * entry is BSP, and so on. |
| 1969 | */ |
| 1970 | cpu = 0; |
| 1971 | } |
Yinghai Lu | e0da336 | 2008-06-08 18:29:22 -0700 | [diff] [blame] | 1972 | if (apicid > max_physical_apicid) |
| 1973 | max_physical_apicid = apicid; |
| 1974 | |
Ingo Molnar | 3e5095d | 2009-01-27 17:07:08 +0100 | [diff] [blame] | 1975 | #if defined(CONFIG_SMP) || defined(CONFIG_X86_64) |
Tejun Heo | f10fcd4 | 2009-01-13 20:41:34 +0900 | [diff] [blame] | 1976 | early_per_cpu(x86_cpu_to_apicid, cpu) = apicid; |
| 1977 | early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid; |
Cyrill Gorcunov | 1b313f4 | 2008-08-18 20:45:57 +0400 | [diff] [blame] | 1978 | #endif |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1979 | |
Mike Travis | 1de88cd | 2008-12-16 17:34:02 -0800 | [diff] [blame] | 1980 | set_cpu_possible(cpu, true); |
| 1981 | set_cpu_present(cpu, true); |
Alexey Starikovskiy | be8a568 | 2008-03-27 23:56:19 +0300 | [diff] [blame] | 1982 | } |
| 1983 | |
Suresh Siddha | 0c81c74 | 2008-07-10 11:16:48 -0700 | [diff] [blame] | 1984 | int hard_smp_processor_id(void) |
| 1985 | { |
| 1986 | return read_apic_id(); |
| 1987 | } |
Ingo Molnar | 1dcdd3d | 2009-01-28 17:55:37 +0100 | [diff] [blame] | 1988 | |
| 1989 | void default_init_apic_ldr(void) |
| 1990 | { |
| 1991 | unsigned long val; |
| 1992 | |
| 1993 | apic_write(APIC_DFR, APIC_DFR_VALUE); |
| 1994 | val = apic_read(APIC_LDR) & ~APIC_LDR_MASK; |
| 1995 | val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id()); |
| 1996 | apic_write(APIC_LDR, val); |
| 1997 | } |
| 1998 | |
| 1999 | #ifdef CONFIG_X86_32 |
| 2000 | int default_apicid_to_node(int logical_apicid) |
| 2001 | { |
| 2002 | #ifdef CONFIG_SMP |
| 2003 | return apicid_2_node[hard_smp_processor_id()]; |
| 2004 | #else |
| 2005 | return 0; |
| 2006 | #endif |
| 2007 | } |
Yinghai Lu | 3491998 | 2008-08-24 02:01:48 -0700 | [diff] [blame] | 2008 | #endif |
Suresh Siddha | 0c81c74 | 2008-07-10 11:16:48 -0700 | [diff] [blame] | 2009 | |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 2010 | /* |
| 2011 | * Power management |
| 2012 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2013 | #ifdef CONFIG_PM |
| 2014 | |
| 2015 | static struct { |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 2016 | /* |
| 2017 | * 'active' is true if the local APIC was enabled by us and |
| 2018 | * not the BIOS; this signifies that we are also responsible |
| 2019 | * for disabling it before entering apm/acpi suspend |
| 2020 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2021 | int active; |
| 2022 | /* r/w apic fields */ |
| 2023 | unsigned int apic_id; |
| 2024 | unsigned int apic_taskpri; |
| 2025 | unsigned int apic_ldr; |
| 2026 | unsigned int apic_dfr; |
| 2027 | unsigned int apic_spiv; |
| 2028 | unsigned int apic_lvtt; |
| 2029 | unsigned int apic_lvtpc; |
| 2030 | unsigned int apic_lvt0; |
| 2031 | unsigned int apic_lvt1; |
| 2032 | unsigned int apic_lvterr; |
| 2033 | unsigned int apic_tmict; |
| 2034 | unsigned int apic_tdcr; |
| 2035 | unsigned int apic_thmr; |
| 2036 | } apic_pm_state; |
| 2037 | |
Pavel Machek | 0b9c33a | 2005-04-16 15:25:31 -0700 | [diff] [blame] | 2038 | static int lapic_suspend(struct sys_device *dev, pm_message_t state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2039 | { |
| 2040 | unsigned long flags; |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2041 | int maxlvt; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2042 | |
| 2043 | if (!apic_pm_state.active) |
| 2044 | return 0; |
| 2045 | |
Thomas Gleixner | 37e650c | 2008-01-30 13:30:14 +0100 | [diff] [blame] | 2046 | maxlvt = lapic_get_maxlvt(); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2047 | |
Suresh Siddha | 2d7a66d | 2008-07-11 14:24:19 -0700 | [diff] [blame] | 2048 | apic_pm_state.apic_id = apic_read(APIC_ID); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2049 | apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI); |
| 2050 | apic_pm_state.apic_ldr = apic_read(APIC_LDR); |
| 2051 | apic_pm_state.apic_dfr = apic_read(APIC_DFR); |
| 2052 | apic_pm_state.apic_spiv = apic_read(APIC_SPIV); |
| 2053 | apic_pm_state.apic_lvtt = apic_read(APIC_LVTT); |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2054 | if (maxlvt >= 4) |
| 2055 | apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2056 | apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0); |
| 2057 | apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1); |
| 2058 | apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR); |
| 2059 | apic_pm_state.apic_tmict = apic_read(APIC_TMICT); |
| 2060 | apic_pm_state.apic_tdcr = apic_read(APIC_TDCR); |
Andi Kleen | 4efc067 | 2009-04-28 19:07:31 +0200 | [diff] [blame] | 2061 | #ifdef CONFIG_X86_THERMAL_VECTOR |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2062 | if (maxlvt >= 5) |
| 2063 | apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR); |
| 2064 | #endif |
Cyrill Gorcunov | 24968cf | 2008-08-16 23:21:52 +0400 | [diff] [blame] | 2065 | |
Fernando Luis Vázquez Cao | 2b94ab2 | 2006-09-26 10:52:33 +0200 | [diff] [blame] | 2066 | local_irq_save(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2067 | disable_local_APIC(); |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2068 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2069 | if (intr_remapping_enabled) |
| 2070 | disable_intr_remapping(); |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2071 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2072 | local_irq_restore(flags); |
| 2073 | return 0; |
| 2074 | } |
| 2075 | |
| 2076 | static int lapic_resume(struct sys_device *dev) |
| 2077 | { |
| 2078 | unsigned int l, h; |
| 2079 | unsigned long flags; |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2080 | int maxlvt; |
Jiri Slaby | 3d58829b | 2009-05-28 09:54:47 +0200 | [diff] [blame] | 2081 | int ret = 0; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2082 | struct IO_APIC_route_entry **ioapic_entries = NULL; |
| 2083 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2084 | if (!apic_pm_state.active) |
| 2085 | return 0; |
| 2086 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2087 | local_irq_save(flags); |
Weidong Han | 9a2755c | 2009-04-17 16:42:16 +0800 | [diff] [blame] | 2088 | if (intr_remapping_enabled) { |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2089 | ioapic_entries = alloc_ioapic_entries(); |
| 2090 | if (!ioapic_entries) { |
| 2091 | WARN(1, "Alloc ioapic_entries in lapic resume failed."); |
Jiri Slaby | 3d58829b | 2009-05-28 09:54:47 +0200 | [diff] [blame] | 2092 | ret = -ENOMEM; |
| 2093 | goto restore; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2094 | } |
| 2095 | |
| 2096 | ret = save_IO_APIC_setup(ioapic_entries); |
| 2097 | if (ret) { |
| 2098 | WARN(1, "Saving IO-APIC state failed: %d\n", ret); |
| 2099 | free_ioapic_entries(ioapic_entries); |
Jiri Slaby | 3d58829b | 2009-05-28 09:54:47 +0200 | [diff] [blame] | 2100 | goto restore; |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2101 | } |
| 2102 | |
| 2103 | mask_IO_APIC_setup(ioapic_entries); |
Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 2104 | legacy_pic->mask_all(); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2105 | } |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2106 | |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2107 | if (x2apic_mode) |
Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2108 | enable_x2apic(); |
Suresh Siddha | cf6567f | 2009-03-16 17:05:00 -0700 | [diff] [blame] | 2109 | else { |
Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2110 | /* |
| 2111 | * Make sure the APICBASE points to the right address |
| 2112 | * |
| 2113 | * FIXME! This will be wrong if we ever support suspend on |
| 2114 | * SMP! We'll need to do this as part of the CPU restore! |
| 2115 | */ |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 2116 | rdmsr(MSR_IA32_APICBASE, l, h); |
| 2117 | l &= ~MSR_IA32_APICBASE_BASE; |
| 2118 | l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr; |
| 2119 | wrmsr(MSR_IA32_APICBASE, l, h); |
Yinghai Lu | d5e629a | 2008-08-17 21:12:27 -0700 | [diff] [blame] | 2120 | } |
Suresh Siddha | 6e1cb38 | 2008-07-10 11:16:58 -0700 | [diff] [blame] | 2121 | |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2122 | maxlvt = lapic_get_maxlvt(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2123 | apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED); |
| 2124 | apic_write(APIC_ID, apic_pm_state.apic_id); |
| 2125 | apic_write(APIC_DFR, apic_pm_state.apic_dfr); |
| 2126 | apic_write(APIC_LDR, apic_pm_state.apic_ldr); |
| 2127 | apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri); |
| 2128 | apic_write(APIC_SPIV, apic_pm_state.apic_spiv); |
| 2129 | apic_write(APIC_LVT0, apic_pm_state.apic_lvt0); |
| 2130 | apic_write(APIC_LVT1, apic_pm_state.apic_lvt1); |
Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2131 | #if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL) |
Karsten Wiese | f990fff | 2006-12-07 02:14:11 +0100 | [diff] [blame] | 2132 | if (maxlvt >= 5) |
| 2133 | apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr); |
| 2134 | #endif |
| 2135 | if (maxlvt >= 4) |
| 2136 | apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2137 | apic_write(APIC_LVTT, apic_pm_state.apic_lvtt); |
| 2138 | apic_write(APIC_TDCR, apic_pm_state.apic_tdcr); |
| 2139 | apic_write(APIC_TMICT, apic_pm_state.apic_tmict); |
| 2140 | apic_write(APIC_ESR, 0); |
| 2141 | apic_read(APIC_ESR); |
| 2142 | apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr); |
| 2143 | apic_write(APIC_ESR, 0); |
| 2144 | apic_read(APIC_ESR); |
Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2145 | |
Weidong Han | 9a2755c | 2009-04-17 16:42:16 +0800 | [diff] [blame] | 2146 | if (intr_remapping_enabled) { |
Suresh Siddha | fc1edaf | 2009-04-20 13:02:27 -0700 | [diff] [blame] | 2147 | reenable_intr_remapping(x2apic_mode); |
Jacob Pan | b81bb37 | 2009-11-09 11:27:04 -0800 | [diff] [blame] | 2148 | legacy_pic->restore_mask(); |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2149 | restore_IO_APIC_setup(ioapic_entries); |
| 2150 | free_ioapic_entries(ioapic_entries); |
| 2151 | } |
Jiri Slaby | 3d58829b | 2009-05-28 09:54:47 +0200 | [diff] [blame] | 2152 | restore: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2153 | local_irq_restore(flags); |
Cyrill Gorcunov | 92206c9 | 2008-08-16 23:21:51 +0400 | [diff] [blame] | 2154 | |
Jiri Slaby | 3d58829b | 2009-05-28 09:54:47 +0200 | [diff] [blame] | 2155 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2156 | } |
| 2157 | |
Cyrill Gorcunov | 274cfe5 | 2008-08-16 23:21:53 +0400 | [diff] [blame] | 2158 | /* |
| 2159 | * This device has no shutdown method - fully functioning local APICs |
| 2160 | * are needed on every CPU up until machine_halt/restart/poweroff. |
| 2161 | */ |
| 2162 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2163 | static struct sysdev_class lapic_sysclass = { |
Kay Sievers | af5ca3f | 2007-12-20 02:09:39 +0100 | [diff] [blame] | 2164 | .name = "lapic", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2165 | .resume = lapic_resume, |
| 2166 | .suspend = lapic_suspend, |
| 2167 | }; |
| 2168 | |
| 2169 | static struct sys_device device_lapic = { |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 2170 | .id = 0, |
| 2171 | .cls = &lapic_sysclass, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2172 | }; |
| 2173 | |
Ashok Raj | e6982c6 | 2005-06-25 14:54:58 -0700 | [diff] [blame] | 2174 | static void __cpuinit apic_pm_activate(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2175 | { |
| 2176 | apic_pm_state.active = 1; |
| 2177 | } |
| 2178 | |
| 2179 | static int __init init_lapic_sysfs(void) |
| 2180 | { |
| 2181 | int error; |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 2182 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2183 | if (!cpu_has_apic) |
| 2184 | return 0; |
| 2185 | /* XXX: remove suspend/resume procs if !apic_pm_state.active? */ |
Hiroshi Shimamoto | e83a5fd | 2008-01-30 13:32:35 +0100 | [diff] [blame] | 2186 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2187 | error = sysdev_class_register(&lapic_sysclass); |
| 2188 | if (!error) |
| 2189 | error = sysdev_register(&device_lapic); |
| 2190 | return error; |
| 2191 | } |
Fenghua Yu | b24696b | 2009-03-27 14:22:44 -0700 | [diff] [blame] | 2192 | |
| 2193 | /* local apic needs to resume before other devices access its registers. */ |
| 2194 | core_initcall(init_lapic_sysfs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2195 | |
| 2196 | #else /* CONFIG_PM */ |
| 2197 | |
| 2198 | static void apic_pm_activate(void) { } |
| 2199 | |
| 2200 | #endif /* CONFIG_PM */ |
| 2201 | |
Yinghai Lu | f28c0ae | 2008-08-24 02:01:49 -0700 | [diff] [blame] | 2202 | #ifdef CONFIG_X86_64 |
Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2203 | |
| 2204 | static int __cpuinit apic_cluster_num(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2205 | { |
| 2206 | int i, clusters, zeros; |
| 2207 | unsigned id; |
Yinghai Lu | 322850a | 2008-02-23 21:48:42 -0800 | [diff] [blame] | 2208 | u16 *bios_cpu_apicid; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2209 | DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS); |
| 2210 | |
Mike Travis | 23ca4bb | 2008-05-12 21:21:12 +0200 | [diff] [blame] | 2211 | bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid); |
Suresh Siddha | 376ec33 | 2005-05-16 21:53:32 -0700 | [diff] [blame] | 2212 | bitmap_zero(clustermap, NUM_APIC_CLUSTERS); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2213 | |
Mike Travis | 168ef54 | 2008-12-16 17:34:01 -0800 | [diff] [blame] | 2214 | for (i = 0; i < nr_cpu_ids; i++) { |
travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 2215 | /* are we being called early in kernel startup? */ |
Mike Travis | 693e3c5 | 2008-01-30 13:33:14 +0100 | [diff] [blame] | 2216 | if (bios_cpu_apicid) { |
| 2217 | id = bios_cpu_apicid[i]; |
Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 2218 | } else if (i < nr_cpu_ids) { |
travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 2219 | if (cpu_present(i)) |
| 2220 | id = per_cpu(x86_bios_cpu_apicid, i); |
| 2221 | else |
| 2222 | continue; |
Jaswinder Singh Rajput | e423e33 | 2009-01-04 16:16:25 +0530 | [diff] [blame] | 2223 | } else |
travis@sgi.com | e8c10ef | 2008-01-30 13:33:12 +0100 | [diff] [blame] | 2224 | break; |
| 2225 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2226 | if (id != BAD_APICID) |
| 2227 | __set_bit(APIC_CLUSTERID(id), clustermap); |
| 2228 | } |
| 2229 | |
| 2230 | /* Problem: Partially populated chassis may not have CPUs in some of |
| 2231 | * the APIC clusters they have been allocated. Only present CPUs have |
travis@sgi.com | 602a54a | 2008-01-30 13:33:21 +0100 | [diff] [blame] | 2232 | * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap. |
| 2233 | * Since clusters are allocated sequentially, count zeros only if |
| 2234 | * they are bounded by ones. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2235 | */ |
| 2236 | clusters = 0; |
| 2237 | zeros = 0; |
| 2238 | for (i = 0; i < NUM_APIC_CLUSTERS; i++) { |
| 2239 | if (test_bit(i, clustermap)) { |
| 2240 | clusters += 1 + zeros; |
| 2241 | zeros = 0; |
| 2242 | } else |
| 2243 | ++zeros; |
| 2244 | } |
| 2245 | |
Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2246 | return clusters; |
| 2247 | } |
| 2248 | |
| 2249 | static int __cpuinitdata multi_checked; |
| 2250 | static int __cpuinitdata multi; |
| 2251 | |
| 2252 | static int __cpuinit set_multi(const struct dmi_system_id *d) |
| 2253 | { |
| 2254 | if (multi) |
| 2255 | return 0; |
Cyrill Gorcunov | 6f0aced | 2009-05-01 23:54:25 +0400 | [diff] [blame] | 2256 | pr_info("APIC: %s detected, Multi Chassis\n", d->ident); |
Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2257 | multi = 1; |
| 2258 | return 0; |
| 2259 | } |
| 2260 | |
| 2261 | static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = { |
| 2262 | { |
| 2263 | .callback = set_multi, |
| 2264 | .ident = "IBM System Summit2", |
| 2265 | .matches = { |
| 2266 | DMI_MATCH(DMI_SYS_VENDOR, "IBM"), |
| 2267 | DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"), |
| 2268 | }, |
| 2269 | }, |
| 2270 | {} |
| 2271 | }; |
| 2272 | |
| 2273 | static void __cpuinit dmi_check_multi(void) |
| 2274 | { |
| 2275 | if (multi_checked) |
| 2276 | return; |
| 2277 | |
| 2278 | dmi_check_system(multi_dmi_table); |
| 2279 | multi_checked = 1; |
| 2280 | } |
| 2281 | |
| 2282 | /* |
| 2283 | * apic_is_clustered_box() -- Check if we can expect good TSC |
| 2284 | * |
| 2285 | * Thus far, the major user of this is IBM's Summit2 series: |
| 2286 | * Clustered boxes may have unsynced TSC problems if they are |
| 2287 | * multi-chassis. |
| 2288 | * Use DMI to check them |
| 2289 | */ |
| 2290 | __cpuinit int apic_is_clustered_box(void) |
| 2291 | { |
| 2292 | dmi_check_multi(); |
| 2293 | if (multi) |
Ravikiran G Thirumalai | 1cb6848 | 2008-03-20 00:45:08 -0700 | [diff] [blame] | 2294 | return 1; |
| 2295 | |
Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2296 | if (!is_vsmp_box()) |
| 2297 | return 0; |
| 2298 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2299 | /* |
Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2300 | * ScaleMP vSMPowered boxes have one cluster per board and TSCs are |
| 2301 | * not guaranteed to be synced between boards |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2302 | */ |
Yinghai Lu | e0e4214 | 2009-04-26 23:39:38 -0700 | [diff] [blame] | 2303 | if (apic_cluster_num() > 1) |
| 2304 | return 1; |
| 2305 | |
| 2306 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2307 | } |
Yinghai Lu | f28c0ae | 2008-08-24 02:01:49 -0700 | [diff] [blame] | 2308 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2309 | |
| 2310 | /* |
Thomas Gleixner | 0e078e2 | 2008-01-30 13:30:20 +0100 | [diff] [blame] | 2311 | * APIC command line parameters |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2312 | */ |
Cyrill Gorcunov | 789fa73 | 2008-08-18 20:46:01 +0400 | [diff] [blame] | 2313 | static int __init setup_disableapic(char *arg) |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2314 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2315 | disable_apic = 1; |
Yinghai Lu | 9175fc0 | 2008-07-21 01:38:14 -0700 | [diff] [blame] | 2316 | setup_clear_cpu_cap(X86_FEATURE_APIC); |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 2317 | return 0; |
| 2318 | } |
| 2319 | early_param("disableapic", setup_disableapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2320 | |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 2321 | /* same as disableapic, for compatibility */ |
Cyrill Gorcunov | 789fa73 | 2008-08-18 20:46:01 +0400 | [diff] [blame] | 2322 | static int __init setup_nolapic(char *arg) |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2323 | { |
Cyrill Gorcunov | 789fa73 | 2008-08-18 20:46:01 +0400 | [diff] [blame] | 2324 | return setup_disableapic(arg); |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2325 | } |
Andi Kleen | 2c8c0e6 | 2006-09-26 10:52:32 +0200 | [diff] [blame] | 2326 | early_param("nolapic", setup_nolapic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2327 | |
Linus Torvalds | 2e7c283 | 2007-03-23 11:32:31 -0700 | [diff] [blame] | 2328 | static int __init parse_lapic_timer_c2_ok(char *arg) |
| 2329 | { |
| 2330 | local_apic_timer_c2_ok = 1; |
| 2331 | return 0; |
| 2332 | } |
| 2333 | early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok); |
| 2334 | |
Cyrill Gorcunov | 36fef09 | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 2335 | static int __init parse_disable_apic_timer(char *arg) |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2336 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2337 | disable_apic_timer = 1; |
Cyrill Gorcunov | 36fef09 | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 2338 | return 0; |
Thomas Gleixner | 6935d1f | 2007-07-21 17:10:17 +0200 | [diff] [blame] | 2339 | } |
Cyrill Gorcunov | 36fef09 | 2008-08-15 13:51:20 +0200 | [diff] [blame] | 2340 | early_param("noapictimer", parse_disable_apic_timer); |
| 2341 | |
| 2342 | static int __init parse_nolapic_timer(char *arg) |
| 2343 | { |
| 2344 | disable_apic_timer = 1; |
| 2345 | return 0; |
| 2346 | } |
| 2347 | early_param("nolapic_timer", parse_nolapic_timer); |
Andi Kleen | 73dea47 | 2006-02-03 21:50:50 +0100 | [diff] [blame] | 2348 | |
Cyrill Gorcunov | 79af9be | 2008-08-18 20:46:00 +0400 | [diff] [blame] | 2349 | static int __init apic_set_verbosity(char *arg) |
| 2350 | { |
| 2351 | if (!arg) { |
| 2352 | #ifdef CONFIG_X86_64 |
| 2353 | skip_ioapic_setup = 0; |
Cyrill Gorcunov | 79af9be | 2008-08-18 20:46:00 +0400 | [diff] [blame] | 2354 | return 0; |
| 2355 | #endif |
| 2356 | return -EINVAL; |
| 2357 | } |
| 2358 | |
| 2359 | if (strcmp("debug", arg) == 0) |
| 2360 | apic_verbosity = APIC_DEBUG; |
| 2361 | else if (strcmp("verbose", arg) == 0) |
| 2362 | apic_verbosity = APIC_VERBOSE; |
| 2363 | else { |
Cyrill Gorcunov | ba21ebb | 2008-11-10 09:16:41 +0100 | [diff] [blame] | 2364 | pr_warning("APIC Verbosity level %s not recognised" |
Cyrill Gorcunov | 79af9be | 2008-08-18 20:46:00 +0400 | [diff] [blame] | 2365 | " use apic=verbose or apic=debug\n", arg); |
| 2366 | return -EINVAL; |
| 2367 | } |
| 2368 | |
| 2369 | return 0; |
| 2370 | } |
| 2371 | early_param("apic", apic_set_verbosity); |
| 2372 | |
Yinghai Lu | 1e934dd | 2008-02-22 13:37:26 -0800 | [diff] [blame] | 2373 | static int __init lapic_insert_resource(void) |
| 2374 | { |
| 2375 | if (!apic_phys) |
| 2376 | return -1; |
| 2377 | |
| 2378 | /* Put local APIC into the resource map. */ |
| 2379 | lapic_resource.start = apic_phys; |
| 2380 | lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1; |
| 2381 | insert_resource(&iomem_resource, &lapic_resource); |
| 2382 | |
| 2383 | return 0; |
| 2384 | } |
| 2385 | |
| 2386 | /* |
| 2387 | * need call insert after e820_reserve_resources() |
| 2388 | * that is using request_resource |
| 2389 | */ |
| 2390 | late_initcall(lapic_insert_resource); |