blob: 85f66b4f4fee4e4d22e60829a2678c011ece1525 [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Pavel Machek8caac562008-11-26 17:15:27 +01004 * Work around broken BIOSes that don't set an aperture, only set the
5 * aperture in the AGP bridge, or set too small aperture.
6 *
Ingo Molnarc140df92008-01-30 13:30:09 +01007 * If all fails map the aperture over some low memory. This is cheaper than
8 * doing bounce buffering. The memory is lost. This is done at early boot
9 * because only the bootmem allocator can allocate 32+MB.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
Yinghai Lu32e3f2b2010-12-17 16:58:40 -080016#include <linux/memblock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/mmzone.h>
18#include <linux/pci_ids.h>
19#include <linux/pci.h>
20#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020021#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010022#include <linux/suspend.h>
Catalin Marinasacde31d2009-08-27 14:29:20 +010023#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/e820.h>
25#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090026#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020027#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010029#include <asm/dma.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020030#include <asm/amd_nb.h>
FUJITA Tomonoride957622009-11-10 19:46:14 +090031#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Joerg Roedel0440d4c2007-10-24 12:49:50 +020033int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010034int gart_iommu_aperture_disabled __initdata;
35int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010038int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40int fix_aperture __initdata = 1;
41
Yinghai Lu55c0d722008-04-19 01:31:11 -070042struct bus_dev_range {
43 int bus;
44 int dev_base;
45 int dev_limit;
46};
47
48static struct bus_dev_range bus_dev_ranges[] __initdata = {
49 { 0x00, 0x18, 0x20},
50 { 0xff, 0x00, 0x20},
51 { 0xfe, 0x00, 0x20}
52};
53
Aaron Durbin56dd6692006-09-26 10:52:40 +020054static struct resource gart_resource = {
55 .name = "GART",
56 .flags = IORESOURCE_MEM,
57};
58
59static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
60{
61 gart_resource.start = aper_base;
62 gart_resource.end = aper_base + aper_size - 1;
63 insert_resource(&iomem_resource, &gart_resource);
64}
65
Andrew Morton42442ed2005-06-08 15:49:25 -070066/* This code runs before the PCI subsystem is initialized, so just
67 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Ingo Molnarc140df92008-01-30 13:30:09 +010069static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070{
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 u32 aper_size;
Yinghai Lu32e3f2b2010-12-17 16:58:40 -080072 unsigned long addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Yinghai Lu7677b2e2008-04-14 20:40:37 -070074 /* aper_size should <= 1G */
75 if (fallback_aper_order > 5)
76 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010077 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Ingo Molnarc140df92008-01-30 13:30:09 +010079 /*
80 * Aperture has to be naturally aligned. This means a 2GB aperture
81 * won't have much chance of finding a place in the lower 4GB of
82 * memory. Unfortunately we cannot move it up because that would
83 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070085 /*
86 * using 512M as goal, in case kexec will load kernel_big
87 * that will do the on position decompress, and could overlap with
88 * that positon with gart that is used.
89 * sequende:
90 * kernel_small
91 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
92 * ==> kernel_small(gart area become e820_reserved)
93 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
94 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
95 * so don't use 512M below as gart iommu, leave the space for kernel
96 * code for safe
97 */
Yinghai Lu32e3f2b2010-12-17 16:58:40 -080098 addr = memblock_find_in_range(0, 1ULL<<32, aper_size, 512ULL<<20);
99 if (addr == MEMBLOCK_ERROR || addr + aper_size > 0xffffffff) {
100 printk(KERN_ERR
101 "Cannot allocate aperture memory hole (%lx,%uK)\n",
102 addr, aper_size>>10);
103 return 0;
104 }
105 memblock_x86_reserve_range(addr, addr + aper_size, "aperture64");
Catalin Marinasacde31d2009-08-27 14:29:20 +0100106 /*
107 * Kmemleak should not scan this block as it may not be mapped via the
108 * kernel direct mapping.
109 */
Yinghai Lu32e3f2b2010-12-17 16:58:40 -0800110 kmemleak_ignore(phys_to_virt(addr));
Ingo Molnar31183ba2008-01-30 13:30:10 +0100111 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
Yinghai Lu32e3f2b2010-12-17 16:58:40 -0800112 aper_size >> 10, addr);
113 insert_aperture_resource((u32)addr, aper_size);
114 register_nosave_region(addr >> PAGE_SHIFT,
115 (addr+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100116
Yinghai Lu32e3f2b2010-12-17 16:58:40 -0800117 return (u32)addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118}
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Andrew Morton42442ed2005-06-08 15:49:25 -0700121/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200122static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100123{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100125 u8 pos;
126
Yinghai Lu55c0d722008-04-19 01:31:11 -0700127 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100128 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100130
Yinghai Lu55c0d722008-04-19 01:31:11 -0700131 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100132 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100134
135 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700136 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 if (id == 0xff)
138 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100139 if (id == cap)
140 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700141 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100142 pos+PCI_CAP_LIST_NEXT);
143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100145}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200148static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100149{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 u32 apsize;
151 u32 apsizereg;
152 int nbits;
153 u32 aper_low, aper_hi;
154 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700155 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Yinghai Lu55c0d722008-04-19 01:31:11 -0700157 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
158 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100160 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 return 0;
162 }
163
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700164 /* old_order could be the value from NB gart setting */
165 old_order = *order;
166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 apsize = apsizereg & 0xfff;
168 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100169 if (apsize & 0xff)
170 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 nbits = hweight16(apsize);
172 *order = 7 - nbits;
173 if ((int)*order < 0) /* < 32MB */
174 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100175
Yinghai Lu55c0d722008-04-19 01:31:11 -0700176 aper_low = read_pci_config(bus, slot, func, 0x10);
177 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
179
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700180 /*
181 * On some sick chips, APSIZE is 0. It means it wants 4G
182 * so let double check that order, and lets trust AMD NB settings:
183 */
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700184 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
185 aper, 32 << old_order);
186 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700187 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
188 32 << *order, apsizereg);
189 *order = old_order;
190 }
191
Ingo Molnar31183ba2008-01-30 13:30:10 +0100192 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
193 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700195 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100196 return 0;
197 return (u32)aper;
198}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Ingo Molnarc140df92008-01-30 13:30:09 +0100200/*
201 * Look for an AGP bridge. Windows only expects the aperture in the
202 * AGP bridge and some BIOS forget to initialize the Northbridge too.
203 * Work around this here.
204 *
205 * Do an PCI bus scan by hand because we're running before the PCI
206 * subsystem.
207 *
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200208 * All AMD AGP bridges are AGPv3 compliant, so we can do this scan
Ingo Molnarc140df92008-01-30 13:30:09 +0100209 * generically. It's probably overkill to always scan all slots because
210 * the AGP bridges should be always an own bus on the HT hierarchy,
211 * but do it here for future safety.
212 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200213static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700215 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700218 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100219 for (slot = 0; slot < 32; slot++) {
220 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 u32 class, cap;
222 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700223 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 PCI_CLASS_REVISION);
225 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100226 break;
227
228 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 case PCI_CLASS_BRIDGE_HOST:
230 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
231 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700232 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100233 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 if (!cap)
235 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100236 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700237 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100238 order);
239 }
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700242 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 PCI_HEADER_TYPE);
244 if (!(type & 0x80))
245 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100246 }
247 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100249 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 return 0;
252}
253
Yinghai Luaaf23042008-01-30 13:33:09 +0100254static int gart_fix_e820 __initdata = 1;
255
256static int __init parse_gart_mem(char *p)
257{
258 if (!p)
259 return -EINVAL;
260
261 if (!strncmp(p, "off", 3))
262 gart_fix_e820 = 0;
263 else if (!strncmp(p, "on", 2))
264 gart_fix_e820 = 1;
265
266 return 0;
267}
268early_param("gart_fix_e820", parse_gart_mem);
269
270void __init early_gart_iommu_check(void)
271{
272 /*
273 * in case it is enabled before, esp for kexec/kdump,
274 * previous kernel already enable that. memset called
275 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
276 * or second kernel have different position for GART hole. and new
277 * kernel could use hole as RAM that is still used by GART set by
278 * first kernel
279 * or BIOS forget to put that in reserved.
280 * try to update e820 to make that region as reserved.
281 */
Andi Kleenfa10ba62010-07-20 15:19:49 -0700282 u32 agp_aper_order = 0;
Yinghai Luf3eee542009-12-14 11:52:15 +0900283 int i, fix, slot, valid_agp = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100284 u32 ctl;
285 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
286 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200287 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100288
289 if (!early_pci_allowed())
290 return;
291
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200292 /* This is mostly duplicate of iommu_hole_init */
Andi Kleenfa10ba62010-07-20 15:19:49 -0700293 search_agp_bridge(&agp_aper_order, &valid_agp);
Yinghai Luf3eee542009-12-14 11:52:15 +0900294
Yinghai Luaaf23042008-01-30 13:33:09 +0100295 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700296 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
297 int bus;
298 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100299
Yinghai Lu55c0d722008-04-19 01:31:11 -0700300 bus = bus_dev_ranges[i].bus;
301 dev_base = bus_dev_ranges[i].dev_base;
302 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100303
Yinghai Lu55c0d722008-04-19 01:31:11 -0700304 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200305 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700306 continue;
307
308 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
Borislav Petkov57ab43e2010-09-03 18:39:39 +0200309 aper_enabled = ctl & GARTEN;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700310 aper_order = (ctl >> 1) & 7;
311 aper_size = (32 * 1024 * 1024) << aper_order;
312 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
313 aper_base <<= 25;
314
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200315 if (last_valid) {
316 if ((aper_order != last_aper_order) ||
317 (aper_base != last_aper_base) ||
318 (aper_enabled != last_aper_enabled)) {
319 fix = 1;
320 break;
321 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700322 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200323
Yinghai Lu55c0d722008-04-19 01:31:11 -0700324 last_aper_order = aper_order;
325 last_aper_base = aper_base;
326 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200327 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100328 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100329 }
330
331 if (!fix && !aper_enabled)
332 return;
333
334 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
335 fix = 1;
336
337 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700338 if (e820_any_mapped(aper_base, aper_base + aper_size,
339 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200340 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100341 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700342 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100343 update_e820();
344 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100345 }
346
Yinghai Luf3eee542009-12-14 11:52:15 +0900347 if (valid_agp)
Pavel Machek4f384f82008-05-26 21:17:30 +0200348 return;
349
Yinghai Luf3eee542009-12-14 11:52:15 +0900350 /* disable them all at first */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700351 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
352 int bus;
353 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100354
Yinghai Lu55c0d722008-04-19 01:31:11 -0700355 bus = bus_dev_ranges[i].bus;
356 dev_base = bus_dev_ranges[i].dev_base;
357 dev_limit = bus_dev_ranges[i].dev_limit;
358
359 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200360 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700361 continue;
362
363 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
Borislav Petkov57ab43e2010-09-03 18:39:39 +0200364 ctl &= ~GARTEN;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700365 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
366 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100367 }
368
369}
370
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700371static int __initdata printed_gart_size_msg;
372
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400373int __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100374{
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700375 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100376 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700378 int fix, slot, valid_agp = 0;
379 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200381 if (gart_iommu_aperture_disabled || !fix_aperture ||
382 !early_pci_allowed())
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400383 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Dan Aloni753811d2007-07-21 17:11:36 +0200385 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700387 if (!fallback_aper_force)
388 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100391 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700392 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
393 int bus;
394 int dev_base, dev_limit;
Joerg Roedel4b838732010-04-07 12:57:35 +0200395 u32 ctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Yinghai Lu55c0d722008-04-19 01:31:11 -0700397 bus = bus_dev_ranges[i].bus;
398 dev_base = bus_dev_ranges[i].dev_base;
399 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Yinghai Lu55c0d722008-04-19 01:31:11 -0700401 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200402 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700403 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Yinghai Lu55c0d722008-04-19 01:31:11 -0700405 iommu_detected = 1;
406 gart_iommu_aperture = 1;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900407 x86_init.iommu.iommu_init = gart_iommu_init;
Ingo Molnarc140df92008-01-30 13:30:09 +0100408
Joerg Roedel4b838732010-04-07 12:57:35 +0200409 ctl = read_pci_config(bus, slot, 3,
410 AMD64_GARTAPERTURECTL);
411
412 /*
413 * Before we do anything else disable the GART. It may
414 * still be enabled if we boot into a crash-kernel here.
415 * Reconfiguring the GART while it is enabled could have
416 * unknown side-effects.
417 */
418 ctl &= ~GARTEN;
419 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
420
421 aper_order = (ctl >> 1) & 7;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700422 aper_size = (32 * 1024 * 1024) << aper_order;
423 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
424 aper_base <<= 25;
425
426 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
427 node, aper_base, aper_size >> 20);
428 node++;
429
430 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
431 if (valid_agp && agp_aper_base &&
432 agp_aper_base == aper_base &&
433 agp_aper_order == aper_order) {
434 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700435 if (!no_iommu &&
436 max_pfn > MAX_DMA32_PFN &&
437 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700438 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
439 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
440 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
441 printed_gart_size_msg = 1;
442 }
443 } else {
444 fix = 1;
445 goto out;
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700446 }
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700447 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
Yinghai Lu55c0d722008-04-19 01:31:11 -0700449 if ((last_aper_order && aper_order != last_aper_order) ||
450 (last_aper_base && aper_base != last_aper_base)) {
451 fix = 1;
452 goto out;
453 }
454 last_aper_order = aper_order;
455 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100457 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Yinghai Lu55c0d722008-04-19 01:31:11 -0700459out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200460 if (!fix && !fallback_aper_force) {
461 if (last_aper_base) {
462 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100463
Aaron Durbin56dd6692006-09-26 10:52:40 +0200464 insert_aperture_resource((u32)last_aper_base, n);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400465 return 1;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200466 }
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400467 return 0;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700470 if (!fallback_aper_force) {
471 aper_alloc = agp_aper_base;
472 aper_order = agp_aper_order;
473 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100474
475 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* Got the aperture from the AGP bridge */
Yinghai Luc987d122008-06-24 22:14:09 -0700477 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 force_iommu ||
479 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100480 fallback_aper_force) {
Adam Jackson9b156842008-09-29 14:52:03 -0400481 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100482 "Your BIOS doesn't leave a aperture memory hole\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400483 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100484 "Please enable the IOMMU option in the BIOS setup\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400485 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100486 "This costs you %d MB of RAM\n",
487 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 aper_order = fallback_aper_order;
490 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100491 if (!aper_alloc) {
492 /*
493 * Could disable AGP and IOMMU here, but it's
494 * probably not worth it. But the later users
495 * cannot deal with bad apertures and turning
496 * on the aperture over memory causes very
497 * strange problems, so it's better to panic
498 * early.
499 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 panic("Not enough memory for aperture");
501 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100502 } else {
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400503 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100504 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700507 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
Borislav Petkov260133a2010-09-03 18:39:40 +0200508 int bus, dev_base, dev_limit;
509
510 /*
511 * Don't enable translation yet but enable GART IO and CPU
512 * accesses and set DISTLBWALKPRB since GART table memory is UC.
513 */
514 u32 ctl = DISTLBWALKPRB | aper_order << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Yinghai Lu55c0d722008-04-19 01:31:11 -0700516 bus = bus_dev_ranges[i].bus;
517 dev_base = bus_dev_ranges[i].dev_base;
518 dev_limit = bus_dev_ranges[i].dev_limit;
519 for (slot = dev_base; slot < dev_limit; slot++) {
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200520 if (!early_is_amd_nb(read_pci_config(bus, slot, 3, 0x00)))
Yinghai Lu55c0d722008-04-19 01:31:11 -0700521 continue;
522
Borislav Petkov260133a2010-09-03 18:39:40 +0200523 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
Yinghai Lu55c0d722008-04-19 01:31:11 -0700524 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
525 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100526 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200527
528 set_up_gart_resume(aper_order, aper_alloc);
Konrad Rzeszutek Wilk480125b2010-08-26 13:57:57 -0400529
530 return 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100531}