blob: 34a1fded39415cbbc863f39babe56bacd39d489a [file] [log] [blame]
David S. Miller8f6a93a2006-02-09 21:32:07 -08001/* pci_sun4v.c: SUN4V specific PCI controller support.
2 *
David S. Millerd2841422008-02-08 18:05:46 -08003 * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net)
David S. Miller8f6a93a2006-02-09 21:32:07 -08004 */
5
6#include <linux/kernel.h>
7#include <linux/types.h>
8#include <linux/pci.h>
9#include <linux/init.h>
10#include <linux/slab.h>
11#include <linux/interrupt.h>
David S. Miller18397942006-02-10 00:08:26 -080012#include <linux/percpu.h>
David S. Miller35a17eb2007-02-10 17:41:02 -080013#include <linux/irq.h>
14#include <linux/msi.h>
David S. Miller59db8102007-05-23 18:00:46 -070015#include <linux/log2.h>
David S. Miller3822b502008-08-30 02:50:29 -070016#include <linux/of_device.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080017
David S. Miller8f6a93a2006-02-09 21:32:07 -080018#include <asm/iommu.h>
19#include <asm/irq.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080020#include <asm/hypervisor.h>
David S. Millere87dc352006-06-21 18:18:47 -070021#include <asm/prom.h>
David S. Miller8f6a93a2006-02-09 21:32:07 -080022
23#include "pci_impl.h"
24#include "iommu_common.h"
25
David S. Millerbade5622006-02-09 22:05:54 -080026#include "pci_sun4v.h"
27
David S. Miller3822b502008-08-30 02:50:29 -070028#define DRIVER_NAME "pci_sun4v"
29#define PFX DRIVER_NAME ": "
30
David S. Millere01c0d62007-05-25 01:04:15 -070031static unsigned long vpci_major = 1;
32static unsigned long vpci_minor = 1;
33
David S. Miller7c8f4862006-02-13 21:50:27 -080034#define PGLIST_NENTS (PAGE_SIZE / sizeof(u64))
David S. Miller18397942006-02-10 00:08:26 -080035
David S. Miller16ce82d2007-04-26 21:08:21 -070036struct iommu_batch {
David S. Millerad7ad572007-07-27 22:39:14 -070037 struct device *dev; /* Device mapping is for. */
David S. Miller6a32fd42006-02-19 22:21:32 -080038 unsigned long prot; /* IOMMU page protections */
39 unsigned long entry; /* Index into IOTSB. */
40 u64 *pglist; /* List of physical pages */
41 unsigned long npages; /* Number of pages in list. */
David S. Miller18397942006-02-10 00:08:26 -080042};
43
David S. Millerad7ad572007-07-27 22:39:14 -070044static DEFINE_PER_CPU(struct iommu_batch, iommu_batch);
David S. Millerd3ae4b52008-09-09 23:54:02 -070045static int iommu_batch_initialized;
David S. Miller6a32fd42006-02-19 22:21:32 -080046
47/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -070048static inline void iommu_batch_start(struct device *dev, unsigned long prot, unsigned long entry)
David S. Miller6a32fd42006-02-19 22:21:32 -080049{
David S. Millerad7ad572007-07-27 22:39:14 -070050 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
David S. Miller6a32fd42006-02-19 22:21:32 -080051
David S. Millerad7ad572007-07-27 22:39:14 -070052 p->dev = dev;
David S. Miller6a32fd42006-02-19 22:21:32 -080053 p->prot = prot;
54 p->entry = entry;
55 p->npages = 0;
56}
57
58/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -070059static long iommu_batch_flush(struct iommu_batch *p)
David S. Miller6a32fd42006-02-19 22:21:32 -080060{
David S. Millerad7ad572007-07-27 22:39:14 -070061 struct pci_pbm_info *pbm = p->dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -080062 unsigned long devhandle = pbm->devhandle;
David S. Miller6a32fd42006-02-19 22:21:32 -080063 unsigned long prot = p->prot;
64 unsigned long entry = p->entry;
65 u64 *pglist = p->pglist;
66 unsigned long npages = p->npages;
67
David S. Millerd82965c2006-02-20 01:42:51 -080068 while (npages != 0) {
David S. Miller6a32fd42006-02-19 22:21:32 -080069 long num;
70
71 num = pci_sun4v_iommu_map(devhandle, HV_PCI_TSBID(0, entry),
72 npages, prot, __pa(pglist));
73 if (unlikely(num < 0)) {
74 if (printk_ratelimit())
David S. Millerad7ad572007-07-27 22:39:14 -070075 printk("iommu_batch_flush: IOMMU map of "
David S. Miller6a32fd42006-02-19 22:21:32 -080076 "[%08lx:%08lx:%lx:%lx:%lx] failed with "
77 "status %ld\n",
78 devhandle, HV_PCI_TSBID(0, entry),
79 npages, prot, __pa(pglist), num);
80 return -1;
81 }
82
83 entry += num;
84 npages -= num;
85 pglist += num;
David S. Millerd82965c2006-02-20 01:42:51 -080086 }
David S. Miller6a32fd42006-02-19 22:21:32 -080087
88 p->entry = entry;
89 p->npages = 0;
90
91 return 0;
92}
93
David S. Miller13fa14e2008-02-09 03:11:01 -080094static inline void iommu_batch_new_entry(unsigned long entry)
95{
96 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
97
98 if (p->entry + p->npages == entry)
99 return;
100 if (p->entry != ~0UL)
101 iommu_batch_flush(p);
102 p->entry = entry;
103}
104
David S. Miller6a32fd42006-02-19 22:21:32 -0800105/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -0700106static inline long iommu_batch_add(u64 phys_page)
David S. Miller6a32fd42006-02-19 22:21:32 -0800107{
David S. Millerad7ad572007-07-27 22:39:14 -0700108 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
David S. Miller6a32fd42006-02-19 22:21:32 -0800109
110 BUG_ON(p->npages >= PGLIST_NENTS);
111
112 p->pglist[p->npages++] = phys_page;
113 if (p->npages == PGLIST_NENTS)
David S. Millerad7ad572007-07-27 22:39:14 -0700114 return iommu_batch_flush(p);
David S. Miller6a32fd42006-02-19 22:21:32 -0800115
116 return 0;
117}
118
119/* Interrupts must be disabled. */
David S. Millerad7ad572007-07-27 22:39:14 -0700120static inline long iommu_batch_end(void)
David S. Miller6a32fd42006-02-19 22:21:32 -0800121{
David S. Millerad7ad572007-07-27 22:39:14 -0700122 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
David S. Miller6a32fd42006-02-19 22:21:32 -0800123
124 BUG_ON(p->npages >= PGLIST_NENTS);
125
David S. Millerad7ad572007-07-27 22:39:14 -0700126 return iommu_batch_flush(p);
David S. Miller6a32fd42006-02-19 22:21:32 -0800127}
David S. Miller18397942006-02-10 00:08:26 -0800128
David S. Millerad7ad572007-07-27 22:39:14 -0700129static void *dma_4v_alloc_coherent(struct device *dev, size_t size,
130 dma_addr_t *dma_addrp, gfp_t gfp)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800131{
David S. Miller7c8f4862006-02-13 21:50:27 -0800132 unsigned long flags, order, first_page, npages, n;
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700133 struct iommu *iommu;
134 struct page *page;
David S. Miller18397942006-02-10 00:08:26 -0800135 void *ret;
136 long entry;
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700137 int nid;
David S. Miller18397942006-02-10 00:08:26 -0800138
139 size = IO_PAGE_ALIGN(size);
140 order = get_order(size);
David S. Miller6a32fd42006-02-19 22:21:32 -0800141 if (unlikely(order >= MAX_ORDER))
David S. Miller18397942006-02-10 00:08:26 -0800142 return NULL;
143
144 npages = size >> IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800145
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700146 nid = dev->archdata.numa_node;
147 page = alloc_pages_node(nid, gfp, order);
148 if (unlikely(!page))
David S. Miller18397942006-02-10 00:08:26 -0800149 return NULL;
David S. Millere7a04532006-02-15 22:25:27 -0800150
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700151 first_page = (unsigned long) page_address(page);
David S. Miller18397942006-02-10 00:08:26 -0800152 memset((char *)first_page, 0, PAGE_SIZE << order);
153
David S. Millerad7ad572007-07-27 22:39:14 -0700154 iommu = dev->archdata.iommu;
David S. Miller18397942006-02-10 00:08:26 -0800155
156 spin_lock_irqsave(&iommu->lock, flags);
David S. Millerd2841422008-02-08 18:05:46 -0800157 entry = iommu_range_alloc(dev, iommu, npages, NULL);
David S. Miller18397942006-02-10 00:08:26 -0800158 spin_unlock_irqrestore(&iommu->lock, flags);
159
David S. Millerd2841422008-02-08 18:05:46 -0800160 if (unlikely(entry == DMA_ERROR_CODE))
161 goto range_alloc_fail;
David S. Miller18397942006-02-10 00:08:26 -0800162
163 *dma_addrp = (iommu->page_table_map_base +
164 (entry << IO_PAGE_SHIFT));
165 ret = (void *) first_page;
166 first_page = __pa(first_page);
167
David S. Miller6a32fd42006-02-19 22:21:32 -0800168 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800169
David S. Millerad7ad572007-07-27 22:39:14 -0700170 iommu_batch_start(dev,
171 (HV_PCI_MAP_ATTR_READ |
172 HV_PCI_MAP_ATTR_WRITE),
173 entry);
David S. Miller18397942006-02-10 00:08:26 -0800174
David S. Miller6a32fd42006-02-19 22:21:32 -0800175 for (n = 0; n < npages; n++) {
David S. Millerad7ad572007-07-27 22:39:14 -0700176 long err = iommu_batch_add(first_page + (n * PAGE_SIZE));
David S. Miller6a32fd42006-02-19 22:21:32 -0800177 if (unlikely(err < 0L))
178 goto iommu_map_fail;
179 }
David S. Miller18397942006-02-10 00:08:26 -0800180
David S. Millerad7ad572007-07-27 22:39:14 -0700181 if (unlikely(iommu_batch_end() < 0L))
David S. Miller6a32fd42006-02-19 22:21:32 -0800182 goto iommu_map_fail;
David S. Miller18397942006-02-10 00:08:26 -0800183
David S. Miller6a32fd42006-02-19 22:21:32 -0800184 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800185
186 return ret;
David S. Miller6a32fd42006-02-19 22:21:32 -0800187
188iommu_map_fail:
189 /* Interrupts are disabled. */
190 spin_lock(&iommu->lock);
David S. Millerd2841422008-02-08 18:05:46 -0800191 iommu_range_free(iommu, *dma_addrp, npages);
David S. Miller6a32fd42006-02-19 22:21:32 -0800192 spin_unlock_irqrestore(&iommu->lock, flags);
193
David S. Millerd2841422008-02-08 18:05:46 -0800194range_alloc_fail:
David S. Miller6a32fd42006-02-19 22:21:32 -0800195 free_pages(first_page, order);
196 return NULL;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800197}
198
David S. Millerad7ad572007-07-27 22:39:14 -0700199static void dma_4v_free_coherent(struct device *dev, size_t size, void *cpu,
200 dma_addr_t dvma)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800201{
David S. Millera2fb23a2007-02-28 23:35:04 -0800202 struct pci_pbm_info *pbm;
David S. Miller16ce82d2007-04-26 21:08:21 -0700203 struct iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800204 unsigned long flags, order, npages, entry;
205 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800206
207 npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
David S. Millerad7ad572007-07-27 22:39:14 -0700208 iommu = dev->archdata.iommu;
209 pbm = dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -0800210 devhandle = pbm->devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800211 entry = ((dvma - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
212
213 spin_lock_irqsave(&iommu->lock, flags);
214
David S. Millerd2841422008-02-08 18:05:46 -0800215 iommu_range_free(iommu, dvma, npages);
David S. Miller18397942006-02-10 00:08:26 -0800216
217 do {
218 unsigned long num;
219
220 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
221 npages);
222 entry += num;
223 npages -= num;
224 } while (npages != 0);
225
226 spin_unlock_irqrestore(&iommu->lock, flags);
227
228 order = get_order(size);
229 if (order < 10)
230 free_pages((unsigned long)cpu, order);
David S. Miller8f6a93a2006-02-09 21:32:07 -0800231}
232
David S. Millerad7ad572007-07-27 22:39:14 -0700233static dma_addr_t dma_4v_map_single(struct device *dev, void *ptr, size_t sz,
234 enum dma_data_direction direction)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800235{
David S. Miller16ce82d2007-04-26 21:08:21 -0700236 struct iommu *iommu;
David S. Miller18397942006-02-10 00:08:26 -0800237 unsigned long flags, npages, oaddr;
David S. Miller7c8f4862006-02-13 21:50:27 -0800238 unsigned long i, base_paddr;
David S. Miller6a32fd42006-02-19 22:21:32 -0800239 u32 bus_addr, ret;
David S. Miller18397942006-02-10 00:08:26 -0800240 unsigned long prot;
241 long entry;
David S. Miller18397942006-02-10 00:08:26 -0800242
David S. Millerad7ad572007-07-27 22:39:14 -0700243 iommu = dev->archdata.iommu;
David S. Miller18397942006-02-10 00:08:26 -0800244
David S. Millerad7ad572007-07-27 22:39:14 -0700245 if (unlikely(direction == DMA_NONE))
David S. Miller18397942006-02-10 00:08:26 -0800246 goto bad;
247
248 oaddr = (unsigned long)ptr;
249 npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
250 npages >>= IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800251
252 spin_lock_irqsave(&iommu->lock, flags);
David S. Millerd2841422008-02-08 18:05:46 -0800253 entry = iommu_range_alloc(dev, iommu, npages, NULL);
David S. Miller18397942006-02-10 00:08:26 -0800254 spin_unlock_irqrestore(&iommu->lock, flags);
255
David S. Millerd2841422008-02-08 18:05:46 -0800256 if (unlikely(entry == DMA_ERROR_CODE))
David S. Miller18397942006-02-10 00:08:26 -0800257 goto bad;
258
259 bus_addr = (iommu->page_table_map_base +
260 (entry << IO_PAGE_SHIFT));
261 ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
262 base_paddr = __pa(oaddr & IO_PAGE_MASK);
263 prot = HV_PCI_MAP_ATTR_READ;
David S. Millerad7ad572007-07-27 22:39:14 -0700264 if (direction != DMA_TO_DEVICE)
David S. Miller18397942006-02-10 00:08:26 -0800265 prot |= HV_PCI_MAP_ATTR_WRITE;
266
David S. Miller6a32fd42006-02-19 22:21:32 -0800267 local_irq_save(flags);
David S. Miller18397942006-02-10 00:08:26 -0800268
David S. Millerad7ad572007-07-27 22:39:14 -0700269 iommu_batch_start(dev, prot, entry);
David S. Miller18397942006-02-10 00:08:26 -0800270
David S. Miller6a32fd42006-02-19 22:21:32 -0800271 for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) {
David S. Millerad7ad572007-07-27 22:39:14 -0700272 long err = iommu_batch_add(base_paddr);
David S. Miller6a32fd42006-02-19 22:21:32 -0800273 if (unlikely(err < 0L))
274 goto iommu_map_fail;
275 }
David S. Millerad7ad572007-07-27 22:39:14 -0700276 if (unlikely(iommu_batch_end() < 0L))
David S. Miller6a32fd42006-02-19 22:21:32 -0800277 goto iommu_map_fail;
David S. Miller18397942006-02-10 00:08:26 -0800278
David S. Miller6a32fd42006-02-19 22:21:32 -0800279 local_irq_restore(flags);
David S. Miller18397942006-02-10 00:08:26 -0800280
281 return ret;
282
283bad:
284 if (printk_ratelimit())
285 WARN_ON(1);
David S. Millerad7ad572007-07-27 22:39:14 -0700286 return DMA_ERROR_CODE;
David S. Miller6a32fd42006-02-19 22:21:32 -0800287
288iommu_map_fail:
289 /* Interrupts are disabled. */
290 spin_lock(&iommu->lock);
David S. Millerd2841422008-02-08 18:05:46 -0800291 iommu_range_free(iommu, bus_addr, npages);
David S. Miller6a32fd42006-02-19 22:21:32 -0800292 spin_unlock_irqrestore(&iommu->lock, flags);
293
David S. Millerad7ad572007-07-27 22:39:14 -0700294 return DMA_ERROR_CODE;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800295}
296
David S. Millerad7ad572007-07-27 22:39:14 -0700297static void dma_4v_unmap_single(struct device *dev, dma_addr_t bus_addr,
298 size_t sz, enum dma_data_direction direction)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800299{
David S. Millera2fb23a2007-02-28 23:35:04 -0800300 struct pci_pbm_info *pbm;
David S. Miller16ce82d2007-04-26 21:08:21 -0700301 struct iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800302 unsigned long flags, npages;
David S. Miller18397942006-02-10 00:08:26 -0800303 long entry;
David S. Miller7c8f4862006-02-13 21:50:27 -0800304 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800305
David S. Millerad7ad572007-07-27 22:39:14 -0700306 if (unlikely(direction == DMA_NONE)) {
David S. Miller18397942006-02-10 00:08:26 -0800307 if (printk_ratelimit())
308 WARN_ON(1);
309 return;
310 }
311
David S. Millerad7ad572007-07-27 22:39:14 -0700312 iommu = dev->archdata.iommu;
313 pbm = dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -0800314 devhandle = pbm->devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800315
316 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
317 npages >>= IO_PAGE_SHIFT;
318 bus_addr &= IO_PAGE_MASK;
319
320 spin_lock_irqsave(&iommu->lock, flags);
321
David S. Millerd2841422008-02-08 18:05:46 -0800322 iommu_range_free(iommu, bus_addr, npages);
David S. Miller18397942006-02-10 00:08:26 -0800323
David S. Millerd2841422008-02-08 18:05:46 -0800324 entry = (bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT;
David S. Miller18397942006-02-10 00:08:26 -0800325 do {
326 unsigned long num;
327
328 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
329 npages);
330 entry += num;
331 npages -= num;
332 } while (npages != 0);
333
334 spin_unlock_irqrestore(&iommu->lock, flags);
335}
336
David S. Millerad7ad572007-07-27 22:39:14 -0700337static int dma_4v_map_sg(struct device *dev, struct scatterlist *sglist,
338 int nelems, enum dma_data_direction direction)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800339{
David S. Miller13fa14e2008-02-09 03:11:01 -0800340 struct scatterlist *s, *outs, *segstart;
341 unsigned long flags, handle, prot;
342 dma_addr_t dma_next = 0, dma_addr;
343 unsigned int max_seg_size;
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700344 unsigned long seg_boundary_size;
David S. Miller13fa14e2008-02-09 03:11:01 -0800345 int outcount, incount, i;
David S. Miller16ce82d2007-04-26 21:08:21 -0700346 struct iommu *iommu;
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700347 unsigned long base_shift;
David S. Miller13fa14e2008-02-09 03:11:01 -0800348 long err;
David S. Miller18397942006-02-10 00:08:26 -0800349
David S. Miller13fa14e2008-02-09 03:11:01 -0800350 BUG_ON(direction == DMA_NONE);
David S. Miller18397942006-02-10 00:08:26 -0800351
David S. Millerad7ad572007-07-27 22:39:14 -0700352 iommu = dev->archdata.iommu;
David S. Miller13fa14e2008-02-09 03:11:01 -0800353 if (nelems == 0 || !iommu)
354 return 0;
David S. Miller18397942006-02-10 00:08:26 -0800355
David S. Miller18397942006-02-10 00:08:26 -0800356 prot = HV_PCI_MAP_ATTR_READ;
David S. Millerad7ad572007-07-27 22:39:14 -0700357 if (direction != DMA_TO_DEVICE)
David S. Miller18397942006-02-10 00:08:26 -0800358 prot |= HV_PCI_MAP_ATTR_WRITE;
359
David S. Miller13fa14e2008-02-09 03:11:01 -0800360 outs = s = segstart = &sglist[0];
361 outcount = 1;
362 incount = nelems;
363 handle = 0;
David S. Miller38192d52008-02-06 03:50:26 -0800364
David S. Miller13fa14e2008-02-09 03:11:01 -0800365 /* Init first segment length for backout at failure */
366 outs->dma_length = 0;
David S. Miller38192d52008-02-06 03:50:26 -0800367
David S. Miller13fa14e2008-02-09 03:11:01 -0800368 spin_lock_irqsave(&iommu->lock, flags);
David S. Miller38192d52008-02-06 03:50:26 -0800369
David S. Miller13fa14e2008-02-09 03:11:01 -0800370 iommu_batch_start(dev, prot, ~0UL);
David S. Miller38192d52008-02-06 03:50:26 -0800371
David S. Miller13fa14e2008-02-09 03:11:01 -0800372 max_seg_size = dma_get_max_seg_size(dev);
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700373 seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
374 IO_PAGE_SIZE) >> IO_PAGE_SHIFT;
375 base_shift = iommu->page_table_map_base >> IO_PAGE_SHIFT;
David S. Miller13fa14e2008-02-09 03:11:01 -0800376 for_each_sg(sglist, s, nelems, i) {
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700377 unsigned long paddr, npages, entry, out_entry = 0, slen;
David S. Miller38192d52008-02-06 03:50:26 -0800378
David S. Miller13fa14e2008-02-09 03:11:01 -0800379 slen = s->length;
380 /* Sanity check */
381 if (slen == 0) {
382 dma_next = 0;
383 continue;
David S. Miller38192d52008-02-06 03:50:26 -0800384 }
David S. Miller13fa14e2008-02-09 03:11:01 -0800385 /* Allocate iommu entries for that segment */
386 paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
Joerg Roedel0fcff282008-10-15 22:02:14 -0700387 npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE);
David S. Miller13fa14e2008-02-09 03:11:01 -0800388 entry = iommu_range_alloc(dev, iommu, npages, &handle);
389
390 /* Handle failure */
391 if (unlikely(entry == DMA_ERROR_CODE)) {
392 if (printk_ratelimit())
393 printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx"
394 " npages %lx\n", iommu, paddr, npages);
395 goto iommu_map_failed;
396 }
397
398 iommu_batch_new_entry(entry);
399
400 /* Convert entry to a dma_addr_t */
401 dma_addr = iommu->page_table_map_base +
402 (entry << IO_PAGE_SHIFT);
403 dma_addr |= (s->offset & ~IO_PAGE_MASK);
404
405 /* Insert into HW table */
406 paddr &= IO_PAGE_MASK;
407 while (npages--) {
408 err = iommu_batch_add(paddr);
409 if (unlikely(err < 0L))
410 goto iommu_map_failed;
411 paddr += IO_PAGE_SIZE;
412 }
413
414 /* If we are in an open segment, try merging */
415 if (segstart != s) {
416 /* We cannot merge if:
417 * - allocated dma_addr isn't contiguous to previous allocation
418 */
419 if ((dma_addr != dma_next) ||
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700420 (outs->dma_length + s->length > max_seg_size) ||
421 (is_span_boundary(out_entry, base_shift,
422 seg_boundary_size, outs, s))) {
David S. Miller13fa14e2008-02-09 03:11:01 -0800423 /* Can't merge: create a new segment */
424 segstart = s;
425 outcount++;
426 outs = sg_next(outs);
427 } else {
428 outs->dma_length += s->length;
429 }
430 }
431
432 if (segstart == s) {
433 /* This is a new segment, fill entries */
434 outs->dma_address = dma_addr;
435 outs->dma_length = slen;
FUJITA Tomonorif0880252008-03-28 15:55:41 -0700436 out_entry = entry;
David S. Miller13fa14e2008-02-09 03:11:01 -0800437 }
438
439 /* Calculate next page pointer for contiguous check */
440 dma_next = dma_addr + slen;
David S. Miller38192d52008-02-06 03:50:26 -0800441 }
442
443 err = iommu_batch_end();
444
David S. Miller6a32fd42006-02-19 22:21:32 -0800445 if (unlikely(err < 0L))
446 goto iommu_map_failed;
David S. Miller18397942006-02-10 00:08:26 -0800447
David S. Miller13fa14e2008-02-09 03:11:01 -0800448 spin_unlock_irqrestore(&iommu->lock, flags);
David S. Miller18397942006-02-10 00:08:26 -0800449
David S. Miller13fa14e2008-02-09 03:11:01 -0800450 if (outcount < incount) {
451 outs = sg_next(outs);
452 outs->dma_address = DMA_ERROR_CODE;
453 outs->dma_length = 0;
454 }
455
456 return outcount;
David S. Miller6a32fd42006-02-19 22:21:32 -0800457
458iommu_map_failed:
David S. Miller13fa14e2008-02-09 03:11:01 -0800459 for_each_sg(sglist, s, nelems, i) {
460 if (s->dma_length != 0) {
461 unsigned long vaddr, npages;
462
463 vaddr = s->dma_address & IO_PAGE_MASK;
Joerg Roedel0fcff282008-10-15 22:02:14 -0700464 npages = iommu_num_pages(s->dma_address, s->dma_length,
465 IO_PAGE_SIZE);
David S. Miller13fa14e2008-02-09 03:11:01 -0800466 iommu_range_free(iommu, vaddr, npages);
467 /* XXX demap? XXX */
468 s->dma_address = DMA_ERROR_CODE;
469 s->dma_length = 0;
470 }
471 if (s == outs)
472 break;
473 }
David S. Miller6a32fd42006-02-19 22:21:32 -0800474 spin_unlock_irqrestore(&iommu->lock, flags);
475
476 return 0;
David S. Miller8f6a93a2006-02-09 21:32:07 -0800477}
478
David S. Millerad7ad572007-07-27 22:39:14 -0700479static void dma_4v_unmap_sg(struct device *dev, struct scatterlist *sglist,
480 int nelems, enum dma_data_direction direction)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800481{
David S. Millera2fb23a2007-02-28 23:35:04 -0800482 struct pci_pbm_info *pbm;
David S. Miller13fa14e2008-02-09 03:11:01 -0800483 struct scatterlist *sg;
David S. Miller38192d52008-02-06 03:50:26 -0800484 struct iommu *iommu;
David S. Miller13fa14e2008-02-09 03:11:01 -0800485 unsigned long flags;
486 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800487
David S. Miller13fa14e2008-02-09 03:11:01 -0800488 BUG_ON(direction == DMA_NONE);
David S. Miller18397942006-02-10 00:08:26 -0800489
David S. Millerad7ad572007-07-27 22:39:14 -0700490 iommu = dev->archdata.iommu;
491 pbm = dev->archdata.host_controller;
David S. Millera2fb23a2007-02-28 23:35:04 -0800492 devhandle = pbm->devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800493
David S. Miller18397942006-02-10 00:08:26 -0800494 spin_lock_irqsave(&iommu->lock, flags);
495
David S. Miller13fa14e2008-02-09 03:11:01 -0800496 sg = sglist;
497 while (nelems--) {
498 dma_addr_t dma_handle = sg->dma_address;
499 unsigned int len = sg->dma_length;
500 unsigned long npages, entry;
David S. Miller18397942006-02-10 00:08:26 -0800501
David S. Miller13fa14e2008-02-09 03:11:01 -0800502 if (!len)
503 break;
Joerg Roedel0fcff282008-10-15 22:02:14 -0700504 npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE);
David S. Miller13fa14e2008-02-09 03:11:01 -0800505 iommu_range_free(iommu, dma_handle, npages);
David S. Miller18397942006-02-10 00:08:26 -0800506
David S. Miller13fa14e2008-02-09 03:11:01 -0800507 entry = ((dma_handle - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
508 while (npages) {
509 unsigned long num;
510
511 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
512 npages);
513 entry += num;
514 npages -= num;
515 }
516
517 sg = sg_next(sg);
518 }
David S. Miller18397942006-02-10 00:08:26 -0800519
520 spin_unlock_irqrestore(&iommu->lock, flags);
David S. Miller8f6a93a2006-02-09 21:32:07 -0800521}
522
David S. Millerad7ad572007-07-27 22:39:14 -0700523static void dma_4v_sync_single_for_cpu(struct device *dev,
524 dma_addr_t bus_addr, size_t sz,
525 enum dma_data_direction direction)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800526{
David S. Miller18397942006-02-10 00:08:26 -0800527 /* Nothing to do... */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800528}
529
David S. Millerad7ad572007-07-27 22:39:14 -0700530static void dma_4v_sync_sg_for_cpu(struct device *dev,
531 struct scatterlist *sglist, int nelems,
532 enum dma_data_direction direction)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800533{
David S. Miller18397942006-02-10 00:08:26 -0800534 /* Nothing to do... */
David S. Miller8f6a93a2006-02-09 21:32:07 -0800535}
536
Adrian Bunk908f5162008-06-05 11:42:40 -0700537static const struct dma_ops sun4v_dma_ops = {
David S. Millerad7ad572007-07-27 22:39:14 -0700538 .alloc_coherent = dma_4v_alloc_coherent,
539 .free_coherent = dma_4v_free_coherent,
540 .map_single = dma_4v_map_single,
541 .unmap_single = dma_4v_unmap_single,
542 .map_sg = dma_4v_map_sg,
543 .unmap_sg = dma_4v_unmap_sg,
544 .sync_single_for_cpu = dma_4v_sync_single_for_cpu,
545 .sync_sg_for_cpu = dma_4v_sync_sg_for_cpu,
David S. Miller8f6a93a2006-02-09 21:32:07 -0800546};
547
David S. Millere822358a2008-09-01 18:32:22 -0700548static void __init pci_sun4v_scan_bus(struct pci_pbm_info *pbm,
549 struct device *parent)
David S. Millerbade5622006-02-09 22:05:54 -0800550{
David S. Millere87dc352006-06-21 18:18:47 -0700551 struct property *prop;
552 struct device_node *dp;
553
David S. Miller22fecba2008-09-10 00:19:28 -0700554 dp = pbm->op->node;
David S. Miller34768bc2007-05-07 23:06:27 -0700555 prop = of_find_property(dp, "66mhz-capable", NULL);
556 pbm->is_66mhz_capable = (prop != NULL);
David S. Millere822358a2008-09-01 18:32:22 -0700557 pbm->pci_bus = pci_scan_one_pbm(pbm, parent);
David S. Millerc2609262006-02-12 22:18:52 -0800558
559 /* XXX register error interrupt handlers XXX */
David S. Millerbade5622006-02-09 22:05:54 -0800560}
561
Adrian Bunk4c622252008-02-05 03:01:43 -0800562static unsigned long __init probe_existing_entries(struct pci_pbm_info *pbm,
563 struct iommu *iommu)
David S. Miller18397942006-02-10 00:08:26 -0800564{
David S. Miller9b3627f2007-04-24 23:51:18 -0700565 struct iommu_arena *arena = &iommu->arena;
David S. Millere7a04532006-02-15 22:25:27 -0800566 unsigned long i, cnt = 0;
David S. Miller7c8f4862006-02-13 21:50:27 -0800567 u32 devhandle;
David S. Miller18397942006-02-10 00:08:26 -0800568
569 devhandle = pbm->devhandle;
570 for (i = 0; i < arena->limit; i++) {
571 unsigned long ret, io_attrs, ra;
572
573 ret = pci_sun4v_iommu_getmap(devhandle,
574 HV_PCI_TSBID(0, i),
575 &io_attrs, &ra);
David S. Millere7a04532006-02-15 22:25:27 -0800576 if (ret == HV_EOK) {
David S. Millerc2a5a462006-06-22 00:01:56 -0700577 if (page_in_phys_avail(ra)) {
578 pci_sun4v_iommu_demap(devhandle,
579 HV_PCI_TSBID(0, i), 1);
580 } else {
581 cnt++;
582 __set_bit(i, arena->map);
583 }
David S. Millere7a04532006-02-15 22:25:27 -0800584 }
David S. Miller18397942006-02-10 00:08:26 -0800585 }
David S. Millere7a04532006-02-15 22:25:27 -0800586
587 return cnt;
David S. Miller18397942006-02-10 00:08:26 -0800588}
589
David S. Miller3822b502008-08-30 02:50:29 -0700590static int __init pci_sun4v_iommu_init(struct pci_pbm_info *pbm)
David S. Millerbade5622006-02-09 22:05:54 -0800591{
David S. Miller8aef7272008-09-01 20:23:18 -0700592 static const u32 vdma_default[] = { 0x80000000, 0x80000000 };
David S. Miller16ce82d2007-04-26 21:08:21 -0700593 struct iommu *iommu = pbm->iommu;
David S. Miller59db8102007-05-23 18:00:46 -0700594 unsigned long num_tsb_entries, sz, tsbsize;
David S. Miller8aef7272008-09-01 20:23:18 -0700595 u32 dma_mask, dma_offset;
596 const u32 *vdma;
David S. Miller18397942006-02-10 00:08:26 -0800597
David S. Miller22fecba2008-09-10 00:19:28 -0700598 vdma = of_get_property(pbm->op->node, "virtual-dma", NULL);
David S. Miller8aef7272008-09-01 20:23:18 -0700599 if (!vdma)
600 vdma = vdma_default;
David S. Miller18397942006-02-10 00:08:26 -0800601
David S. Miller59db8102007-05-23 18:00:46 -0700602 if ((vdma[0] | vdma[1]) & ~IO_PAGE_MASK) {
David S. Miller3822b502008-08-30 02:50:29 -0700603 printk(KERN_ERR PFX "Strange virtual-dma[%08x:%08x].\n",
604 vdma[0], vdma[1]);
605 return -EINVAL;
David S. Miller18397942006-02-10 00:08:26 -0800606 };
607
David S. Miller59db8102007-05-23 18:00:46 -0700608 dma_mask = (roundup_pow_of_two(vdma[1]) - 1UL);
609 num_tsb_entries = vdma[1] / IO_PAGE_SIZE;
610 tsbsize = num_tsb_entries * sizeof(iopte_t);
David S. Miller18397942006-02-10 00:08:26 -0800611
612 dma_offset = vdma[0];
613
614 /* Setup initial software IOMMU state. */
615 spin_lock_init(&iommu->lock);
616 iommu->ctx_lowest_free = 1;
617 iommu->page_table_map_base = dma_offset;
618 iommu->dma_addr_mask = dma_mask;
619
620 /* Allocate and initialize the free area map. */
David S. Miller59db8102007-05-23 18:00:46 -0700621 sz = (num_tsb_entries + 7) / 8;
David S. Miller18397942006-02-10 00:08:26 -0800622 sz = (sz + 7UL) & ~7UL;
Yan Burman982c2062006-11-30 17:13:09 -0800623 iommu->arena.map = kzalloc(sz, GFP_KERNEL);
David S. Miller18397942006-02-10 00:08:26 -0800624 if (!iommu->arena.map) {
David S. Miller3822b502008-08-30 02:50:29 -0700625 printk(KERN_ERR PFX "Error, kmalloc(arena.map) failed.\n");
626 return -ENOMEM;
David S. Miller18397942006-02-10 00:08:26 -0800627 }
David S. Miller18397942006-02-10 00:08:26 -0800628 iommu->arena.limit = num_tsb_entries;
629
David S. Millere7a04532006-02-15 22:25:27 -0800630 sz = probe_existing_entries(pbm, iommu);
David S. Millerc2a5a462006-06-22 00:01:56 -0700631 if (sz)
632 printk("%s: Imported %lu TSB entries from OBP\n",
633 pbm->name, sz);
David S. Miller3822b502008-08-30 02:50:29 -0700634
635 return 0;
David S. Millerbade5622006-02-09 22:05:54 -0800636}
637
David S. Miller35a17eb2007-02-10 17:41:02 -0800638#ifdef CONFIG_PCI_MSI
639struct pci_sun4v_msiq_entry {
640 u64 version_type;
641#define MSIQ_VERSION_MASK 0xffffffff00000000UL
642#define MSIQ_VERSION_SHIFT 32
643#define MSIQ_TYPE_MASK 0x00000000000000ffUL
644#define MSIQ_TYPE_SHIFT 0
645#define MSIQ_TYPE_NONE 0x00
646#define MSIQ_TYPE_MSG 0x01
647#define MSIQ_TYPE_MSI32 0x02
648#define MSIQ_TYPE_MSI64 0x03
649#define MSIQ_TYPE_INTX 0x08
650#define MSIQ_TYPE_NONE2 0xff
651
652 u64 intx_sysino;
653 u64 reserved1;
654 u64 stick;
655 u64 req_id; /* bus/device/func */
656#define MSIQ_REQID_BUS_MASK 0xff00UL
657#define MSIQ_REQID_BUS_SHIFT 8
658#define MSIQ_REQID_DEVICE_MASK 0x00f8UL
659#define MSIQ_REQID_DEVICE_SHIFT 3
660#define MSIQ_REQID_FUNC_MASK 0x0007UL
661#define MSIQ_REQID_FUNC_SHIFT 0
662
663 u64 msi_address;
664
Simon Arlotte5dd42e2007-05-11 13:52:08 -0700665 /* The format of this value is message type dependent.
David S. Miller35a17eb2007-02-10 17:41:02 -0800666 * For MSI bits 15:0 are the data from the MSI packet.
667 * For MSI-X bits 31:0 are the data from the MSI packet.
668 * For MSG, the message code and message routing code where:
669 * bits 39:32 is the bus/device/fn of the msg target-id
670 * bits 18:16 is the message routing code
671 * bits 7:0 is the message code
672 * For INTx the low order 2-bits are:
673 * 00 - INTA
674 * 01 - INTB
675 * 10 - INTC
676 * 11 - INTD
677 */
678 u64 msi_data;
679
680 u64 reserved2;
681};
682
David S. Miller759f89e2007-10-11 03:16:13 -0700683static int pci_sun4v_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
684 unsigned long *head)
David S. Miller35a17eb2007-02-10 17:41:02 -0800685{
David S. Miller759f89e2007-10-11 03:16:13 -0700686 unsigned long err, limit;
David S. Miller35a17eb2007-02-10 17:41:02 -0800687
David S. Miller759f89e2007-10-11 03:16:13 -0700688 err = pci_sun4v_msiq_gethead(pbm->devhandle, msiqid, head);
David S. Miller35a17eb2007-02-10 17:41:02 -0800689 if (unlikely(err))
David S. Miller759f89e2007-10-11 03:16:13 -0700690 return -ENXIO;
David S. Miller35a17eb2007-02-10 17:41:02 -0800691
David S. Miller759f89e2007-10-11 03:16:13 -0700692 limit = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
693 if (unlikely(*head >= limit))
694 return -EFBIG;
David S. Miller35a17eb2007-02-10 17:41:02 -0800695
696 return 0;
697}
698
David S. Miller759f89e2007-10-11 03:16:13 -0700699static int pci_sun4v_dequeue_msi(struct pci_pbm_info *pbm,
700 unsigned long msiqid, unsigned long *head,
701 unsigned long *msi)
David S. Miller35a17eb2007-02-10 17:41:02 -0800702{
David S. Miller759f89e2007-10-11 03:16:13 -0700703 struct pci_sun4v_msiq_entry *ep;
704 unsigned long err, type;
705
706 /* Note: void pointer arithmetic, 'head' is a byte offset */
707 ep = (pbm->msi_queues + ((msiqid - pbm->msiq_first) *
708 (pbm->msiq_ent_count *
709 sizeof(struct pci_sun4v_msiq_entry))) +
710 *head);
711
712 if ((ep->version_type & MSIQ_TYPE_MASK) == 0)
713 return 0;
714
715 type = (ep->version_type & MSIQ_TYPE_MASK) >> MSIQ_TYPE_SHIFT;
716 if (unlikely(type != MSIQ_TYPE_MSI32 &&
717 type != MSIQ_TYPE_MSI64))
718 return -EINVAL;
719
720 *msi = ep->msi_data;
721
722 err = pci_sun4v_msi_setstate(pbm->devhandle,
723 ep->msi_data /* msi_num */,
724 HV_MSISTATE_IDLE);
725 if (unlikely(err))
726 return -ENXIO;
727
728 /* Clear the entry. */
729 ep->version_type &= ~MSIQ_TYPE_MASK;
730
731 (*head) += sizeof(struct pci_sun4v_msiq_entry);
732 if (*head >=
733 (pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry)))
734 *head = 0;
735
736 return 1;
David S. Miller35a17eb2007-02-10 17:41:02 -0800737}
738
David S. Miller759f89e2007-10-11 03:16:13 -0700739static int pci_sun4v_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
740 unsigned long head)
741{
742 unsigned long err;
743
744 err = pci_sun4v_msiq_sethead(pbm->devhandle, msiqid, head);
745 if (unlikely(err))
746 return -EINVAL;
747
748 return 0;
749}
750
751static int pci_sun4v_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
752 unsigned long msi, int is_msi64)
753{
754 if (pci_sun4v_msi_setmsiq(pbm->devhandle, msi, msiqid,
755 (is_msi64 ?
756 HV_MSITYPE_MSI64 : HV_MSITYPE_MSI32)))
757 return -ENXIO;
758 if (pci_sun4v_msi_setstate(pbm->devhandle, msi, HV_MSISTATE_IDLE))
759 return -ENXIO;
760 if (pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_VALID))
761 return -ENXIO;
762 return 0;
763}
764
765static int pci_sun4v_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
766{
767 unsigned long err, msiqid;
768
769 err = pci_sun4v_msi_getmsiq(pbm->devhandle, msi, &msiqid);
770 if (err)
771 return -ENXIO;
772
773 pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_INVALID);
774
775 return 0;
776}
777
778static int pci_sun4v_msiq_alloc(struct pci_pbm_info *pbm)
David S. Miller35a17eb2007-02-10 17:41:02 -0800779{
780 unsigned long q_size, alloc_size, pages, order;
781 int i;
782
783 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
784 alloc_size = (pbm->msiq_num * q_size);
785 order = get_order(alloc_size);
786 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
787 if (pages == 0UL) {
788 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
789 order);
790 return -ENOMEM;
791 }
792 memset((char *)pages, 0, PAGE_SIZE << order);
793 pbm->msi_queues = (void *) pages;
794
795 for (i = 0; i < pbm->msiq_num; i++) {
796 unsigned long err, base = __pa(pages + (i * q_size));
797 unsigned long ret1, ret2;
798
799 err = pci_sun4v_msiq_conf(pbm->devhandle,
800 pbm->msiq_first + i,
801 base, pbm->msiq_ent_count);
802 if (err) {
803 printk(KERN_ERR "MSI: msiq register fails (err=%lu)\n",
804 err);
805 goto h_error;
806 }
807
808 err = pci_sun4v_msiq_info(pbm->devhandle,
809 pbm->msiq_first + i,
810 &ret1, &ret2);
811 if (err) {
812 printk(KERN_ERR "MSI: Cannot read msiq (err=%lu)\n",
813 err);
814 goto h_error;
815 }
816 if (ret1 != base || ret2 != pbm->msiq_ent_count) {
817 printk(KERN_ERR "MSI: Bogus qconf "
818 "expected[%lx:%x] got[%lx:%lx]\n",
819 base, pbm->msiq_ent_count,
820 ret1, ret2);
821 goto h_error;
822 }
823 }
824
825 return 0;
826
827h_error:
828 free_pages(pages, order);
829 return -EINVAL;
830}
831
David S. Miller759f89e2007-10-11 03:16:13 -0700832static void pci_sun4v_msiq_free(struct pci_pbm_info *pbm)
David S. Miller35a17eb2007-02-10 17:41:02 -0800833{
David S. Miller759f89e2007-10-11 03:16:13 -0700834 unsigned long q_size, alloc_size, pages, order;
David S. Miller35a17eb2007-02-10 17:41:02 -0800835 int i;
836
David S. Miller759f89e2007-10-11 03:16:13 -0700837 for (i = 0; i < pbm->msiq_num; i++) {
838 unsigned long msiqid = pbm->msiq_first + i;
839
840 (void) pci_sun4v_msiq_conf(pbm->devhandle, msiqid, 0UL, 0);
David S. Miller35a17eb2007-02-10 17:41:02 -0800841 }
842
David S. Miller759f89e2007-10-11 03:16:13 -0700843 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
844 alloc_size = (pbm->msiq_num * q_size);
845 order = get_order(alloc_size);
846
847 pages = (unsigned long) pbm->msi_queues;
848
849 free_pages(pages, order);
850
851 pbm->msi_queues = NULL;
David S. Miller35a17eb2007-02-10 17:41:02 -0800852}
853
David S. Miller759f89e2007-10-11 03:16:13 -0700854static int pci_sun4v_msiq_build_irq(struct pci_pbm_info *pbm,
855 unsigned long msiqid,
856 unsigned long devino)
David S. Miller35a17eb2007-02-10 17:41:02 -0800857{
David S. Miller759f89e2007-10-11 03:16:13 -0700858 unsigned int virt_irq = sun4v_build_irq(pbm->devhandle, devino);
David S. Miller35a17eb2007-02-10 17:41:02 -0800859
David S. Miller759f89e2007-10-11 03:16:13 -0700860 if (!virt_irq)
861 return -ENOMEM;
David S. Miller35a17eb2007-02-10 17:41:02 -0800862
David S. Miller35a17eb2007-02-10 17:41:02 -0800863 if (pci_sun4v_msiq_setstate(pbm->devhandle, msiqid, HV_MSIQSTATE_IDLE))
David S. Miller759f89e2007-10-11 03:16:13 -0700864 return -EINVAL;
David S. Miller35a17eb2007-02-10 17:41:02 -0800865 if (pci_sun4v_msiq_setvalid(pbm->devhandle, msiqid, HV_MSIQ_VALID))
David S. Miller759f89e2007-10-11 03:16:13 -0700866 return -EINVAL;
David S. Miller35a17eb2007-02-10 17:41:02 -0800867
David S. Miller759f89e2007-10-11 03:16:13 -0700868 return virt_irq;
David S. Miller35a17eb2007-02-10 17:41:02 -0800869}
870
David S. Miller759f89e2007-10-11 03:16:13 -0700871static const struct sparc64_msiq_ops pci_sun4v_msiq_ops = {
872 .get_head = pci_sun4v_get_head,
873 .dequeue_msi = pci_sun4v_dequeue_msi,
874 .set_head = pci_sun4v_set_head,
875 .msi_setup = pci_sun4v_msi_setup,
876 .msi_teardown = pci_sun4v_msi_teardown,
877 .msiq_alloc = pci_sun4v_msiq_alloc,
878 .msiq_free = pci_sun4v_msiq_free,
879 .msiq_build_irq = pci_sun4v_msiq_build_irq,
880};
David S. Millere9870c42007-05-07 23:28:50 -0700881
882static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
883{
David S. Miller759f89e2007-10-11 03:16:13 -0700884 sparc64_pbm_msi_init(pbm, &pci_sun4v_msiq_ops);
David S. Millere9870c42007-05-07 23:28:50 -0700885}
David S. Miller35a17eb2007-02-10 17:41:02 -0800886#else /* CONFIG_PCI_MSI */
887static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
888{
889}
890#endif /* !(CONFIG_PCI_MSI) */
891
David S. Millerd3ae4b52008-09-09 23:54:02 -0700892static int __init pci_sun4v_pbm_init(struct pci_pbm_info *pbm,
David S. Millere822358a2008-09-01 18:32:22 -0700893 struct of_device *op, u32 devhandle)
David S. Millerbade5622006-02-09 22:05:54 -0800894{
David S. Millere822358a2008-09-01 18:32:22 -0700895 struct device_node *dp = op->node;
David S. Miller3822b502008-08-30 02:50:29 -0700896 int err;
David S. Millerbade5622006-02-09 22:05:54 -0800897
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700898 pbm->numa_node = of_node_to_nid(dp);
899
David S. Millerca3dd882007-05-09 02:35:27 -0700900 pbm->pci_ops = &sun4v_pci_ops;
901 pbm->config_space_reg_bits = 12;
David S. Miller34768bc2007-05-07 23:06:27 -0700902
David S. Miller6c108f12007-05-07 23:49:01 -0700903 pbm->index = pci_num_pbms++;
904
David S. Miller22fecba2008-09-10 00:19:28 -0700905 pbm->op = op;
David S. Millerbade5622006-02-09 22:05:54 -0800906
David S. Miller38337892006-02-12 22:06:53 -0800907 pbm->devhandle = devhandle;
David S. Millerbade5622006-02-09 22:05:54 -0800908
David S. Millere87dc352006-06-21 18:18:47 -0700909 pbm->name = dp->full_name;
David S. Millerbade5622006-02-09 22:05:54 -0800910
David S. Millere87dc352006-06-21 18:18:47 -0700911 printk("%s: SUN4V PCI Bus Module\n", pbm->name);
David S. Millerc1b1a5f2008-03-19 04:52:48 -0700912 printk("%s: On NUMA node %d\n", pbm->name, pbm->numa_node);
David S. Millerbade5622006-02-09 22:05:54 -0800913
David S. Miller9fd8b642007-03-08 21:55:49 -0800914 pci_determine_mem_io_space(pbm);
David S. Millerbade5622006-02-09 22:05:54 -0800915
David S. Millercfa06522007-05-07 21:51:41 -0700916 pci_get_pbm_props(pbm);
David S. Miller3822b502008-08-30 02:50:29 -0700917
918 err = pci_sun4v_iommu_init(pbm);
919 if (err)
920 return err;
921
David S. Miller35a17eb2007-02-10 17:41:02 -0800922 pci_sun4v_msi_init(pbm);
David S. Miller3822b502008-08-30 02:50:29 -0700923
David S. Millere822358a2008-09-01 18:32:22 -0700924 pci_sun4v_scan_bus(pbm, &op->dev);
David S. Miller3822b502008-08-30 02:50:29 -0700925
David S. Millerd3ae4b52008-09-09 23:54:02 -0700926 pbm->next = pci_pbm_root;
927 pci_pbm_root = pbm;
928
David S. Miller3822b502008-08-30 02:50:29 -0700929 return 0;
David S. Millerbade5622006-02-09 22:05:54 -0800930}
931
Linus Torvalds33b07db2008-12-01 07:55:14 -0800932static int __devinit pci_sun4v_probe(struct of_device *op,
David S. Miller3822b502008-08-30 02:50:29 -0700933 const struct of_device_id *match)
David S. Miller8f6a93a2006-02-09 21:32:07 -0800934{
David S. Miller3822b502008-08-30 02:50:29 -0700935 const struct linux_prom64_registers *regs;
David S. Millere01c0d62007-05-25 01:04:15 -0700936 static int hvapi_negotiated = 0;
David S. Miller34768bc2007-05-07 23:06:27 -0700937 struct pci_pbm_info *pbm;
David S. Miller3822b502008-08-30 02:50:29 -0700938 struct device_node *dp;
David S. Miller16ce82d2007-04-26 21:08:21 -0700939 struct iommu *iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800940 u32 devhandle;
David S. Millerd7472c32008-08-31 01:33:52 -0700941 int i, err;
David S. Miller38337892006-02-12 22:06:53 -0800942
David S. Miller3822b502008-08-30 02:50:29 -0700943 dp = op->node;
944
David S. Millere01c0d62007-05-25 01:04:15 -0700945 if (!hvapi_negotiated++) {
David S. Miller8d2aec52008-09-12 00:01:03 -0700946 err = sun4v_hvapi_register(HV_GRP_PCI,
947 vpci_major,
948 &vpci_minor);
David S. Millere01c0d62007-05-25 01:04:15 -0700949
950 if (err) {
David S. Miller3822b502008-08-30 02:50:29 -0700951 printk(KERN_ERR PFX "Could not register hvapi, "
952 "err=%d\n", err);
953 return err;
David S. Millere01c0d62007-05-25 01:04:15 -0700954 }
David S. Miller3822b502008-08-30 02:50:29 -0700955 printk(KERN_INFO PFX "Registered hvapi major[%lu] minor[%lu]\n",
David S. Millere01c0d62007-05-25 01:04:15 -0700956 vpci_major, vpci_minor);
David S. Millerad7ad572007-07-27 22:39:14 -0700957
958 dma_ops = &sun4v_dma_ops;
David S. Millere01c0d62007-05-25 01:04:15 -0700959 }
960
David S. Miller3822b502008-08-30 02:50:29 -0700961 regs = of_get_property(dp, "reg", NULL);
David S. Millerd7472c32008-08-31 01:33:52 -0700962 err = -ENODEV;
David S. Miller3822b502008-08-30 02:50:29 -0700963 if (!regs) {
964 printk(KERN_ERR PFX "Could not find config registers\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700965 goto out_err;
Cyrill Gorcunov75c6d142007-11-20 17:32:19 -0800966 }
David S. Millere87dc352006-06-21 18:18:47 -0700967 devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff;
David S. Miller38337892006-02-12 22:06:53 -0800968
David S. Millerd7472c32008-08-31 01:33:52 -0700969 err = -ENOMEM;
David S. Millerd3ae4b52008-09-09 23:54:02 -0700970 if (!iommu_batch_initialized) {
971 for_each_possible_cpu(i) {
972 unsigned long page = get_zeroed_page(GFP_KERNEL);
David S. Miller7c8f4862006-02-13 21:50:27 -0800973
David S. Millerd3ae4b52008-09-09 23:54:02 -0700974 if (!page)
975 goto out_err;
David S. Miller7c8f4862006-02-13 21:50:27 -0800976
David S. Millerd3ae4b52008-09-09 23:54:02 -0700977 per_cpu(iommu_batch, i).pglist = (u64 *) page;
978 }
979 iommu_batch_initialized = 1;
David S. Millerbade5622006-02-09 22:05:54 -0800980 }
David S. Miller7c8f4862006-02-13 21:50:27 -0800981
David S. Millerd3ae4b52008-09-09 23:54:02 -0700982 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
983 if (!pbm) {
984 printk(KERN_ERR PFX "Could not allocate pci_pbm_info\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700985 goto out_err;
David S. Miller3822b502008-08-30 02:50:29 -0700986 }
David S. Miller7c8f4862006-02-13 21:50:27 -0800987
David S. Millerd3ae4b52008-09-09 23:54:02 -0700988 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
David S. Miller3822b502008-08-30 02:50:29 -0700989 if (!iommu) {
David S. Millerd3ae4b52008-09-09 23:54:02 -0700990 printk(KERN_ERR PFX "Could not allocate pbm iommu\n");
David S. Millerd7472c32008-08-31 01:33:52 -0700991 goto out_free_controller;
David S. Miller3822b502008-08-30 02:50:29 -0700992 }
David S. Miller7c8f4862006-02-13 21:50:27 -0800993
David S. Millerd3ae4b52008-09-09 23:54:02 -0700994 pbm->iommu = iommu;
David S. Millerbade5622006-02-09 22:05:54 -0800995
David S. Millerd3ae4b52008-09-09 23:54:02 -0700996 err = pci_sun4v_pbm_init(pbm, op, devhandle);
997 if (err)
998 goto out_free_iommu;
David S. Miller7c8f4862006-02-13 21:50:27 -0800999
David S. Millerd3ae4b52008-09-09 23:54:02 -07001000 dev_set_drvdata(&op->dev, pbm);
David S. Millerbade5622006-02-09 22:05:54 -08001001
David S. Millerd3ae4b52008-09-09 23:54:02 -07001002 return 0;
David S. Miller7c8f4862006-02-13 21:50:27 -08001003
David S. Millerd3ae4b52008-09-09 23:54:02 -07001004out_free_iommu:
1005 kfree(pbm->iommu);
David S. Millerd7472c32008-08-31 01:33:52 -07001006
1007out_free_controller:
David S. Millerd3ae4b52008-09-09 23:54:02 -07001008 kfree(pbm);
David S. Millerd7472c32008-08-31 01:33:52 -07001009
1010out_err:
1011 return err;
David S. Miller8f6a93a2006-02-09 21:32:07 -08001012}
David S. Miller3822b502008-08-30 02:50:29 -07001013
David S. Millerfd098312008-08-31 01:23:17 -07001014static struct of_device_id __initdata pci_sun4v_match[] = {
David S. Miller3822b502008-08-30 02:50:29 -07001015 {
1016 .name = "pci",
1017 .compatible = "SUNW,sun4v-pci",
1018 },
1019 {},
1020};
1021
1022static struct of_platform_driver pci_sun4v_driver = {
1023 .name = DRIVER_NAME,
1024 .match_table = pci_sun4v_match,
1025 .probe = pci_sun4v_probe,
1026};
1027
1028static int __init pci_sun4v_init(void)
1029{
1030 return of_register_driver(&pci_sun4v_driver, &of_bus_type);
1031}
1032
1033subsys_initcall(pci_sun4v_init);