blob: db33573efcf62cfa71a6d0ccb96993e3d49be41c [file] [log] [blame]
Sten Wang7a47dd72007-11-12 21:31:11 -08001/*
2 * RDC R6040 Fast Ethernet MAC support
3 *
4 * Copyright (C) 2004 Sten Wang <sten.wang@rdc.com.tw>
5 * Copyright (C) 2007
Francois Romieu5ac5d612007-11-28 23:02:33 +01006 * Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>
Sten Wang7a47dd72007-11-12 21:31:11 -08007 * Florian Fainelli <florian@openwrt.org>
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; either version 2
12 * of the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the
21 * Free Software Foundation, Inc., 51 Franklin Street, Fifth Floor,
22 * Boston, MA 02110-1301, USA.
23*/
24
25#include <linux/kernel.h>
26#include <linux/module.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080027#include <linux/moduleparam.h>
28#include <linux/string.h>
29#include <linux/timer.h>
30#include <linux/errno.h>
31#include <linux/ioport.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080032#include <linux/interrupt.h>
33#include <linux/pci.h>
34#include <linux/netdevice.h>
35#include <linux/etherdevice.h>
36#include <linux/skbuff.h>
37#include <linux/init.h>
38#include <linux/delay.h>
39#include <linux/mii.h>
40#include <linux/ethtool.h>
41#include <linux/crc32.h>
42#include <linux/spinlock.h>
Jeff Garzik092427b2007-11-23 21:49:27 -050043#include <linux/bitops.h>
44#include <linux/io.h>
45#include <linux/irq.h>
46#include <linux/uaccess.h>
Florian Fainelli38318612010-05-31 09:18:57 +000047#include <linux/phy.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080048
49#include <asm/processor.h>
Sten Wang7a47dd72007-11-12 21:31:11 -080050
51#define DRV_NAME "r6040"
Florian Fainelli5bdc4f52011-10-06 23:36:28 +000052#define DRV_VERSION "0.28"
53#define DRV_RELDATE "07Oct2011"
Sten Wang7a47dd72007-11-12 21:31:11 -080054
Sten Wang7a47dd72007-11-12 21:31:11 -080055/* Time in jiffies before concluding the transmitter is hung. */
Francois Romieu5ac5d612007-11-28 23:02:33 +010056#define TX_TIMEOUT (6000 * HZ / 1000)
Sten Wang7a47dd72007-11-12 21:31:11 -080057
58/* RDC MAC I/O Size */
59#define R6040_IO_SIZE 256
60
61/* MAX RDC MAC */
62#define MAX_MAC 2
63
64/* MAC registers */
65#define MCR0 0x00 /* Control register 0 */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000066#define MCR0_RCVEN 0x0002 /* Receive enable */
Shawn Linc60c9c72011-03-07 00:09:40 +000067#define MCR0_PROMISC 0x0020 /* Promiscuous mode */
68#define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +000069#define MCR0_XMTEN 0x1000 /* Transmission enable */
70#define MCR0_FD 0x8000 /* Full/Half duplex */
Sten Wang7a47dd72007-11-12 21:31:11 -080071#define MCR1 0x04 /* Control register 1 */
72#define MAC_RST 0x0001 /* Reset the MAC */
73#define MBCR 0x08 /* Bus control */
74#define MT_ICR 0x0C /* TX interrupt control */
75#define MR_ICR 0x10 /* RX interrupt control */
76#define MTPR 0x14 /* TX poll command register */
77#define MR_BSR 0x18 /* RX buffer size */
78#define MR_DCR 0x1A /* RX descriptor control */
79#define MLSR 0x1C /* Last status */
80#define MMDIO 0x20 /* MDIO control register */
81#define MDIO_WRITE 0x4000 /* MDIO write */
82#define MDIO_READ 0x2000 /* MDIO read */
83#define MMRD 0x24 /* MDIO read data register */
84#define MMWD 0x28 /* MDIO write data register */
85#define MTD_SA0 0x2C /* TX descriptor start address 0 */
86#define MTD_SA1 0x30 /* TX descriptor start address 1 */
87#define MRD_SA0 0x34 /* RX descriptor start address 0 */
88#define MRD_SA1 0x38 /* RX descriptor start address 1 */
89#define MISR 0x3C /* Status register */
90#define MIER 0x40 /* INT enable register */
91#define MSK_INT 0x0000 /* Mask off interrupts */
Florian Fainelli3d254342008-07-13 14:28:27 +020092#define RX_FINISH 0x0001 /* RX finished */
93#define RX_NO_DESC 0x0002 /* No RX descriptor available */
94#define RX_FIFO_FULL 0x0004 /* RX FIFO full */
95#define RX_EARLY 0x0008 /* RX early */
96#define TX_FINISH 0x0010 /* TX finished */
97#define TX_EARLY 0x0080 /* TX early */
98#define EVENT_OVRFL 0x0100 /* Event counter overflow */
99#define LINK_CHANGED 0x0200 /* PHY link changed */
Sten Wang7a47dd72007-11-12 21:31:11 -0800100#define ME_CISR 0x44 /* Event counter INT status */
101#define ME_CIER 0x48 /* Event counter INT enable */
102#define MR_CNT 0x50 /* Successfully received packet counter */
103#define ME_CNT0 0x52 /* Event counter 0 */
104#define ME_CNT1 0x54 /* Event counter 1 */
105#define ME_CNT2 0x56 /* Event counter 2 */
106#define ME_CNT3 0x58 /* Event counter 3 */
107#define MT_CNT 0x5A /* Successfully transmit packet counter */
108#define ME_CNT4 0x5C /* Event counter 4 */
109#define MP_CNT 0x5E /* Pause frame counter register */
110#define MAR0 0x60 /* Hash table 0 */
111#define MAR1 0x62 /* Hash table 1 */
112#define MAR2 0x64 /* Hash table 2 */
113#define MAR3 0x66 /* Hash table 3 */
114#define MID_0L 0x68 /* Multicast address MID0 Low */
115#define MID_0M 0x6A /* Multicast address MID0 Medium */
116#define MID_0H 0x6C /* Multicast address MID0 High */
117#define MID_1L 0x70 /* MID1 Low */
118#define MID_1M 0x72 /* MID1 Medium */
119#define MID_1H 0x74 /* MID1 High */
120#define MID_2L 0x78 /* MID2 Low */
121#define MID_2M 0x7A /* MID2 Medium */
122#define MID_2H 0x7C /* MID2 High */
123#define MID_3L 0x80 /* MID3 Low */
124#define MID_3M 0x82 /* MID3 Medium */
125#define MID_3H 0x84 /* MID3 High */
126#define PHY_CC 0x88 /* PHY status change configuration register */
127#define PHY_ST 0x8A /* PHY status register */
128#define MAC_SM 0xAC /* MAC status machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000129#define MAC_SM_RST 0x0002 /* MAC status machine reset */
Sten Wang7a47dd72007-11-12 21:31:11 -0800130#define MAC_ID 0xBE /* Identifier register */
131
132#define TX_DCNT 0x80 /* TX descriptor count */
133#define RX_DCNT 0x80 /* RX descriptor count */
134#define MAX_BUF_SIZE 0x600
Francois Romieu6c323102007-11-28 22:31:00 +0100135#define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
136#define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
Sten Wang7a47dd72007-11-12 21:31:11 -0800137#define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
Florian Fainelli3bcf8222010-04-07 16:50:58 -0700138#define MCAST_MAX 3 /* Max number multicast addresses to filter */
Sten Wang7a47dd72007-11-12 21:31:11 -0800139
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000140#define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
141
Florian Fainelli32f565d2008-07-13 14:34:15 +0200142/* Descriptor status */
143#define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
144#define DSC_RX_OK 0x4000 /* RX was successful */
145#define DSC_RX_ERR 0x0800 /* RX PHY error */
146#define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
147#define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
148#define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
149#define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
150#define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
151#define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
152#define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
153#define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
154#define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
155#define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
156
Sten Wang7a47dd72007-11-12 21:31:11 -0800157MODULE_AUTHOR("Sten Wang <sten.wang@rdc.com.tw>,"
158 "Daniel Gimpelevich <daniel@gimpelevich.san-francisco.ca.us>,"
159 "Florian Fainelli <florian@openwrt.org>");
160MODULE_LICENSE("GPL");
161MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
Florian Fainellibc4de262009-04-08 15:50:43 -0700162MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
Sten Wang7a47dd72007-11-12 21:31:11 -0800163
Florian Fainelli3d254342008-07-13 14:28:27 +0200164/* RX and TX interrupts that we handle */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200165#define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
166#define TX_INTS (TX_FINISH)
167#define INT_MASK (RX_INTS | TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800168
169struct r6040_descriptor {
170 u16 status, len; /* 0-3 */
171 __le32 buf; /* 4-7 */
172 __le32 ndesc; /* 8-B */
173 u32 rev1; /* C-F */
174 char *vbufp; /* 10-13 */
175 struct r6040_descriptor *vndescp; /* 14-17 */
176 struct sk_buff *skb_ptr; /* 18-1B */
177 u32 rev2; /* 1C-1F */
Florian Fainelli853d5dc2012-01-04 08:59:37 +0000178} __aligned(32);
Sten Wang7a47dd72007-11-12 21:31:11 -0800179
180struct r6040_private {
181 spinlock_t lock; /* driver lock */
Sten Wang7a47dd72007-11-12 21:31:11 -0800182 struct pci_dev *pdev;
183 struct r6040_descriptor *rx_insert_ptr;
184 struct r6040_descriptor *rx_remove_ptr;
185 struct r6040_descriptor *tx_insert_ptr;
186 struct r6040_descriptor *tx_remove_ptr;
Francois Romieu6c323102007-11-28 22:31:00 +0100187 struct r6040_descriptor *rx_ring;
188 struct r6040_descriptor *tx_ring;
189 dma_addr_t rx_ring_dma;
190 dma_addr_t tx_ring_dma;
Florian Fainelli49f26722012-01-04 08:59:33 +0000191 u16 tx_free_desc;
Florian Fainelli0db0cfc2012-04-11 07:18:37 +0000192 u16 mcr0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800193 struct net_device *dev;
Florian Fainelli38318612010-05-31 09:18:57 +0000194 struct mii_bus *mii_bus;
Sten Wang7a47dd72007-11-12 21:31:11 -0800195 struct napi_struct napi;
Sten Wang7a47dd72007-11-12 21:31:11 -0800196 void __iomem *base;
Florian Fainelli38318612010-05-31 09:18:57 +0000197 struct phy_device *phydev;
198 int old_link;
199 int old_duplex;
Sten Wang7a47dd72007-11-12 21:31:11 -0800200};
201
Florian Fainelli2154c7042010-08-08 10:08:44 +0000202static char version[] __devinitdata = DRV_NAME
Sten Wang7a47dd72007-11-12 21:31:11 -0800203 ": RDC R6040 NAPI net driver,"
Florian Fainelli9a48ce82009-01-08 11:00:52 -0800204 "version "DRV_VERSION " (" DRV_RELDATE ")";
Sten Wang7a47dd72007-11-12 21:31:11 -0800205
Sten Wang7a47dd72007-11-12 21:31:11 -0800206/* Read a word data from PHY Chip */
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200207static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800208{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000209 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800210 u16 cmd;
211
212 iowrite16(MDIO_READ + reg + (phy_addr << 8), ioaddr + MMDIO);
213 /* Wait for the read bit to be cleared */
214 while (limit--) {
215 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800216 if (!(cmd & MDIO_READ))
Sten Wang7a47dd72007-11-12 21:31:11 -0800217 break;
218 }
219
220 return ioread16(ioaddr + MMRD);
221}
222
223/* Write a word data from PHY Chip */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000224static void r6040_phy_write(void __iomem *ioaddr,
225 int phy_addr, int reg, u16 val)
Sten Wang7a47dd72007-11-12 21:31:11 -0800226{
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000227 int limit = MAC_DEF_TIMEOUT;
Sten Wang7a47dd72007-11-12 21:31:11 -0800228 u16 cmd;
229
230 iowrite16(val, ioaddr + MMWD);
231 /* Write the command to the MDIO bus */
232 iowrite16(MDIO_WRITE + reg + (phy_addr << 8), ioaddr + MMDIO);
233 /* Wait for the write bit to be cleared */
234 while (limit--) {
235 cmd = ioread16(ioaddr + MMDIO);
Joe Chou11e5e8f2008-12-22 19:38:17 -0800236 if (!(cmd & MDIO_WRITE))
Sten Wang7a47dd72007-11-12 21:31:11 -0800237 break;
238 }
239}
240
Florian Fainelli38318612010-05-31 09:18:57 +0000241static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
Sten Wang7a47dd72007-11-12 21:31:11 -0800242{
Florian Fainelli38318612010-05-31 09:18:57 +0000243 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800244 struct r6040_private *lp = netdev_priv(dev);
245 void __iomem *ioaddr = lp->base;
246
Florian Fainelli38318612010-05-31 09:18:57 +0000247 return r6040_phy_read(ioaddr, phy_addr, reg);
Sten Wang7a47dd72007-11-12 21:31:11 -0800248}
249
Florian Fainelli38318612010-05-31 09:18:57 +0000250static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
251 int reg, u16 value)
Sten Wang7a47dd72007-11-12 21:31:11 -0800252{
Florian Fainelli38318612010-05-31 09:18:57 +0000253 struct net_device *dev = bus->priv;
Sten Wang7a47dd72007-11-12 21:31:11 -0800254 struct r6040_private *lp = netdev_priv(dev);
255 void __iomem *ioaddr = lp->base;
256
Florian Fainelli38318612010-05-31 09:18:57 +0000257 r6040_phy_write(ioaddr, phy_addr, reg, value);
258
259 return 0;
260}
261
262static int r6040_mdiobus_reset(struct mii_bus *bus)
263{
264 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800265}
266
Florian Fainellib4f12552007-12-12 22:55:34 +0100267static void r6040_free_txbufs(struct net_device *dev)
268{
269 struct r6040_private *lp = netdev_priv(dev);
270 int i;
271
272 for (i = 0; i < TX_DCNT; i++) {
273 if (lp->tx_insert_ptr->skb_ptr) {
Al Viroed773b42008-03-16 22:43:06 +0000274 pci_unmap_single(lp->pdev,
275 le32_to_cpu(lp->tx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100276 MAX_BUF_SIZE, PCI_DMA_TODEVICE);
277 dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
Florian Fainelli3b060be2008-09-24 21:16:40 +0200278 lp->tx_insert_ptr->skb_ptr = NULL;
Florian Fainellib4f12552007-12-12 22:55:34 +0100279 }
280 lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
281 }
282}
283
284static void r6040_free_rxbufs(struct net_device *dev)
285{
286 struct r6040_private *lp = netdev_priv(dev);
287 int i;
288
289 for (i = 0; i < RX_DCNT; i++) {
290 if (lp->rx_insert_ptr->skb_ptr) {
Al Viroed773b42008-03-16 22:43:06 +0000291 pci_unmap_single(lp->pdev,
292 le32_to_cpu(lp->rx_insert_ptr->buf),
Florian Fainellib4f12552007-12-12 22:55:34 +0100293 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
294 dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
295 lp->rx_insert_ptr->skb_ptr = NULL;
296 }
297 lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
298 }
299}
300
Florian Fainellib4f12552007-12-12 22:55:34 +0100301static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
302 dma_addr_t desc_dma, int size)
303{
304 struct r6040_descriptor *desc = desc_ring;
305 dma_addr_t mapping = desc_dma;
306
307 while (size-- > 0) {
Julia Lawall3f6602a2008-06-23 23:12:31 +0200308 mapping += sizeof(*desc);
Florian Fainellib4f12552007-12-12 22:55:34 +0100309 desc->ndesc = cpu_to_le32(mapping);
310 desc->vndescp = desc + 1;
311 desc++;
312 }
313 desc--;
314 desc->ndesc = cpu_to_le32(desc_dma);
315 desc->vndescp = desc_ring;
316}
317
Florian Fainelli3d463412008-07-13 14:32:18 +0200318static void r6040_init_txbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100319{
320 struct r6040_private *lp = netdev_priv(dev);
Florian Fainellib4f12552007-12-12 22:55:34 +0100321
322 lp->tx_free_desc = TX_DCNT;
323
324 lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
325 r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
Florian Fainellib4f12552007-12-12 22:55:34 +0100326}
327
Florian Fainelli3d463412008-07-13 14:32:18 +0200328static int r6040_alloc_rxbufs(struct net_device *dev)
Florian Fainellib4f12552007-12-12 22:55:34 +0100329{
330 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200331 struct r6040_descriptor *desc;
332 struct sk_buff *skb;
333 int rc;
Florian Fainellib4f12552007-12-12 22:55:34 +0100334
335 lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
336 r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
337
Florian Fainelli3d463412008-07-13 14:32:18 +0200338 /* Allocate skbs for the rx descriptors */
339 desc = lp->rx_ring;
340 do {
341 skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
342 if (!skb) {
Florian Fainelli7d53b802010-04-07 21:39:27 +0000343 netdev_err(dev, "failed to alloc skb for rx\n");
Florian Fainelli3d463412008-07-13 14:32:18 +0200344 rc = -ENOMEM;
345 goto err_exit;
346 }
347 desc->skb_ptr = skb;
348 desc->buf = cpu_to_le32(pci_map_single(lp->pdev,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000349 desc->skb_ptr->data,
350 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200351 desc->status = DSC_OWNER_MAC;
Florian Fainelli3d463412008-07-13 14:32:18 +0200352 desc = desc->vndescp;
353 } while (desc != lp->rx_ring);
354
355 return 0;
356
357err_exit:
358 /* Deallocate all previously allocated skbs */
359 r6040_free_rxbufs(dev);
360 return rc;
Florian Fainellifec3a232008-07-13 14:29:20 +0200361}
Florian Fainellib4f12552007-12-12 22:55:34 +0100362
Florian Fainelli90f750a2012-04-11 07:18:36 +0000363static void r6040_reset_mac(struct r6040_private *lp)
Florian Fainellifec3a232008-07-13 14:29:20 +0200364{
Florian Fainellifec3a232008-07-13 14:29:20 +0200365 void __iomem *ioaddr = lp->base;
Florian Fainelli2fa15bb2012-04-11 07:18:38 +0000366 int limit = MAC_DEF_TIMEOUT;
Florian Fainellifec3a232008-07-13 14:29:20 +0200367 u16 cmd;
368
Florian Fainellifec3a232008-07-13 14:29:20 +0200369 iowrite16(MAC_RST, ioaddr + MCR1);
370 while (limit--) {
371 cmd = ioread16(ioaddr + MCR1);
Florian Fainelli58dbc692012-01-04 08:59:35 +0000372 if (cmd & MAC_RST)
Florian Fainellifec3a232008-07-13 14:29:20 +0200373 break;
374 }
Florian Fainelli90f750a2012-04-11 07:18:36 +0000375
Florian Fainellifec3a232008-07-13 14:29:20 +0200376 /* Reset internal state machine */
Florian Fainellie1477632012-01-04 08:59:36 +0000377 iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
Florian Fainellifec3a232008-07-13 14:29:20 +0200378 iowrite16(0, ioaddr + MAC_SM);
Florian Fainellic1d69932008-09-03 16:50:03 +0200379 mdelay(5);
Florian Fainelli90f750a2012-04-11 07:18:36 +0000380}
381
382static void r6040_init_mac_regs(struct net_device *dev)
383{
384 struct r6040_private *lp = netdev_priv(dev);
385 void __iomem *ioaddr = lp->base;
386
387 /* Mask Off Interrupt */
388 iowrite16(MSK_INT, ioaddr + MIER);
389
390 /* Reset RDC MAC */
391 r6040_reset_mac(lp);
Florian Fainellifec3a232008-07-13 14:29:20 +0200392
393 /* MAC Bus Control Register */
394 iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
395
396 /* Buffer Size Register */
397 iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
398
399 /* Write TX ring start address */
400 iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
401 iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
402
403 /* Write RX ring start address */
Florian Fainellib4f12552007-12-12 22:55:34 +0100404 iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
405 iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
Florian Fainellifec3a232008-07-13 14:29:20 +0200406
407 /* Set interrupt waiting time and packet numbers */
Florian Fainelli31718de2008-07-13 14:35:00 +0200408 iowrite16(0, ioaddr + MT_ICR);
409 iowrite16(0, ioaddr + MR_ICR);
Florian Fainellifec3a232008-07-13 14:29:20 +0200410
411 /* Enable interrupts */
412 iowrite16(INT_MASK, ioaddr + MIER);
413
414 /* Enable TX and RX */
Florian Fainelli4e16d6e2012-01-04 08:59:34 +0000415 iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
Florian Fainellifec3a232008-07-13 14:29:20 +0200416
417 /* Let TX poll the descriptors
418 * we may got called by r6040_tx_timeout which has left
419 * some unsent tx buffers */
420 iowrite16(0x01, ioaddr + MTPR);
Florian Fainellib4f12552007-12-12 22:55:34 +0100421}
Sten Wang7a47dd72007-11-12 21:31:11 -0800422
Florian Fainelli106adf32007-12-12 23:01:33 +0100423static void r6040_tx_timeout(struct net_device *dev)
424{
425 struct r6040_private *priv = netdev_priv(dev);
426 void __iomem *ioaddr = priv->base;
427
Florian Fainelli7d53b802010-04-07 21:39:27 +0000428 netdev_warn(dev, "transmit timed out, int enable %4.4x "
Florian Fainelli38318612010-05-31 09:18:57 +0000429 "status %4.4x\n",
Florian Fainelli7d53b802010-04-07 21:39:27 +0000430 ioread16(ioaddr + MIER),
Florian Fainelli38318612010-05-31 09:18:57 +0000431 ioread16(ioaddr + MISR));
Florian Fainelli106adf32007-12-12 23:01:33 +0100432
Florian Fainelli106adf32007-12-12 23:01:33 +0100433 dev->stats.tx_errors++;
Florian Fainellifec3a232008-07-13 14:29:20 +0200434
435 /* Reset MAC and re-init all registers */
436 r6040_init_mac_regs(dev);
Florian Fainelli106adf32007-12-12 23:01:33 +0100437}
438
Sten Wang7a47dd72007-11-12 21:31:11 -0800439static struct net_device_stats *r6040_get_stats(struct net_device *dev)
440{
441 struct r6040_private *priv = netdev_priv(dev);
442 void __iomem *ioaddr = priv->base;
443 unsigned long flags;
444
445 spin_lock_irqsave(&priv->lock, flags);
Florian Fainellid248fd72007-12-12 22:34:55 +0100446 dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
447 dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800448 spin_unlock_irqrestore(&priv->lock, flags);
449
Florian Fainellid248fd72007-12-12 22:34:55 +0100450 return &dev->stats;
Sten Wang7a47dd72007-11-12 21:31:11 -0800451}
452
453/* Stop RDC MAC and Free the allocated resource */
454static void r6040_down(struct net_device *dev)
455{
456 struct r6040_private *lp = netdev_priv(dev);
457 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800458 u16 *adrp;
Sten Wang7a47dd72007-11-12 21:31:11 -0800459
460 /* Stop MAC */
461 iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000462
463 /* Reset RDC MAC */
464 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800465
466 /* Restore MAC Address to MIDx */
467 adrp = (u16 *) dev->dev_addr;
468 iowrite16(adrp[0], ioaddr + MID_0L);
469 iowrite16(adrp[1], ioaddr + MID_0M);
470 iowrite16(adrp[2], ioaddr + MID_0H);
Florian Fainelli06e92c32011-10-06 23:36:22 +0000471
472 phy_stop(lp->phydev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800473}
474
Francois Romieu5ac5d612007-11-28 23:02:33 +0100475static int r6040_close(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800476{
477 struct r6040_private *lp = netdev_priv(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800478 struct pci_dev *pdev = lp->pdev;
Sten Wang7a47dd72007-11-12 21:31:11 -0800479
Sten Wang7a47dd72007-11-12 21:31:11 -0800480 spin_lock_irq(&lp->lock);
Florian Fainelli129cf9a2008-07-13 14:32:45 +0200481 napi_disable(&lp->napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800482 netif_stop_queue(dev);
483 r6040_down(dev);
Florian Fainelli58854c62009-01-09 23:19:26 -0800484
485 free_irq(dev->irq, dev);
486
487 /* Free RX buffer */
488 r6040_free_rxbufs(dev);
489
490 /* Free TX buffer */
491 r6040_free_txbufs(dev);
492
Sten Wang7a47dd72007-11-12 21:31:11 -0800493 spin_unlock_irq(&lp->lock);
494
Florian Fainelli58854c62009-01-09 23:19:26 -0800495 /* Free Descriptor memory */
496 if (lp->rx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000497 pci_free_consistent(pdev,
498 RX_DESC_SIZE, lp->rx_ring, lp->rx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000499 lp->rx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800500 }
501
502 if (lp->tx_ring) {
Florian Fainelli2154c7042010-08-08 10:08:44 +0000503 pci_free_consistent(pdev,
504 TX_DESC_SIZE, lp->tx_ring, lp->tx_ring_dma);
Hannes Eder5b5103e2009-02-14 11:14:04 +0000505 lp->tx_ring = NULL;
Florian Fainelli58854c62009-01-09 23:19:26 -0800506 }
507
Sten Wang7a47dd72007-11-12 21:31:11 -0800508 return 0;
509}
510
Sten Wang7a47dd72007-11-12 21:31:11 -0800511static int r6040_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
512{
513 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800514
Florian Fainelli38318612010-05-31 09:18:57 +0000515 if (!lp->phydev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800516 return -EINVAL;
Florian Fainelli38318612010-05-31 09:18:57 +0000517
David S. Miller4cfa5802010-07-21 21:10:49 -0700518 return phy_mii_ioctl(lp->phydev, rq, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800519}
520
521static int r6040_rx(struct net_device *dev, int limit)
522{
523 struct r6040_private *priv = netdev_priv(dev);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200524 struct r6040_descriptor *descptr = priv->rx_remove_ptr;
525 struct sk_buff *skb_ptr, *new_skb;
526 int count = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800527 u16 err;
528
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200529 /* Limit not reached and the descriptor belongs to the CPU */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200530 while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200531 /* Read the descriptor status */
532 err = descptr->status;
533 /* Global error status set */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200534 if (err & DSC_RX_ERR) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200535 /* RX dribble */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200536 if (err & DSC_RX_ERR_DRI)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200537 dev->stats.rx_frame_errors++;
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300538 /* Buffer length exceeded */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200539 if (err & DSC_RX_ERR_BUF)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200540 dev->stats.rx_length_errors++;
541 /* Packet too long */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200542 if (err & DSC_RX_ERR_LONG)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200543 dev->stats.rx_length_errors++;
544 /* Packet < 64 bytes */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200545 if (err & DSC_RX_ERR_RUNT)
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200546 dev->stats.rx_length_errors++;
547 /* CRC error */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200548 if (err & DSC_RX_ERR_CRC) {
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200549 spin_lock(&priv->lock);
550 dev->stats.rx_crc_errors++;
551 spin_unlock(&priv->lock);
Sten Wang7a47dd72007-11-12 21:31:11 -0800552 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200553 goto next_descr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800554 }
Florian Fainelli2154c7042010-08-08 10:08:44 +0000555
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200556 /* Packet successfully received */
557 new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
558 if (!new_skb) {
559 dev->stats.rx_dropped++;
560 goto next_descr;
561 }
562 skb_ptr = descptr->skb_ptr;
563 skb_ptr->dev = priv->dev;
Florian Fainelli2154c7042010-08-08 10:08:44 +0000564
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200565 /* Do not count the CRC */
566 skb_put(skb_ptr, descptr->len - 4);
567 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
568 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE);
569 skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
Florian Fainelli2154c7042010-08-08 10:08:44 +0000570
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200571 /* Send to upper layer */
572 netif_receive_skb(skb_ptr);
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200573 dev->stats.rx_packets++;
574 dev->stats.rx_bytes += descptr->len - 4;
575
576 /* put new skb into descriptor */
577 descptr->skb_ptr = new_skb;
578 descptr->buf = cpu_to_le32(pci_map_single(priv->pdev,
579 descptr->skb_ptr->data,
580 MAX_BUF_SIZE, PCI_DMA_FROMDEVICE));
581
582next_descr:
583 /* put the descriptor back to the MAC */
Florian Fainelli32f565d2008-07-13 14:34:15 +0200584 descptr->status = DSC_OWNER_MAC;
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200585 descptr = descptr->vndescp;
586 count++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800587 }
Florian Fainelli9ca28dc2008-07-13 14:33:36 +0200588 priv->rx_remove_ptr = descptr;
Sten Wang7a47dd72007-11-12 21:31:11 -0800589
590 return count;
591}
592
593static void r6040_tx(struct net_device *dev)
594{
595 struct r6040_private *priv = netdev_priv(dev);
596 struct r6040_descriptor *descptr;
597 void __iomem *ioaddr = priv->base;
598 struct sk_buff *skb_ptr;
599 u16 err;
600
601 spin_lock(&priv->lock);
602 descptr = priv->tx_remove_ptr;
603 while (priv->tx_free_desc < TX_DCNT) {
604 /* Check for errors */
605 err = ioread16(ioaddr + MLSR);
606
Florian Fainellid248fd72007-12-12 22:34:55 +0100607 if (err & 0x0200)
Florian Fainelli3440ecc2012-04-11 07:18:39 +0000608 dev->stats.tx_fifo_errors++;
Florian Fainellid248fd72007-12-12 22:34:55 +0100609 if (err & (0x2000 | 0x4000))
610 dev->stats.tx_carrier_errors++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800611
Florian Fainelli32f565d2008-07-13 14:34:15 +0200612 if (descptr->status & DSC_OWNER_MAC)
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100613 break; /* Not complete */
Sten Wang7a47dd72007-11-12 21:31:11 -0800614 skb_ptr = descptr->skb_ptr;
Al Viroed773b42008-03-16 22:43:06 +0000615 pci_unmap_single(priv->pdev, le32_to_cpu(descptr->buf),
Sten Wang7a47dd72007-11-12 21:31:11 -0800616 skb_ptr->len, PCI_DMA_TODEVICE);
617 /* Free buffer */
618 dev_kfree_skb_irq(skb_ptr);
619 descptr->skb_ptr = NULL;
620 /* To next descriptor */
621 descptr = descptr->vndescp;
622 priv->tx_free_desc++;
623 }
624 priv->tx_remove_ptr = descptr;
625
626 if (priv->tx_free_desc)
627 netif_wake_queue(dev);
628 spin_unlock(&priv->lock);
629}
630
631static int r6040_poll(struct napi_struct *napi, int budget)
632{
633 struct r6040_private *priv =
634 container_of(napi, struct r6040_private, napi);
635 struct net_device *dev = priv->dev;
636 void __iomem *ioaddr = priv->base;
637 int work_done;
638
639 work_done = r6040_rx(dev, budget);
640
641 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -0800642 napi_complete(napi);
Sten Wang7a47dd72007-11-12 21:31:11 -0800643 /* Enable RX interrupt */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200644 iowrite16(ioread16(ioaddr + MIER) | RX_INTS, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800645 }
646 return work_done;
647}
648
649/* The RDC interrupt handler. */
650static irqreturn_t r6040_interrupt(int irq, void *dev_id)
651{
652 struct net_device *dev = dev_id;
653 struct r6040_private *lp = netdev_priv(dev);
654 void __iomem *ioaddr = lp->base;
Joe Chou3e7c4692008-12-22 19:40:02 -0800655 u16 misr, status;
Sten Wang7a47dd72007-11-12 21:31:11 -0800656
Joe Chou3e7c4692008-12-22 19:40:02 -0800657 /* Save MIER */
658 misr = ioread16(ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800659 /* Mask off RDC MAC interrupt */
660 iowrite16(MSK_INT, ioaddr + MIER);
661 /* Read MISR status and clear */
662 status = ioread16(ioaddr + MISR);
663
Florian Fainelli35976d42009-07-08 03:05:14 +0000664 if (status == 0x0000 || status == 0xffff) {
665 /* Restore RDC MAC interrupt */
666 iowrite16(misr, ioaddr + MIER);
Sten Wang7a47dd72007-11-12 21:31:11 -0800667 return IRQ_NONE;
Florian Fainelli35976d42009-07-08 03:05:14 +0000668 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800669
670 /* RX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200671 if (status & RX_INTS) {
672 if (status & RX_NO_DESC) {
673 /* RX descriptor unavailable */
674 dev->stats.rx_dropped++;
675 dev->stats.rx_missed_errors++;
676 }
677 if (status & RX_FIFO_FULL)
678 dev->stats.rx_fifo_errors++;
679
Michael Thalmeier0d9b6e72011-07-15 01:28:26 +0000680 if (likely(napi_schedule_prep(&lp->napi))) {
681 /* Mask off RX interrupt */
682 misr &= ~RX_INTS;
683 __napi_schedule(&lp->napi);
684 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800685 }
686
687 /* TX interrupt request */
Florian Fainellie24ddf32008-07-13 14:35:32 +0200688 if (status & TX_INTS)
Sten Wang7a47dd72007-11-12 21:31:11 -0800689 r6040_tx(dev);
690
Joe Chou3e7c4692008-12-22 19:40:02 -0800691 /* Restore RDC MAC interrupt */
692 iowrite16(misr, ioaddr + MIER);
693
Florian Fainelliec6d2d42007-12-12 23:13:15 +0100694 return IRQ_HANDLED;
Sten Wang7a47dd72007-11-12 21:31:11 -0800695}
696
697#ifdef CONFIG_NET_POLL_CONTROLLER
698static void r6040_poll_controller(struct net_device *dev)
699{
700 disable_irq(dev->irq);
Francois Romieu5ac5d612007-11-28 23:02:33 +0100701 r6040_interrupt(dev->irq, dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800702 enable_irq(dev->irq);
703}
704#endif
705
Sten Wang7a47dd72007-11-12 21:31:11 -0800706/* Init RDC MAC */
Florian Fainelli3d463412008-07-13 14:32:18 +0200707static int r6040_up(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800708{
709 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800710 void __iomem *ioaddr = lp->base;
Florian Fainelli3d463412008-07-13 14:32:18 +0200711 int ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800712
Florian Fainellib4f12552007-12-12 22:55:34 +0100713 /* Initialise and alloc RX/TX buffers */
Florian Fainelli3d463412008-07-13 14:32:18 +0200714 r6040_init_txbufs(dev);
715 ret = r6040_alloc_rxbufs(dev);
716 if (ret)
717 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800718
Sten Wang7a47dd72007-11-12 21:31:11 -0800719 /* improve performance (by RDC guys) */
Florian Fainelli2154c7042010-08-08 10:08:44 +0000720 r6040_phy_write(ioaddr, 30, 17,
721 (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
722 r6040_phy_write(ioaddr, 30, 17,
723 ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
Florian Fainellic6e69bb2008-07-13 13:39:32 +0200724 r6040_phy_write(ioaddr, 0, 19, 0x0000);
725 r6040_phy_write(ioaddr, 0, 30, 0x01F0);
Sten Wang7a47dd72007-11-12 21:31:11 -0800726
Florian Fainellifec3a232008-07-13 14:29:20 +0200727 /* Initialize all MAC registers */
728 r6040_init_mac_regs(dev);
Florian Fainelli3d463412008-07-13 14:32:18 +0200729
Florian Fainelli06e92c32011-10-06 23:36:22 +0000730 phy_start(lp->phydev);
731
Florian Fainelli3d463412008-07-13 14:32:18 +0200732 return 0;
Sten Wang7a47dd72007-11-12 21:31:11 -0800733}
734
Sten Wang7a47dd72007-11-12 21:31:11 -0800735
736/* Read/set MAC address routines */
737static void r6040_mac_address(struct net_device *dev)
738{
739 struct r6040_private *lp = netdev_priv(dev);
740 void __iomem *ioaddr = lp->base;
741 u16 *adrp;
742
Florian Fainelli48529682012-01-04 08:59:38 +0000743 /* Reset MAC */
Florian Fainelli90f750a2012-04-11 07:18:36 +0000744 r6040_reset_mac(lp);
Sten Wang7a47dd72007-11-12 21:31:11 -0800745
746 /* Restore MAC Address */
747 adrp = (u16 *) dev->dev_addr;
748 iowrite16(adrp[0], ioaddr + MID_0L);
749 iowrite16(adrp[1], ioaddr + MID_0M);
750 iowrite16(adrp[2], ioaddr + MID_0H);
Otavio Salvador42099d72010-09-26 19:58:07 -0700751
752 /* Store MAC Address in perm_addr */
753 memcpy(dev->perm_addr, dev->dev_addr, ETH_ALEN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800754}
755
Francois Romieu5ac5d612007-11-28 23:02:33 +0100756static int r6040_open(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800757{
Francois Romieu5ac5d612007-11-28 23:02:33 +0100758 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800759 int ret;
760
761 /* Request IRQ and Register interrupt handler */
Julia Lawall91dcbf32009-11-18 08:23:00 +0000762 ret = request_irq(dev->irq, r6040_interrupt,
Sten Wang7a47dd72007-11-12 21:31:11 -0800763 IRQF_SHARED, dev->name, dev);
764 if (ret)
Denis Kirjanovced1de42010-08-24 23:57:55 +0000765 goto out;
Sten Wang7a47dd72007-11-12 21:31:11 -0800766
767 /* Set MAC address */
768 r6040_mac_address(dev);
769
770 /* Allocate Descriptor memory */
Francois Romieu6c323102007-11-28 22:31:00 +0100771 lp->rx_ring =
772 pci_alloc_consistent(lp->pdev, RX_DESC_SIZE, &lp->rx_ring_dma);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000773 if (!lp->rx_ring) {
774 ret = -ENOMEM;
775 goto err_free_irq;
776 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800777
Francois Romieu6c323102007-11-28 22:31:00 +0100778 lp->tx_ring =
779 pci_alloc_consistent(lp->pdev, TX_DESC_SIZE, &lp->tx_ring_dma);
780 if (!lp->tx_ring) {
Denis Kirjanovced1de42010-08-24 23:57:55 +0000781 ret = -ENOMEM;
782 goto err_free_rx_ring;
Francois Romieu6c323102007-11-28 22:31:00 +0100783 }
784
Florian Fainelli3d463412008-07-13 14:32:18 +0200785 ret = r6040_up(dev);
Denis Kirjanovced1de42010-08-24 23:57:55 +0000786 if (ret)
787 goto err_free_tx_ring;
Sten Wang7a47dd72007-11-12 21:31:11 -0800788
789 napi_enable(&lp->napi);
790 netif_start_queue(dev);
791
Sten Wang7a47dd72007-11-12 21:31:11 -0800792 return 0;
Denis Kirjanovced1de42010-08-24 23:57:55 +0000793
794err_free_tx_ring:
795 pci_free_consistent(lp->pdev, TX_DESC_SIZE, lp->tx_ring,
796 lp->tx_ring_dma);
797err_free_rx_ring:
798 pci_free_consistent(lp->pdev, RX_DESC_SIZE, lp->rx_ring,
799 lp->rx_ring_dma);
800err_free_irq:
801 free_irq(dev->irq, dev);
802out:
803 return ret;
Sten Wang7a47dd72007-11-12 21:31:11 -0800804}
805
Stephen Hemminger613573252009-08-31 19:50:58 +0000806static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
807 struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800808{
809 struct r6040_private *lp = netdev_priv(dev);
810 struct r6040_descriptor *descptr;
811 void __iomem *ioaddr = lp->base;
812 unsigned long flags;
Sten Wang7a47dd72007-11-12 21:31:11 -0800813
814 /* Critical Section */
815 spin_lock_irqsave(&lp->lock, flags);
816
817 /* TX resource check */
818 if (!lp->tx_free_desc) {
819 spin_unlock_irqrestore(&lp->lock, flags);
Jeff Garzik092427b2007-11-23 21:49:27 -0500820 netif_stop_queue(dev);
Florian Fainelli7d53b802010-04-07 21:39:27 +0000821 netdev_err(dev, ": no tx descriptor\n");
Stephen Hemminger613573252009-08-31 19:50:58 +0000822 return NETDEV_TX_BUSY;
Sten Wang7a47dd72007-11-12 21:31:11 -0800823 }
824
825 /* Statistic Counter */
826 dev->stats.tx_packets++;
827 dev->stats.tx_bytes += skb->len;
828 /* Set TX descriptor & Transmit it */
829 lp->tx_free_desc--;
830 descptr = lp->tx_insert_ptr;
831 if (skb->len < MISR)
832 descptr->len = MISR;
833 else
834 descptr->len = skb->len;
835
836 descptr->skb_ptr = skb;
837 descptr->buf = cpu_to_le32(pci_map_single(lp->pdev,
838 skb->data, skb->len, PCI_DMA_TODEVICE));
Florian Fainelli32f565d2008-07-13 14:34:15 +0200839 descptr->status = DSC_OWNER_MAC;
Richard Cochran2aa8f4c2011-06-19 03:31:42 +0000840
841 skb_tx_timestamp(skb);
842
Sten Wang7a47dd72007-11-12 21:31:11 -0800843 /* Trigger the MAC to check the TX descriptor */
844 iowrite16(0x01, ioaddr + MTPR);
845 lp->tx_insert_ptr = descptr->vndescp;
846
847 /* If no tx resource, stop */
848 if (!lp->tx_free_desc)
849 netif_stop_queue(dev);
850
Sten Wang7a47dd72007-11-12 21:31:11 -0800851 spin_unlock_irqrestore(&lp->lock, flags);
Stephen Hemminger613573252009-08-31 19:50:58 +0000852
853 return NETDEV_TX_OK;
Sten Wang7a47dd72007-11-12 21:31:11 -0800854}
855
Francois Romieu5ac5d612007-11-28 23:02:33 +0100856static void r6040_multicast_list(struct net_device *dev)
Sten Wang7a47dd72007-11-12 21:31:11 -0800857{
858 struct r6040_private *lp = netdev_priv(dev);
859 void __iomem *ioaddr = lp->base;
Sten Wang7a47dd72007-11-12 21:31:11 -0800860 unsigned long flags;
Jiri Pirko22bedad2010-04-01 21:22:57 +0000861 struct netdev_hw_addr *ha;
Sten Wang7a47dd72007-11-12 21:31:11 -0800862 int i;
Shawn Linc60c9c72011-03-07 00:09:40 +0000863 u16 *adrp;
864 u16 hash_table[4] = { 0 };
Sten Wang7a47dd72007-11-12 21:31:11 -0800865
Shawn Linc60c9c72011-03-07 00:09:40 +0000866 spin_lock_irqsave(&lp->lock, flags);
867
868 /* Keep our MAC Address */
Sten Wang7a47dd72007-11-12 21:31:11 -0800869 adrp = (u16 *)dev->dev_addr;
870 iowrite16(adrp[0], ioaddr + MID_0L);
871 iowrite16(adrp[1], ioaddr + MID_0M);
872 iowrite16(adrp[2], ioaddr + MID_0H);
873
Sten Wang7a47dd72007-11-12 21:31:11 -0800874 /* Clear AMCP & PROM bits */
Shawn Linc60c9c72011-03-07 00:09:40 +0000875 lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
Sten Wang7a47dd72007-11-12 21:31:11 -0800876
Shawn Linc60c9c72011-03-07 00:09:40 +0000877 /* Promiscuous mode */
878 if (dev->flags & IFF_PROMISC)
879 lp->mcr0 |= MCR0_PROMISC;
Sten Wang7a47dd72007-11-12 21:31:11 -0800880
Shawn Linc60c9c72011-03-07 00:09:40 +0000881 /* Enable multicast hash table function to
882 * receive all multicast packets. */
883 else if (dev->flags & IFF_ALLMULTI) {
884 lp->mcr0 |= MCR0_HASH_EN;
885
886 for (i = 0; i < MCAST_MAX ; i++) {
887 iowrite16(0, ioaddr + MID_1L + 8 * i);
888 iowrite16(0, ioaddr + MID_1M + 8 * i);
889 iowrite16(0, ioaddr + MID_1H + 8 * i);
890 }
Sten Wang7a47dd72007-11-12 21:31:11 -0800891
892 for (i = 0; i < 4; i++)
Shawn Linc60c9c72011-03-07 00:09:40 +0000893 hash_table[i] = 0xffff;
894 }
895 /* Use internal multicast address registers if the number of
896 * multicast addresses is not greater than MCAST_MAX. */
897 else if (netdev_mc_count(dev) <= MCAST_MAX) {
898 i = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +0000899 netdev_for_each_mc_addr(ha, dev) {
Shawn Linc60c9c72011-03-07 00:09:40 +0000900 u16 *adrp = (u16 *) ha->addr;
901 iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
902 iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
903 iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
904 i++;
Sten Wang7a47dd72007-11-12 21:31:11 -0800905 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000906 while (i < MCAST_MAX) {
907 iowrite16(0, ioaddr + MID_1L + 8 * i);
908 iowrite16(0, ioaddr + MID_1M + 8 * i);
909 iowrite16(0, ioaddr + MID_1H + 8 * i);
910 i++;
911 }
912 }
913 /* Otherwise, Enable multicast hash table function. */
914 else {
915 u32 crc;
916
917 lp->mcr0 |= MCR0_HASH_EN;
918
919 for (i = 0; i < MCAST_MAX ; i++) {
920 iowrite16(0, ioaddr + MID_1L + 8 * i);
921 iowrite16(0, ioaddr + MID_1M + 8 * i);
922 iowrite16(0, ioaddr + MID_1H + 8 * i);
923 }
924
925 /* Build multicast hash table */
926 netdev_for_each_mc_addr(ha, dev) {
927 u8 *addrs = ha->addr;
928
929 crc = ether_crc(ETH_ALEN, addrs);
930 crc >>= 26;
931 hash_table[crc >> 4] |= 1 << (crc & 0xf);
932 }
933 }
934
935 iowrite16(lp->mcr0, ioaddr + MCR0);
936
937 /* Fill the MAC hash tables with their values */
Florian Fainellibbc13ab2011-11-16 06:00:08 +0000938 if (lp->mcr0 & MCR0_HASH_EN) {
Sten Wang7a47dd72007-11-12 21:31:11 -0800939 iowrite16(hash_table[0], ioaddr + MAR0);
940 iowrite16(hash_table[1], ioaddr + MAR1);
941 iowrite16(hash_table[2], ioaddr + MAR2);
942 iowrite16(hash_table[3], ioaddr + MAR3);
943 }
Shawn Linc60c9c72011-03-07 00:09:40 +0000944
945 spin_unlock_irqrestore(&lp->lock, flags);
Sten Wang7a47dd72007-11-12 21:31:11 -0800946}
947
948static void netdev_get_drvinfo(struct net_device *dev,
949 struct ethtool_drvinfo *info)
950{
951 struct r6040_private *rp = netdev_priv(dev);
952
953 strcpy(info->driver, DRV_NAME);
954 strcpy(info->version, DRV_VERSION);
955 strcpy(info->bus_info, pci_name(rp->pdev));
956}
957
958static int netdev_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
959{
960 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800961
Florian Fainelli38318612010-05-31 09:18:57 +0000962 return phy_ethtool_gset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800963}
964
965static int netdev_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
966{
967 struct r6040_private *rp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -0800968
Florian Fainelli38318612010-05-31 09:18:57 +0000969 return phy_ethtool_sset(rp->phydev, cmd);
Sten Wang7a47dd72007-11-12 21:31:11 -0800970}
971
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800972static const struct ethtool_ops netdev_ethtool_ops = {
Sten Wang7a47dd72007-11-12 21:31:11 -0800973 .get_drvinfo = netdev_get_drvinfo,
974 .get_settings = netdev_get_settings,
975 .set_settings = netdev_set_settings,
Florian Fainelli38318612010-05-31 09:18:57 +0000976 .get_link = ethtool_op_get_link,
Richard Cochrand88e1022012-04-03 22:59:34 +0000977 .get_ts_info = ethtool_op_get_ts_info,
Sten Wang7a47dd72007-11-12 21:31:11 -0800978};
979
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800980static const struct net_device_ops r6040_netdev_ops = {
981 .ndo_open = r6040_open,
982 .ndo_stop = r6040_close,
983 .ndo_start_xmit = r6040_start_xmit,
984 .ndo_get_stats = r6040_get_stats,
Jiri Pirkoafc4b132011-08-16 06:29:01 +0000985 .ndo_set_rx_mode = r6040_multicast_list,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800986 .ndo_change_mtu = eth_change_mtu,
987 .ndo_validate_addr = eth_validate_addr,
Florian Fainelli2154c7042010-08-08 10:08:44 +0000988 .ndo_set_mac_address = eth_mac_addr,
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -0800989 .ndo_do_ioctl = r6040_ioctl,
990 .ndo_tx_timeout = r6040_tx_timeout,
991#ifdef CONFIG_NET_POLL_CONTROLLER
992 .ndo_poll_controller = r6040_poll_controller,
993#endif
994};
995
Florian Fainelli38318612010-05-31 09:18:57 +0000996static void r6040_adjust_link(struct net_device *dev)
997{
998 struct r6040_private *lp = netdev_priv(dev);
999 struct phy_device *phydev = lp->phydev;
1000 int status_changed = 0;
1001 void __iomem *ioaddr = lp->base;
1002
1003 BUG_ON(!phydev);
1004
1005 if (lp->old_link != phydev->link) {
1006 status_changed = 1;
1007 lp->old_link = phydev->link;
1008 }
1009
1010 /* reflect duplex change */
1011 if (phydev->link && (lp->old_duplex != phydev->duplex)) {
Florian Fainelli4e16d6e2012-01-04 08:59:34 +00001012 lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
Florian Fainelli38318612010-05-31 09:18:57 +00001013 iowrite16(lp->mcr0, ioaddr);
1014
1015 status_changed = 1;
1016 lp->old_duplex = phydev->duplex;
1017 }
1018
1019 if (status_changed) {
1020 pr_info("%s: link %s", dev->name, phydev->link ?
1021 "UP" : "DOWN");
1022 if (phydev->link)
1023 pr_cont(" - %d/%s", phydev->speed,
1024 DUPLEX_FULL == phydev->duplex ? "full" : "half");
1025 pr_cont("\n");
1026 }
1027}
1028
1029static int r6040_mii_probe(struct net_device *dev)
1030{
1031 struct r6040_private *lp = netdev_priv(dev);
1032 struct phy_device *phydev = NULL;
1033
1034 phydev = phy_find_first(lp->mii_bus);
1035 if (!phydev) {
1036 dev_err(&lp->pdev->dev, "no PHY found\n");
1037 return -ENODEV;
1038 }
1039
1040 phydev = phy_connect(dev, dev_name(&phydev->dev), &r6040_adjust_link,
1041 0, PHY_INTERFACE_MODE_MII);
1042
1043 if (IS_ERR(phydev)) {
1044 dev_err(&lp->pdev->dev, "could not attach to PHY\n");
1045 return PTR_ERR(phydev);
1046 }
1047
1048 /* mask with MAC supported features */
1049 phydev->supported &= (SUPPORTED_10baseT_Half
1050 | SUPPORTED_10baseT_Full
1051 | SUPPORTED_100baseT_Half
1052 | SUPPORTED_100baseT_Full
1053 | SUPPORTED_Autoneg
1054 | SUPPORTED_MII
1055 | SUPPORTED_TP);
1056
1057 phydev->advertising = phydev->supported;
1058 lp->phydev = phydev;
1059 lp->old_link = 0;
1060 lp->old_duplex = -1;
1061
1062 dev_info(&lp->pdev->dev, "attached PHY driver [%s] "
1063 "(mii_bus:phy_addr=%s)\n",
1064 phydev->drv->name, dev_name(&phydev->dev));
1065
1066 return 0;
1067}
1068
Sten Wang7a47dd72007-11-12 21:31:11 -08001069static int __devinit r6040_init_one(struct pci_dev *pdev,
1070 const struct pci_device_id *ent)
1071{
1072 struct net_device *dev;
1073 struct r6040_private *lp;
1074 void __iomem *ioaddr;
1075 int err, io_size = R6040_IO_SIZE;
1076 static int card_idx = -1;
1077 int bar = 0;
Sten Wang7a47dd72007-11-12 21:31:11 -08001078 u16 *adrp;
Florian Fainelli38318612010-05-31 09:18:57 +00001079 int i;
Sten Wang7a47dd72007-11-12 21:31:11 -08001080
Florian Fainelli2154c7042010-08-08 10:08:44 +00001081 pr_info("%s\n", version);
Sten Wang7a47dd72007-11-12 21:31:11 -08001082
1083 err = pci_enable_device(pdev);
1084 if (err)
Florian Fainellib0e45392008-07-21 12:32:29 +02001085 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001086
1087 /* this should always be supported */
Yang Hongyang284901a2009-04-06 19:01:15 -07001088 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001089 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001090 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Sten Wang7a47dd72007-11-12 21:31:11 -08001091 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001092 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001093 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001094 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Florian Fainellib0e45392008-07-21 12:32:29 +02001095 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001096 dev_err(&pdev->dev, "32-bit PCI DMA addresses"
Jeff Garzik092427b2007-11-23 21:49:27 -05001097 "not supported by the card\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001098 goto err_out;
Jeff Garzik092427b2007-11-23 21:49:27 -05001099 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001100
1101 /* IO Size check */
Michael Opdenacker6f5bec12009-06-24 21:05:09 +00001102 if (pci_resource_len(pdev, bar) < io_size) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001103 dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001104 err = -EIO;
1105 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001106 }
1107
Sten Wang7a47dd72007-11-12 21:31:11 -08001108 pci_set_master(pdev);
1109
1110 dev = alloc_etherdev(sizeof(struct r6040_private));
1111 if (!dev) {
Florian Fainellib0e45392008-07-21 12:32:29 +02001112 err = -ENOMEM;
1113 goto err_out;
Sten Wang7a47dd72007-11-12 21:31:11 -08001114 }
1115 SET_NETDEV_DEV(dev, &pdev->dev);
1116 lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001117
Florian Fainellib0e45392008-07-21 12:32:29 +02001118 err = pci_request_regions(pdev, DRV_NAME);
1119
1120 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001121 dev_err(&pdev->dev, "Failed to request PCI regions\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001122 goto err_out_free_dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001123 }
1124
1125 ioaddr = pci_iomap(pdev, bar, io_size);
1126 if (!ioaddr) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001127 dev_err(&pdev->dev, "ioremap failed for device\n");
Florian Fainellib0e45392008-07-21 12:32:29 +02001128 err = -EIO;
1129 goto err_out_free_res;
Sten Wang7a47dd72007-11-12 21:31:11 -08001130 }
Florian Fainelli84314bf2009-01-08 11:01:58 -08001131 /* If PHY status change register is still set to zero it means the
1132 * bootloader didn't initialize it */
1133 if (ioread16(ioaddr + PHY_CC) == 0)
1134 iowrite16(0x9f07, ioaddr + PHY_CC);
Sten Wang7a47dd72007-11-12 21:31:11 -08001135
1136 /* Init system & device */
Sten Wang7a47dd72007-11-12 21:31:11 -08001137 lp->base = ioaddr;
1138 dev->irq = pdev->irq;
1139
1140 spin_lock_init(&lp->lock);
1141 pci_set_drvdata(pdev, dev);
1142
1143 /* Set MAC address */
1144 card_idx++;
1145
1146 adrp = (u16 *)dev->dev_addr;
1147 adrp[0] = ioread16(ioaddr + MID_0L);
1148 adrp[1] = ioread16(ioaddr + MID_0M);
1149 adrp[2] = ioread16(ioaddr + MID_0H);
1150
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001151 /* Some bootloader/BIOSes do not initialize
1152 * MAC address, warn about that */
Florian Fainelli9f113612009-01-08 15:04:45 +00001153 if (!(adrp[0] || adrp[1] || adrp[2])) {
Florian Fainelli2154c7042010-08-08 10:08:44 +00001154 netdev_warn(dev, "MAC address not initialized, "
1155 "generating random\n");
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001156 eth_hw_addr_random(dev);
Florian Fainelli9f113612009-01-08 15:04:45 +00001157 }
Florian Fainelli1d2b1a72009-01-08 11:02:30 -08001158
Sten Wang7a47dd72007-11-12 21:31:11 -08001159 /* Link new device into r6040_root_dev */
1160 lp->pdev = pdev;
Florian Fainelli129cf9a2008-07-13 14:32:45 +02001161 lp->dev = dev;
Sten Wang7a47dd72007-11-12 21:31:11 -08001162
1163 /* Init RDC private data */
Cesar Eduardo Barros77e1e432012-01-07 05:13:17 +00001164 lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
Sten Wang7a47dd72007-11-12 21:31:11 -08001165
1166 /* The RDC-specific entries in the device structure. */
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001167 dev->netdev_ops = &r6040_netdev_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001168 dev->ethtool_ops = &netdev_ethtool_ops;
Sten Wang7a47dd72007-11-12 21:31:11 -08001169 dev->watchdog_timeo = TX_TIMEOUT;
Stephen Hemmingera7bd89c2008-11-21 17:34:56 -08001170
Sten Wang7a47dd72007-11-12 21:31:11 -08001171 netif_napi_add(dev, &lp->napi, r6040_poll, 64);
Sten Wang7a47dd72007-11-12 21:31:11 -08001172
Florian Fainelli38318612010-05-31 09:18:57 +00001173 lp->mii_bus = mdiobus_alloc();
1174 if (!lp->mii_bus) {
1175 dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001176 err = -ENOMEM;
Mark Kellye03f6142009-08-20 01:26:20 +00001177 goto err_out_unmap;
1178 }
1179
Florian Fainelli38318612010-05-31 09:18:57 +00001180 lp->mii_bus->priv = dev;
1181 lp->mii_bus->read = r6040_mdiobus_read;
1182 lp->mii_bus->write = r6040_mdiobus_write;
1183 lp->mii_bus->reset = r6040_mdiobus_reset;
1184 lp->mii_bus->name = "r6040_eth_mii";
Florian Fainelli817380e2012-01-04 08:50:40 +00001185 snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
1186 dev_name(&pdev->dev), card_idx);
Florian Fainelli38318612010-05-31 09:18:57 +00001187 lp->mii_bus->irq = kmalloc(sizeof(int)*PHY_MAX_ADDR, GFP_KERNEL);
1188 if (!lp->mii_bus->irq) {
1189 dev_err(&pdev->dev, "mii_bus irq allocation failed\n");
Axel Lin9c86c0f2011-01-04 22:40:04 +00001190 err = -ENOMEM;
Florian Fainelli38318612010-05-31 09:18:57 +00001191 goto err_out_mdio;
1192 }
1193
1194 for (i = 0; i < PHY_MAX_ADDR; i++)
1195 lp->mii_bus->irq[i] = PHY_POLL;
1196
1197 err = mdiobus_register(lp->mii_bus);
1198 if (err) {
1199 dev_err(&pdev->dev, "failed to register MII bus\n");
1200 goto err_out_mdio_irq;
1201 }
1202
1203 err = r6040_mii_probe(dev);
1204 if (err) {
1205 dev_err(&pdev->dev, "failed to probe MII bus\n");
1206 goto err_out_mdio_unregister;
1207 }
1208
Sten Wang7a47dd72007-11-12 21:31:11 -08001209 /* Register net device. After this dev->name assign */
1210 err = register_netdev(dev);
1211 if (err) {
Florian Fainelli7d53b802010-04-07 21:39:27 +00001212 dev_err(&pdev->dev, "Failed to register net device\n");
Florian Fainelli38318612010-05-31 09:18:57 +00001213 goto err_out_mdio_unregister;
Sten Wang7a47dd72007-11-12 21:31:11 -08001214 }
1215 return 0;
1216
Florian Fainelli38318612010-05-31 09:18:57 +00001217err_out_mdio_unregister:
1218 mdiobus_unregister(lp->mii_bus);
1219err_out_mdio_irq:
1220 kfree(lp->mii_bus->irq);
1221err_out_mdio:
1222 mdiobus_free(lp->mii_bus);
Florian Fainellib0e45392008-07-21 12:32:29 +02001223err_out_unmap:
1224 pci_iounmap(pdev, ioaddr);
1225err_out_free_res:
Sten Wang7a47dd72007-11-12 21:31:11 -08001226 pci_release_regions(pdev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001227err_out_free_dev:
Sten Wang7a47dd72007-11-12 21:31:11 -08001228 free_netdev(dev);
Florian Fainellib0e45392008-07-21 12:32:29 +02001229err_out:
Sten Wang7a47dd72007-11-12 21:31:11 -08001230 return err;
1231}
1232
1233static void __devexit r6040_remove_one(struct pci_dev *pdev)
1234{
1235 struct net_device *dev = pci_get_drvdata(pdev);
Florian Fainelli38318612010-05-31 09:18:57 +00001236 struct r6040_private *lp = netdev_priv(dev);
Sten Wang7a47dd72007-11-12 21:31:11 -08001237
1238 unregister_netdev(dev);
Florian Fainelli38318612010-05-31 09:18:57 +00001239 mdiobus_unregister(lp->mii_bus);
1240 kfree(lp->mii_bus->irq);
1241 mdiobus_free(lp->mii_bus);
Sten Wang7a47dd72007-11-12 21:31:11 -08001242 pci_release_regions(pdev);
1243 free_netdev(dev);
1244 pci_disable_device(pdev);
1245 pci_set_drvdata(pdev, NULL);
1246}
1247
1248
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00001249static DEFINE_PCI_DEVICE_TABLE(r6040_pci_tbl) = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001250 { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
1251 { 0 }
Sten Wang7a47dd72007-11-12 21:31:11 -08001252};
1253MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
1254
1255static struct pci_driver r6040_driver = {
Francois Romieu5ac5d612007-11-28 23:02:33 +01001256 .name = DRV_NAME,
Sten Wang7a47dd72007-11-12 21:31:11 -08001257 .id_table = r6040_pci_tbl,
1258 .probe = r6040_init_one,
1259 .remove = __devexit_p(r6040_remove_one),
1260};
1261
1262
1263static int __init r6040_init(void)
1264{
1265 return pci_register_driver(&r6040_driver);
1266}
1267
1268
1269static void __exit r6040_cleanup(void)
1270{
1271 pci_unregister_driver(&r6040_driver);
1272}
1273
1274module_init(r6040_init);
1275module_exit(r6040_cleanup);