blob: 153f963e8e8939a809be68ee489c2f5346e80d60 [file] [log] [blame]
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001/*
2 * linux/drivers/video/omap2/dss/rfbi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "RFBI"
24
25#include <linux/kernel.h>
26#include <linux/dma-mapping.h>
27#include <linux/vmalloc.h>
28#include <linux/clk.h>
29#include <linux/io.h>
30#include <linux/delay.h>
31#include <linux/kfifo.h>
32#include <linux/ktime.h>
33#include <linux/hrtimer.h>
34#include <linux/seq_file.h>
35
36#include <plat/display.h>
37#include "dss.h"
38
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +030039#define RFBI_BASE 0x48050800
40
41struct rfbi_reg { u16 idx; };
42
43#define RFBI_REG(idx) ((const struct rfbi_reg) { idx })
44
45#define RFBI_REVISION RFBI_REG(0x0000)
46#define RFBI_SYSCONFIG RFBI_REG(0x0010)
47#define RFBI_SYSSTATUS RFBI_REG(0x0014)
48#define RFBI_CONTROL RFBI_REG(0x0040)
49#define RFBI_PIXEL_CNT RFBI_REG(0x0044)
50#define RFBI_LINE_NUMBER RFBI_REG(0x0048)
51#define RFBI_CMD RFBI_REG(0x004c)
52#define RFBI_PARAM RFBI_REG(0x0050)
53#define RFBI_DATA RFBI_REG(0x0054)
54#define RFBI_READ RFBI_REG(0x0058)
55#define RFBI_STATUS RFBI_REG(0x005c)
56
57#define RFBI_CONFIG(n) RFBI_REG(0x0060 + (n)*0x18)
58#define RFBI_ONOFF_TIME(n) RFBI_REG(0x0064 + (n)*0x18)
59#define RFBI_CYCLE_TIME(n) RFBI_REG(0x0068 + (n)*0x18)
60#define RFBI_DATA_CYCLE1(n) RFBI_REG(0x006c + (n)*0x18)
61#define RFBI_DATA_CYCLE2(n) RFBI_REG(0x0070 + (n)*0x18)
62#define RFBI_DATA_CYCLE3(n) RFBI_REG(0x0074 + (n)*0x18)
63
64#define RFBI_VSYNC_WIDTH RFBI_REG(0x0090)
65#define RFBI_HSYNC_WIDTH RFBI_REG(0x0094)
66
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +030067#define REG_FLD_MOD(idx, val, start, end) \
68 rfbi_write_reg(idx, FLD_MOD(rfbi_read_reg(idx), val, start, end))
69
70/* To work around an RFBI transfer rate limitation */
71#define OMAP_RFBI_RATE_LIMIT 1
72
73enum omap_rfbi_cycleformat {
74 OMAP_DSS_RFBI_CYCLEFORMAT_1_1 = 0,
75 OMAP_DSS_RFBI_CYCLEFORMAT_2_1 = 1,
76 OMAP_DSS_RFBI_CYCLEFORMAT_3_1 = 2,
77 OMAP_DSS_RFBI_CYCLEFORMAT_3_2 = 3,
78};
79
80enum omap_rfbi_datatype {
81 OMAP_DSS_RFBI_DATATYPE_12 = 0,
82 OMAP_DSS_RFBI_DATATYPE_16 = 1,
83 OMAP_DSS_RFBI_DATATYPE_18 = 2,
84 OMAP_DSS_RFBI_DATATYPE_24 = 3,
85};
86
87enum omap_rfbi_parallelmode {
88 OMAP_DSS_RFBI_PARALLELMODE_8 = 0,
89 OMAP_DSS_RFBI_PARALLELMODE_9 = 1,
90 OMAP_DSS_RFBI_PARALLELMODE_12 = 2,
91 OMAP_DSS_RFBI_PARALLELMODE_16 = 3,
92};
93
94enum update_cmd {
95 RFBI_CMD_UPDATE = 0,
96 RFBI_CMD_SYNC = 1,
97};
98
99static int rfbi_convert_timings(struct rfbi_timings *t);
100static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300101
102static struct {
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000103 struct platform_device *pdev;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300104 void __iomem *base;
105
106 unsigned long l4_khz;
107
108 enum omap_rfbi_datatype datatype;
109 enum omap_rfbi_parallelmode parallelmode;
110
111 enum omap_rfbi_te_mode te_mode;
112 int te_enabled;
113
114 void (*framedone_callback)(void *data);
115 void *framedone_callback_data;
116
117 struct omap_dss_device *dssdev[2];
118
Tomi Valkeinenfc248a42010-01-04 15:23:50 +0200119 struct kfifo cmd_fifo;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300120 spinlock_t cmd_lock;
121 struct completion cmd_done;
122 atomic_t cmd_fifo_full;
123 atomic_t cmd_pending;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300124} rfbi;
125
126struct update_region {
127 u16 x;
128 u16 y;
129 u16 w;
130 u16 h;
131};
132
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300133static inline void rfbi_write_reg(const struct rfbi_reg idx, u32 val)
134{
135 __raw_writel(val, rfbi.base + idx.idx);
136}
137
138static inline u32 rfbi_read_reg(const struct rfbi_reg idx)
139{
140 return __raw_readl(rfbi.base + idx.idx);
141}
142
143static void rfbi_enable_clocks(bool enable)
144{
145 if (enable)
146 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
147 else
148 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
149}
150
151void omap_rfbi_write_command(const void *buf, u32 len)
152{
153 rfbi_enable_clocks(1);
154 switch (rfbi.parallelmode) {
155 case OMAP_DSS_RFBI_PARALLELMODE_8:
156 {
157 const u8 *b = buf;
158 for (; len; len--)
159 rfbi_write_reg(RFBI_CMD, *b++);
160 break;
161 }
162
163 case OMAP_DSS_RFBI_PARALLELMODE_16:
164 {
165 const u16 *w = buf;
166 BUG_ON(len & 1);
167 for (; len; len -= 2)
168 rfbi_write_reg(RFBI_CMD, *w++);
169 break;
170 }
171
172 case OMAP_DSS_RFBI_PARALLELMODE_9:
173 case OMAP_DSS_RFBI_PARALLELMODE_12:
174 default:
175 BUG();
176 }
177 rfbi_enable_clocks(0);
178}
179EXPORT_SYMBOL(omap_rfbi_write_command);
180
181void omap_rfbi_read_data(void *buf, u32 len)
182{
183 rfbi_enable_clocks(1);
184 switch (rfbi.parallelmode) {
185 case OMAP_DSS_RFBI_PARALLELMODE_8:
186 {
187 u8 *b = buf;
188 for (; len; len--) {
189 rfbi_write_reg(RFBI_READ, 0);
190 *b++ = rfbi_read_reg(RFBI_READ);
191 }
192 break;
193 }
194
195 case OMAP_DSS_RFBI_PARALLELMODE_16:
196 {
197 u16 *w = buf;
198 BUG_ON(len & ~1);
199 for (; len; len -= 2) {
200 rfbi_write_reg(RFBI_READ, 0);
201 *w++ = rfbi_read_reg(RFBI_READ);
202 }
203 break;
204 }
205
206 case OMAP_DSS_RFBI_PARALLELMODE_9:
207 case OMAP_DSS_RFBI_PARALLELMODE_12:
208 default:
209 BUG();
210 }
211 rfbi_enable_clocks(0);
212}
213EXPORT_SYMBOL(omap_rfbi_read_data);
214
215void omap_rfbi_write_data(const void *buf, u32 len)
216{
217 rfbi_enable_clocks(1);
218 switch (rfbi.parallelmode) {
219 case OMAP_DSS_RFBI_PARALLELMODE_8:
220 {
221 const u8 *b = buf;
222 for (; len; len--)
223 rfbi_write_reg(RFBI_PARAM, *b++);
224 break;
225 }
226
227 case OMAP_DSS_RFBI_PARALLELMODE_16:
228 {
229 const u16 *w = buf;
230 BUG_ON(len & 1);
231 for (; len; len -= 2)
232 rfbi_write_reg(RFBI_PARAM, *w++);
233 break;
234 }
235
236 case OMAP_DSS_RFBI_PARALLELMODE_9:
237 case OMAP_DSS_RFBI_PARALLELMODE_12:
238 default:
239 BUG();
240
241 }
242 rfbi_enable_clocks(0);
243}
244EXPORT_SYMBOL(omap_rfbi_write_data);
245
246void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
247 u16 x, u16 y,
248 u16 w, u16 h)
249{
250 int start_offset = scr_width * y + x;
251 int horiz_offset = scr_width - w;
252 int i;
253
254 rfbi_enable_clocks(1);
255
256 if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
257 rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
258 const u16 __iomem *pd = buf;
259 pd += start_offset;
260
261 for (; h; --h) {
262 for (i = 0; i < w; ++i) {
263 const u8 __iomem *b = (const u8 __iomem *)pd;
264 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
265 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
266 ++pd;
267 }
268 pd += horiz_offset;
269 }
270 } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_24 &&
271 rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_8) {
272 const u32 __iomem *pd = buf;
273 pd += start_offset;
274
275 for (; h; --h) {
276 for (i = 0; i < w; ++i) {
277 const u8 __iomem *b = (const u8 __iomem *)pd;
278 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+2));
279 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+1));
280 rfbi_write_reg(RFBI_PARAM, __raw_readb(b+0));
281 ++pd;
282 }
283 pd += horiz_offset;
284 }
285 } else if (rfbi.datatype == OMAP_DSS_RFBI_DATATYPE_16 &&
286 rfbi.parallelmode == OMAP_DSS_RFBI_PARALLELMODE_16) {
287 const u16 __iomem *pd = buf;
288 pd += start_offset;
289
290 for (; h; --h) {
291 for (i = 0; i < w; ++i) {
292 rfbi_write_reg(RFBI_PARAM, __raw_readw(pd));
293 ++pd;
294 }
295 pd += horiz_offset;
296 }
297 } else {
298 BUG();
299 }
300
301 rfbi_enable_clocks(0);
302}
303EXPORT_SYMBOL(omap_rfbi_write_pixels);
304
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000305void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
306 u16 height, void (*callback)(void *data), void *data)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300307{
308 u32 l;
309
310 /*BUG_ON(callback == 0);*/
311 BUG_ON(rfbi.framedone_callback != NULL);
312
313 DSSDBG("rfbi_transfer_area %dx%d\n", width, height);
314
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000315 dispc_set_lcd_size(dssdev->manager->id, width, height);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300316
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000317 dispc_enable_channel(dssdev->manager->id, true);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300318
319 rfbi.framedone_callback = callback;
320 rfbi.framedone_callback_data = data;
321
322 rfbi_enable_clocks(1);
323
324 rfbi_write_reg(RFBI_PIXEL_CNT, width * height);
325
326 l = rfbi_read_reg(RFBI_CONTROL);
327 l = FLD_MOD(l, 1, 0, 0); /* enable */
328 if (!rfbi.te_enabled)
329 l = FLD_MOD(l, 1, 4, 4); /* ITE */
330
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300331 rfbi_write_reg(RFBI_CONTROL, l);
332}
333
334static void framedone_callback(void *data, u32 mask)
335{
336 void (*callback)(void *data);
337
338 DSSDBG("FRAMEDONE\n");
339
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300340 REG_FLD_MOD(RFBI_CONTROL, 0, 0, 0);
341
342 rfbi_enable_clocks(0);
343
344 callback = rfbi.framedone_callback;
345 rfbi.framedone_callback = NULL;
346
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200347 if (callback != NULL)
348 callback(rfbi.framedone_callback_data);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300349
350 atomic_set(&rfbi.cmd_pending, 0);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300351}
352
353#if 1 /* VERBOSE */
354static void rfbi_print_timings(void)
355{
356 u32 l;
357 u32 time;
358
359 l = rfbi_read_reg(RFBI_CONFIG(0));
360 time = 1000000000 / rfbi.l4_khz;
361 if (l & (1 << 4))
362 time *= 2;
363
364 DSSDBG("Tick time %u ps\n", time);
365 l = rfbi_read_reg(RFBI_ONOFF_TIME(0));
366 DSSDBG("CSONTIME %d, CSOFFTIME %d, WEONTIME %d, WEOFFTIME %d, "
367 "REONTIME %d, REOFFTIME %d\n",
368 l & 0x0f, (l >> 4) & 0x3f, (l >> 10) & 0x0f, (l >> 14) & 0x3f,
369 (l >> 20) & 0x0f, (l >> 24) & 0x3f);
370
371 l = rfbi_read_reg(RFBI_CYCLE_TIME(0));
372 DSSDBG("WECYCLETIME %d, RECYCLETIME %d, CSPULSEWIDTH %d, "
373 "ACCESSTIME %d\n",
374 (l & 0x3f), (l >> 6) & 0x3f, (l >> 12) & 0x3f,
375 (l >> 22) & 0x3f);
376}
377#else
378static void rfbi_print_timings(void) {}
379#endif
380
381
382
383
384static u32 extif_clk_period;
385
386static inline unsigned long round_to_extif_ticks(unsigned long ps, int div)
387{
388 int bus_tick = extif_clk_period * div;
389 return (ps + bus_tick - 1) / bus_tick * bus_tick;
390}
391
392static int calc_reg_timing(struct rfbi_timings *t, int div)
393{
394 t->clk_div = div;
395
396 t->cs_on_time = round_to_extif_ticks(t->cs_on_time, div);
397
398 t->we_on_time = round_to_extif_ticks(t->we_on_time, div);
399 t->we_off_time = round_to_extif_ticks(t->we_off_time, div);
400 t->we_cycle_time = round_to_extif_ticks(t->we_cycle_time, div);
401
402 t->re_on_time = round_to_extif_ticks(t->re_on_time, div);
403 t->re_off_time = round_to_extif_ticks(t->re_off_time, div);
404 t->re_cycle_time = round_to_extif_ticks(t->re_cycle_time, div);
405
406 t->access_time = round_to_extif_ticks(t->access_time, div);
407 t->cs_off_time = round_to_extif_ticks(t->cs_off_time, div);
408 t->cs_pulse_width = round_to_extif_ticks(t->cs_pulse_width, div);
409
410 DSSDBG("[reg]cson %d csoff %d reon %d reoff %d\n",
411 t->cs_on_time, t->cs_off_time, t->re_on_time, t->re_off_time);
412 DSSDBG("[reg]weon %d weoff %d recyc %d wecyc %d\n",
413 t->we_on_time, t->we_off_time, t->re_cycle_time,
414 t->we_cycle_time);
415 DSSDBG("[reg]rdaccess %d cspulse %d\n",
416 t->access_time, t->cs_pulse_width);
417
418 return rfbi_convert_timings(t);
419}
420
421static int calc_extif_timings(struct rfbi_timings *t)
422{
423 u32 max_clk_div;
424 int div;
425
426 rfbi_get_clk_info(&extif_clk_period, &max_clk_div);
427 for (div = 1; div <= max_clk_div; div++) {
428 if (calc_reg_timing(t, div) == 0)
429 break;
430 }
431
432 if (div <= max_clk_div)
433 return 0;
434
435 DSSERR("can't setup timings\n");
436 return -1;
437}
438
439
440void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t)
441{
442 int r;
443
444 if (!t->converted) {
445 r = calc_extif_timings(t);
446 if (r < 0)
447 DSSERR("Failed to calc timings\n");
448 }
449
450 BUG_ON(!t->converted);
451
452 rfbi_enable_clocks(1);
453 rfbi_write_reg(RFBI_ONOFF_TIME(rfbi_module), t->tim[0]);
454 rfbi_write_reg(RFBI_CYCLE_TIME(rfbi_module), t->tim[1]);
455
456 /* TIMEGRANULARITY */
457 REG_FLD_MOD(RFBI_CONFIG(rfbi_module),
458 (t->tim[2] ? 1 : 0), 4, 4);
459
460 rfbi_print_timings();
461 rfbi_enable_clocks(0);
462}
463
464static int ps_to_rfbi_ticks(int time, int div)
465{
466 unsigned long tick_ps;
467 int ret;
468
469 /* Calculate in picosecs to yield more exact results */
470 tick_ps = 1000000000 / (rfbi.l4_khz) * div;
471
472 ret = (time + tick_ps - 1) / tick_ps;
473
474 return ret;
475}
476
477#ifdef OMAP_RFBI_RATE_LIMIT
478unsigned long rfbi_get_max_tx_rate(void)
479{
480 unsigned long l4_rate, dss1_rate;
481 int min_l4_ticks = 0;
482 int i;
483
484 /* According to TI this can't be calculated so make the
485 * adjustments for a couple of known frequencies and warn for
486 * others.
487 */
488 static const struct {
489 unsigned long l4_clk; /* HZ */
490 unsigned long dss1_clk; /* HZ */
491 unsigned long min_l4_ticks;
492 } ftab[] = {
493 { 55, 132, 7, }, /* 7.86 MPix/s */
494 { 110, 110, 12, }, /* 9.16 MPix/s */
495 { 110, 132, 10, }, /* 11 Mpix/s */
496 { 120, 120, 10, }, /* 12 Mpix/s */
497 { 133, 133, 10, }, /* 13.3 Mpix/s */
498 };
499
500 l4_rate = rfbi.l4_khz / 1000;
501 dss1_rate = dss_clk_get_rate(DSS_CLK_FCK1) / 1000000;
502
503 for (i = 0; i < ARRAY_SIZE(ftab); i++) {
504 /* Use a window instead of an exact match, to account
505 * for different DPLL multiplier / divider pairs.
506 */
507 if (abs(ftab[i].l4_clk - l4_rate) < 3 &&
508 abs(ftab[i].dss1_clk - dss1_rate) < 3) {
509 min_l4_ticks = ftab[i].min_l4_ticks;
510 break;
511 }
512 }
513 if (i == ARRAY_SIZE(ftab)) {
514 /* Can't be sure, return anyway the maximum not
515 * rate-limited. This might cause a problem only for the
516 * tearing synchronisation.
517 */
518 DSSERR("can't determine maximum RFBI transfer rate\n");
519 return rfbi.l4_khz * 1000;
520 }
521 return rfbi.l4_khz * 1000 / min_l4_ticks;
522}
523#else
524int rfbi_get_max_tx_rate(void)
525{
526 return rfbi.l4_khz * 1000;
527}
528#endif
529
530static void rfbi_get_clk_info(u32 *clk_period, u32 *max_clk_div)
531{
532 *clk_period = 1000000000 / rfbi.l4_khz;
533 *max_clk_div = 2;
534}
535
536static int rfbi_convert_timings(struct rfbi_timings *t)
537{
538 u32 l;
539 int reon, reoff, weon, weoff, cson, csoff, cs_pulse;
540 int actim, recyc, wecyc;
541 int div = t->clk_div;
542
543 if (div <= 0 || div > 2)
544 return -1;
545
546 /* Make sure that after conversion it still holds that:
547 * weoff > weon, reoff > reon, recyc >= reoff, wecyc >= weoff,
548 * csoff > cson, csoff >= max(weoff, reoff), actim > reon
549 */
550 weon = ps_to_rfbi_ticks(t->we_on_time, div);
551 weoff = ps_to_rfbi_ticks(t->we_off_time, div);
552 if (weoff <= weon)
553 weoff = weon + 1;
554 if (weon > 0x0f)
555 return -1;
556 if (weoff > 0x3f)
557 return -1;
558
559 reon = ps_to_rfbi_ticks(t->re_on_time, div);
560 reoff = ps_to_rfbi_ticks(t->re_off_time, div);
561 if (reoff <= reon)
562 reoff = reon + 1;
563 if (reon > 0x0f)
564 return -1;
565 if (reoff > 0x3f)
566 return -1;
567
568 cson = ps_to_rfbi_ticks(t->cs_on_time, div);
569 csoff = ps_to_rfbi_ticks(t->cs_off_time, div);
570 if (csoff <= cson)
571 csoff = cson + 1;
572 if (csoff < max(weoff, reoff))
573 csoff = max(weoff, reoff);
574 if (cson > 0x0f)
575 return -1;
576 if (csoff > 0x3f)
577 return -1;
578
579 l = cson;
580 l |= csoff << 4;
581 l |= weon << 10;
582 l |= weoff << 14;
583 l |= reon << 20;
584 l |= reoff << 24;
585
586 t->tim[0] = l;
587
588 actim = ps_to_rfbi_ticks(t->access_time, div);
589 if (actim <= reon)
590 actim = reon + 1;
591 if (actim > 0x3f)
592 return -1;
593
594 wecyc = ps_to_rfbi_ticks(t->we_cycle_time, div);
595 if (wecyc < weoff)
596 wecyc = weoff;
597 if (wecyc > 0x3f)
598 return -1;
599
600 recyc = ps_to_rfbi_ticks(t->re_cycle_time, div);
601 if (recyc < reoff)
602 recyc = reoff;
603 if (recyc > 0x3f)
604 return -1;
605
606 cs_pulse = ps_to_rfbi_ticks(t->cs_pulse_width, div);
607 if (cs_pulse > 0x3f)
608 return -1;
609
610 l = wecyc;
611 l |= recyc << 6;
612 l |= cs_pulse << 12;
613 l |= actim << 22;
614
615 t->tim[1] = l;
616
617 t->tim[2] = div - 1;
618
619 t->converted = 1;
620
621 return 0;
622}
623
624/* xxx FIX module selection missing */
625int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
626 unsigned hs_pulse_time, unsigned vs_pulse_time,
627 int hs_pol_inv, int vs_pol_inv, int extif_div)
628{
629 int hs, vs;
630 int min;
631 u32 l;
632
633 hs = ps_to_rfbi_ticks(hs_pulse_time, 1);
634 vs = ps_to_rfbi_ticks(vs_pulse_time, 1);
635 if (hs < 2)
636 return -EDOM;
637 if (mode == OMAP_DSS_RFBI_TE_MODE_2)
638 min = 2;
639 else /* OMAP_DSS_RFBI_TE_MODE_1 */
640 min = 4;
641 if (vs < min)
642 return -EDOM;
643 if (vs == hs)
644 return -EINVAL;
645 rfbi.te_mode = mode;
646 DSSDBG("setup_te: mode %d hs %d vs %d hs_inv %d vs_inv %d\n",
647 mode, hs, vs, hs_pol_inv, vs_pol_inv);
648
649 rfbi_enable_clocks(1);
650 rfbi_write_reg(RFBI_HSYNC_WIDTH, hs);
651 rfbi_write_reg(RFBI_VSYNC_WIDTH, vs);
652
653 l = rfbi_read_reg(RFBI_CONFIG(0));
654 if (hs_pol_inv)
655 l &= ~(1 << 21);
656 else
657 l |= 1 << 21;
658 if (vs_pol_inv)
659 l &= ~(1 << 20);
660 else
661 l |= 1 << 20;
662 rfbi_enable_clocks(0);
663
664 return 0;
665}
666EXPORT_SYMBOL(omap_rfbi_setup_te);
667
668/* xxx FIX module selection missing */
669int omap_rfbi_enable_te(bool enable, unsigned line)
670{
671 u32 l;
672
673 DSSDBG("te %d line %d mode %d\n", enable, line, rfbi.te_mode);
674 if (line > (1 << 11) - 1)
675 return -EINVAL;
676
677 rfbi_enable_clocks(1);
678 l = rfbi_read_reg(RFBI_CONFIG(0));
679 l &= ~(0x3 << 2);
680 if (enable) {
681 rfbi.te_enabled = 1;
682 l |= rfbi.te_mode << 2;
683 } else
684 rfbi.te_enabled = 0;
685 rfbi_write_reg(RFBI_CONFIG(0), l);
686 rfbi_write_reg(RFBI_LINE_NUMBER, line);
687 rfbi_enable_clocks(0);
688
689 return 0;
690}
691EXPORT_SYMBOL(omap_rfbi_enable_te);
692
693#if 0
694static void rfbi_enable_config(int enable1, int enable2)
695{
696 u32 l;
697 int cs = 0;
698
699 if (enable1)
700 cs |= 1<<0;
701 if (enable2)
702 cs |= 1<<1;
703
704 rfbi_enable_clocks(1);
705
706 l = rfbi_read_reg(RFBI_CONTROL);
707
708 l = FLD_MOD(l, cs, 3, 2);
709 l = FLD_MOD(l, 0, 1, 1);
710
711 rfbi_write_reg(RFBI_CONTROL, l);
712
713
714 l = rfbi_read_reg(RFBI_CONFIG(0));
715 l = FLD_MOD(l, 0, 3, 2); /* TRIGGERMODE: ITE */
716 /*l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
717 /*l |= FLD_VAL(0, 8, 7); */ /* L4FORMAT, 1pix/L4 */
718
719 l = FLD_MOD(l, 0, 16, 16); /* A0POLARITY */
720 l = FLD_MOD(l, 1, 20, 20); /* TE_VSYNC_POLARITY */
721 l = FLD_MOD(l, 1, 21, 21); /* HSYNCPOLARITY */
722
723 l = FLD_MOD(l, OMAP_DSS_RFBI_PARALLELMODE_8, 1, 0);
724 rfbi_write_reg(RFBI_CONFIG(0), l);
725
726 rfbi_enable_clocks(0);
727}
728#endif
729
730int rfbi_configure(int rfbi_module, int bpp, int lines)
731{
732 u32 l;
733 int cycle1 = 0, cycle2 = 0, cycle3 = 0;
734 enum omap_rfbi_cycleformat cycleformat;
735 enum omap_rfbi_datatype datatype;
736 enum omap_rfbi_parallelmode parallelmode;
737
738 switch (bpp) {
739 case 12:
740 datatype = OMAP_DSS_RFBI_DATATYPE_12;
741 break;
742 case 16:
743 datatype = OMAP_DSS_RFBI_DATATYPE_16;
744 break;
745 case 18:
746 datatype = OMAP_DSS_RFBI_DATATYPE_18;
747 break;
748 case 24:
749 datatype = OMAP_DSS_RFBI_DATATYPE_24;
750 break;
751 default:
752 BUG();
753 return 1;
754 }
755 rfbi.datatype = datatype;
756
757 switch (lines) {
758 case 8:
759 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_8;
760 break;
761 case 9:
762 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_9;
763 break;
764 case 12:
765 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_12;
766 break;
767 case 16:
768 parallelmode = OMAP_DSS_RFBI_PARALLELMODE_16;
769 break;
770 default:
771 BUG();
772 return 1;
773 }
774 rfbi.parallelmode = parallelmode;
775
776 if ((bpp % lines) == 0) {
777 switch (bpp / lines) {
778 case 1:
779 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_1_1;
780 break;
781 case 2:
782 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_2_1;
783 break;
784 case 3:
785 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_1;
786 break;
787 default:
788 BUG();
789 return 1;
790 }
791 } else if ((2 * bpp % lines) == 0) {
792 if ((2 * bpp / lines) == 3)
793 cycleformat = OMAP_DSS_RFBI_CYCLEFORMAT_3_2;
794 else {
795 BUG();
796 return 1;
797 }
798 } else {
799 BUG();
800 return 1;
801 }
802
803 switch (cycleformat) {
804 case OMAP_DSS_RFBI_CYCLEFORMAT_1_1:
805 cycle1 = lines;
806 break;
807
808 case OMAP_DSS_RFBI_CYCLEFORMAT_2_1:
809 cycle1 = lines;
810 cycle2 = lines;
811 break;
812
813 case OMAP_DSS_RFBI_CYCLEFORMAT_3_1:
814 cycle1 = lines;
815 cycle2 = lines;
816 cycle3 = lines;
817 break;
818
819 case OMAP_DSS_RFBI_CYCLEFORMAT_3_2:
820 cycle1 = lines;
821 cycle2 = (lines / 2) | ((lines / 2) << 16);
822 cycle3 = (lines << 16);
823 break;
824 }
825
826 rfbi_enable_clocks(1);
827
828 REG_FLD_MOD(RFBI_CONTROL, 0, 3, 2); /* clear CS */
829
830 l = 0;
831 l |= FLD_VAL(parallelmode, 1, 0);
832 l |= FLD_VAL(0, 3, 2); /* TRIGGERMODE: ITE */
833 l |= FLD_VAL(0, 4, 4); /* TIMEGRANULARITY */
834 l |= FLD_VAL(datatype, 6, 5);
835 /* l |= FLD_VAL(2, 8, 7); */ /* L4FORMAT, 2pix/L4 */
836 l |= FLD_VAL(0, 8, 7); /* L4FORMAT, 1pix/L4 */
837 l |= FLD_VAL(cycleformat, 10, 9);
838 l |= FLD_VAL(0, 12, 11); /* UNUSEDBITS */
839 l |= FLD_VAL(0, 16, 16); /* A0POLARITY */
840 l |= FLD_VAL(0, 17, 17); /* REPOLARITY */
841 l |= FLD_VAL(0, 18, 18); /* WEPOLARITY */
842 l |= FLD_VAL(0, 19, 19); /* CSPOLARITY */
843 l |= FLD_VAL(1, 20, 20); /* TE_VSYNC_POLARITY */
844 l |= FLD_VAL(1, 21, 21); /* HSYNCPOLARITY */
845 rfbi_write_reg(RFBI_CONFIG(rfbi_module), l);
846
847 rfbi_write_reg(RFBI_DATA_CYCLE1(rfbi_module), cycle1);
848 rfbi_write_reg(RFBI_DATA_CYCLE2(rfbi_module), cycle2);
849 rfbi_write_reg(RFBI_DATA_CYCLE3(rfbi_module), cycle3);
850
851
852 l = rfbi_read_reg(RFBI_CONTROL);
853 l = FLD_MOD(l, rfbi_module+1, 3, 2); /* Select CSx */
854 l = FLD_MOD(l, 0, 1, 1); /* clear bypass */
855 rfbi_write_reg(RFBI_CONTROL, l);
856
857
858 DSSDBG("RFBI config: bpp %d, lines %d, cycles: 0x%x 0x%x 0x%x\n",
859 bpp, lines, cycle1, cycle2, cycle3);
860
861 rfbi_enable_clocks(0);
862
863 return 0;
864}
865EXPORT_SYMBOL(rfbi_configure);
866
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200867int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
868 u16 *x, u16 *y, u16 *w, u16 *h)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300869{
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200870 u16 dw, dh;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300871
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200872 dssdev->driver->get_resolution(dssdev, &dw, &dh);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300873
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200874 if (*x > dw || *y > dh)
875 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300876
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200877 if (*x + *w > dw)
878 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300879
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200880 if (*y + *h > dh)
881 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300882
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200883 if (*w == 1)
884 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300885
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200886 if (*w == 0 || *h == 0)
887 return -EINVAL;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300888
889 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300890 dss_setup_partial_planes(dssdev, x, y, w, h, true);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000891 dispc_set_lcd_size(dssdev->manager->id, *w, *h);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300892 }
893
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200894 return 0;
895}
896EXPORT_SYMBOL(omap_rfbi_prepare_update);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300897
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200898int omap_rfbi_update(struct omap_dss_device *dssdev,
899 u16 x, u16 y, u16 w, u16 h,
900 void (*callback)(void *), void *data)
901{
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300902 if (dssdev->manager->caps & OMAP_DSS_OVL_MGR_CAP_DISPC) {
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000903 rfbi_transfer_area(dssdev, w, h, callback, data);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300904 } else {
905 struct omap_overlay *ovl;
906 void __iomem *addr;
907 int scr_width;
908
909 ovl = dssdev->manager->overlays[0];
910 scr_width = ovl->info.screen_width;
911 addr = ovl->info.vaddr;
912
913 omap_rfbi_write_pixels(addr, scr_width, x, y, w, h);
914
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200915 callback(data);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300916 }
917
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200918 return 0;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300919}
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200920EXPORT_SYMBOL(omap_rfbi_update);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300921
922void rfbi_dump_regs(struct seq_file *s)
923{
924#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, rfbi_read_reg(r))
925
926 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK1);
927
928 DUMPREG(RFBI_REVISION);
929 DUMPREG(RFBI_SYSCONFIG);
930 DUMPREG(RFBI_SYSSTATUS);
931 DUMPREG(RFBI_CONTROL);
932 DUMPREG(RFBI_PIXEL_CNT);
933 DUMPREG(RFBI_LINE_NUMBER);
934 DUMPREG(RFBI_CMD);
935 DUMPREG(RFBI_PARAM);
936 DUMPREG(RFBI_DATA);
937 DUMPREG(RFBI_READ);
938 DUMPREG(RFBI_STATUS);
939
940 DUMPREG(RFBI_CONFIG(0));
941 DUMPREG(RFBI_ONOFF_TIME(0));
942 DUMPREG(RFBI_CYCLE_TIME(0));
943 DUMPREG(RFBI_DATA_CYCLE1(0));
944 DUMPREG(RFBI_DATA_CYCLE2(0));
945 DUMPREG(RFBI_DATA_CYCLE3(0));
946
947 DUMPREG(RFBI_CONFIG(1));
948 DUMPREG(RFBI_ONOFF_TIME(1));
949 DUMPREG(RFBI_CYCLE_TIME(1));
950 DUMPREG(RFBI_DATA_CYCLE1(1));
951 DUMPREG(RFBI_DATA_CYCLE2(1));
952 DUMPREG(RFBI_DATA_CYCLE3(1));
953
954 DUMPREG(RFBI_VSYNC_WIDTH);
955 DUMPREG(RFBI_HSYNC_WIDTH);
956
957 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK1);
958#undef DUMPREG
959}
960
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200961int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300962{
963 int r;
964
965 r = omap_dss_start_device(dssdev);
966 if (r) {
967 DSSERR("failed to start device\n");
968 goto err0;
969 }
970
971 r = omap_dispc_register_isr(framedone_callback, NULL,
972 DISPC_IRQ_FRAMEDONE);
973 if (r) {
974 DSSERR("can't get FRAMEDONE irq\n");
975 goto err1;
976 }
977
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000978 dispc_set_lcd_display_type(dssdev->manager->id,
979 OMAP_DSS_LCD_DISPLAY_TFT);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300980
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000981 dispc_set_parallel_interface_mode(dssdev->manager->id,
982 OMAP_DSS_PARALLELMODE_RFBI);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300983
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000984 dispc_set_tft_data_lines(dssdev->manager->id, dssdev->ctrl.pixel_size);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300985
986 rfbi_configure(dssdev->phy.rfbi.channel,
987 dssdev->ctrl.pixel_size,
988 dssdev->phy.rfbi.data_lines);
989
990 rfbi_set_timings(dssdev->phy.rfbi.channel,
991 &dssdev->ctrl.rfbi_timings);
992
993
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300994 return 0;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +0300995err1:
996 omap_dss_stop_device(dssdev);
997err0:
998 return r;
999}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02001000EXPORT_SYMBOL(omapdss_rfbi_display_enable);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001001
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02001002void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev)
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001003{
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001004 omap_dispc_unregister_isr(framedone_callback, NULL,
1005 DISPC_IRQ_FRAMEDONE);
1006 omap_dss_stop_device(dssdev);
1007}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02001008EXPORT_SYMBOL(omapdss_rfbi_display_disable);
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001009
1010int rfbi_init_display(struct omap_dss_device *dssdev)
1011{
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001012 rfbi.dssdev[dssdev->phy.rfbi.channel] = dssdev;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001013 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE;
Tomi Valkeinen5c18adb2009-08-05 16:18:31 +03001014 return 0;
1015}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +00001016
1017/* RFBI HW IP initialisation */
1018static int omap_rfbihw_probe(struct platform_device *pdev)
1019{
1020 u32 rev;
1021 u32 l;
1022
1023 rfbi.pdev = pdev;
1024
1025 spin_lock_init(&rfbi.cmd_lock);
1026
1027 init_completion(&rfbi.cmd_done);
1028 atomic_set(&rfbi.cmd_fifo_full, 0);
1029 atomic_set(&rfbi.cmd_pending, 0);
1030
1031 rfbi.base = ioremap(RFBI_BASE, SZ_256);
1032 if (!rfbi.base) {
1033 DSSERR("can't ioremap RFBI\n");
1034 return -ENOMEM;
1035 }
1036
1037 rfbi_enable_clocks(1);
1038
1039 msleep(10);
1040
1041 rfbi.l4_khz = dss_clk_get_rate(DSS_CLK_ICK) / 1000;
1042
1043 /* Enable autoidle and smart-idle */
1044 l = rfbi_read_reg(RFBI_SYSCONFIG);
1045 l |= (1 << 0) | (2 << 3);
1046 rfbi_write_reg(RFBI_SYSCONFIG, l);
1047
1048 rev = rfbi_read_reg(RFBI_REVISION);
1049 printk(KERN_INFO "OMAP RFBI rev %d.%d\n",
1050 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1051
1052 rfbi_enable_clocks(0);
1053
1054 return 0;
1055}
1056
1057static int omap_rfbihw_remove(struct platform_device *pdev)
1058{
1059 iounmap(rfbi.base);
1060 return 0;
1061}
1062
1063static struct platform_driver omap_rfbihw_driver = {
1064 .probe = omap_rfbihw_probe,
1065 .remove = omap_rfbihw_remove,
1066 .driver = {
1067 .name = "omapdss_rfbi",
1068 .owner = THIS_MODULE,
1069 },
1070};
1071
1072int rfbi_init_platform_driver(void)
1073{
1074 return platform_driver_register(&omap_rfbihw_driver);
1075}
1076
1077void rfbi_uninit_platform_driver(void)
1078{
1079 return platform_driver_unregister(&omap_rfbihw_driver);
1080}