blob: 25e7efee57338f9796b2e8937d2b0d5666fca65c [file] [log] [blame]
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/omap.c
Carlos Aguiar730c9b72006-03-29 09:21:00 +01003 *
4 * Copyright (C) 2004 Nokia Corporation
Al Virod36b6912011-12-29 17:09:01 -05005 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
Carlos Aguiar730c9b72006-03-29 09:21:00 +01006 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Carlos Aguiar730c9b72006-03-29 09:21:00 +010014#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/ioport.h>
18#include <linux/platform_device.h>
19#include <linux/interrupt.h>
Russell King3451c062012-04-21 22:35:42 +010020#include <linux/dmaengine.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010021#include <linux/dma-mapping.h>
22#include <linux/delay.h>
23#include <linux/spinlock.h>
24#include <linux/timer.h>
Russell King3451c062012-04-21 22:35:42 +010025#include <linux/omap-dma.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010026#include <linux/mmc/host.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010027#include <linux/mmc/card.h>
28#include <linux/clk.h>
Jens Axboe45711f12007-10-22 21:19:53 +020029#include <linux/scatterlist.h>
David Brownell6d16bfb2008-01-27 18:14:49 +010030#include <linux/i2c/tps65010.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010032
33#include <asm/io.h>
34#include <asm/irq.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010035
Tony Lindgrence491cf2009-10-20 09:40:47 -070036#include <plat/board.h>
37#include <plat/mmc.h>
Russell King1bc857f2011-07-26 10:54:55 +010038#include <asm/gpio.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070039#include <plat/dma.h>
40#include <plat/mux.h>
41#include <plat/fpga.h>
Carlos Aguiar730c9b72006-03-29 09:21:00 +010042
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010043#define OMAP_MMC_REG_CMD 0x00
Marek Belisko0e950fa2010-05-26 14:41:49 -070044#define OMAP_MMC_REG_ARGL 0x01
45#define OMAP_MMC_REG_ARGH 0x02
46#define OMAP_MMC_REG_CON 0x03
47#define OMAP_MMC_REG_STAT 0x04
48#define OMAP_MMC_REG_IE 0x05
49#define OMAP_MMC_REG_CTO 0x06
50#define OMAP_MMC_REG_DTO 0x07
51#define OMAP_MMC_REG_DATA 0x08
52#define OMAP_MMC_REG_BLEN 0x09
53#define OMAP_MMC_REG_NBLK 0x0a
54#define OMAP_MMC_REG_BUF 0x0b
55#define OMAP_MMC_REG_SDIO 0x0d
56#define OMAP_MMC_REG_REV 0x0f
57#define OMAP_MMC_REG_RSP0 0x10
58#define OMAP_MMC_REG_RSP1 0x11
59#define OMAP_MMC_REG_RSP2 0x12
60#define OMAP_MMC_REG_RSP3 0x13
61#define OMAP_MMC_REG_RSP4 0x14
62#define OMAP_MMC_REG_RSP5 0x15
63#define OMAP_MMC_REG_RSP6 0x16
64#define OMAP_MMC_REG_RSP7 0x17
65#define OMAP_MMC_REG_IOSR 0x18
66#define OMAP_MMC_REG_SYSC 0x19
67#define OMAP_MMC_REG_SYSS 0x1a
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010068
69#define OMAP_MMC_STAT_CARD_ERR (1 << 14)
70#define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
71#define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
72#define OMAP_MMC_STAT_A_EMPTY (1 << 11)
73#define OMAP_MMC_STAT_A_FULL (1 << 10)
74#define OMAP_MMC_STAT_CMD_CRC (1 << 8)
75#define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
76#define OMAP_MMC_STAT_DATA_CRC (1 << 6)
77#define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
78#define OMAP_MMC_STAT_END_BUSY (1 << 4)
79#define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
80#define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
81#define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
82
Marek Belisko0e950fa2010-05-26 14:41:49 -070083#define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
84#define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
85#define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
Juha Yrjola juha.yrjola0551f4d2006-11-11 23:38:36 +010086
87/*
88 * Command types
89 */
90#define OMAP_MMC_CMDTYPE_BC 0
91#define OMAP_MMC_CMDTYPE_BCR 1
92#define OMAP_MMC_CMDTYPE_AC 2
93#define OMAP_MMC_CMDTYPE_ADTC 3
94
Carlos Aguiar730c9b72006-03-29 09:21:00 +010095
96#define DRIVER_NAME "mmci-omap"
Carlos Aguiar730c9b72006-03-29 09:21:00 +010097
98/* Specifies how often in millisecs to poll for card status changes
99 * when the cover switch is open */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400100#define OMAP_MMC_COVER_POLL_DELAY 500
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100101
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400102struct mmc_omap_host;
103
Russell King3451c062012-04-21 22:35:42 +0100104#define USE_DMA_PRIVATE
105
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400106struct mmc_omap_slot {
107 int id;
108 unsigned int vdd;
109 u16 saved_con;
110 u16 bus_mode;
111 unsigned int fclk_freq;
112 unsigned powered:1;
113
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400114 struct tasklet_struct cover_tasklet;
115 struct timer_list cover_timer;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400116 unsigned cover_open;
117
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400118 struct mmc_request *mrq;
119 struct mmc_omap_host *host;
120 struct mmc_host *mmc;
121 struct omap_mmc_slot_data *pdata;
122};
123
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100124struct mmc_omap_host {
125 int initialized;
126 int suspended;
127 struct mmc_request * mrq;
128 struct mmc_command * cmd;
129 struct mmc_data * data;
130 struct mmc_host * mmc;
131 struct device * dev;
132 unsigned char id; /* 16xx chips have 2 MMC blocks */
133 struct clk * iclk;
134 struct clk * fclk;
Russell King3451c062012-04-21 22:35:42 +0100135 struct dma_chan *dma_rx;
136 u32 dma_rx_burst;
137 struct dma_chan *dma_tx;
138 u32 dma_tx_burst;
Juha Yrjola juha.yrjola89783b1e42006-11-11 23:36:01 +0100139 struct resource *mem_res;
140 void __iomem *virt_base;
141 unsigned int phys_base;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100142 int irq;
143 unsigned char bus_mode;
144 unsigned char hw_bus_mode;
Marek Belisko0e950fa2010-05-26 14:41:49 -0700145 unsigned int reg_shift;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100146
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400147 struct work_struct cmd_abort_work;
148 unsigned abort:1;
149 struct timer_list cmd_abort_timer;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400150
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400151 struct work_struct slot_release_work;
152 struct mmc_omap_slot *next_slot;
153 struct work_struct send_stop_work;
154 struct mmc_data *stop_data;
155
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100156 unsigned int sg_len;
157 int sg_idx;
158 u16 * buffer;
159 u32 buffer_bytes_left;
160 u32 total_bytes_left;
161
162 unsigned use_dma:1;
163 unsigned brs_received:1, dma_done:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100164 unsigned dma_in_use:1;
Russell King3451c062012-04-21 22:35:42 +0100165#ifdef USE_DMA_PRIVATE
166 unsigned dma_is_read:1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100167 int dma_ch;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100168 struct timer_list dma_timer;
169 unsigned dma_len;
Russell King3451c062012-04-21 22:35:42 +0100170#endif
171 spinlock_t dma_lock;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100172
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400173 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
174 struct mmc_omap_slot *current_slot;
175 spinlock_t slot_lock;
176 wait_queue_head_t slot_wq;
177 int nr_slots;
178
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400179 struct timer_list clk_timer;
180 spinlock_t clk_lock; /* for changing enabled state */
181 unsigned int fclk_enabled:1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530182 struct workqueue_struct *mmc_omap_wq;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400183
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400184 struct omap_mmc_platform_data *pdata;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100185};
186
Tejun Heo0d9ee5b2010-12-24 16:00:17 +0100187
Russell King7c8ad982008-09-05 15:13:24 +0100188static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400189{
190 unsigned long tick_ns;
191
192 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
193 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
194 ndelay(8 * tick_ns);
195 }
196}
197
Russell King7c8ad982008-09-05 15:13:24 +0100198static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400199{
200 unsigned long flags;
201
202 spin_lock_irqsave(&host->clk_lock, flags);
203 if (host->fclk_enabled != enable) {
204 host->fclk_enabled = enable;
205 if (enable)
206 clk_enable(host->fclk);
207 else
208 clk_disable(host->fclk);
209 }
210 spin_unlock_irqrestore(&host->clk_lock, flags);
211}
212
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400213static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
214{
215 struct mmc_omap_host *host = slot->host;
216 unsigned long flags;
217
218 if (claimed)
219 goto no_claim;
220 spin_lock_irqsave(&host->slot_lock, flags);
221 while (host->mmc != NULL) {
222 spin_unlock_irqrestore(&host->slot_lock, flags);
223 wait_event(host->slot_wq, host->mmc == NULL);
224 spin_lock_irqsave(&host->slot_lock, flags);
225 }
226 host->mmc = slot->mmc;
227 spin_unlock_irqrestore(&host->slot_lock, flags);
228no_claim:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400229 del_timer(&host->clk_timer);
230 if (host->current_slot != slot || !claimed)
231 mmc_omap_fclk_offdelay(host->current_slot);
232
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400233 if (host->current_slot != slot) {
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400234 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400235 if (host->pdata->switch_slot != NULL)
236 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
237 host->current_slot = slot;
238 }
239
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400240 if (claimed) {
241 mmc_omap_fclk_enable(host, 1);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400242
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400243 /* Doing the dummy read here seems to work around some bug
244 * at least in OMAP24xx silicon where the command would not
245 * start after writing the CMD register. Sigh. */
246 OMAP_MMC_READ(host, CON);
247
248 OMAP_MMC_WRITE(host, CON, slot->saved_con);
249 } else
250 mmc_omap_fclk_enable(host, 0);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400251}
252
253static void mmc_omap_start_request(struct mmc_omap_host *host,
254 struct mmc_request *req);
255
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400256static void mmc_omap_slot_release_work(struct work_struct *work)
257{
258 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
259 slot_release_work);
260 struct mmc_omap_slot *next_slot = host->next_slot;
261 struct mmc_request *rq;
262
263 host->next_slot = NULL;
264 mmc_omap_select_slot(next_slot, 1);
265
266 rq = next_slot->mrq;
267 next_slot->mrq = NULL;
268 mmc_omap_start_request(host, rq);
269}
270
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400271static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400272{
273 struct mmc_omap_host *host = slot->host;
274 unsigned long flags;
275 int i;
276
277 BUG_ON(slot == NULL || host->mmc == NULL);
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400278
279 if (clk_enabled)
280 /* Keeps clock running for at least 8 cycles on valid freq */
281 mod_timer(&host->clk_timer, jiffies + HZ/10);
282 else {
283 del_timer(&host->clk_timer);
284 mmc_omap_fclk_offdelay(slot);
285 mmc_omap_fclk_enable(host, 0);
286 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400287
288 spin_lock_irqsave(&host->slot_lock, flags);
289 /* Check for any pending requests */
290 for (i = 0; i < host->nr_slots; i++) {
291 struct mmc_omap_slot *new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400292
293 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
294 continue;
295
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400296 BUG_ON(host->next_slot != NULL);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400297 new_slot = host->slots[i];
298 /* The current slot should not have a request in queue */
299 BUG_ON(new_slot == host->current_slot);
300
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400301 host->next_slot = new_slot;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400302 host->mmc = new_slot->mmc;
303 spin_unlock_irqrestore(&host->slot_lock, flags);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530304 queue_work(host->mmc_omap_wq, &host->slot_release_work);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400305 return;
306 }
307
308 host->mmc = NULL;
309 wake_up(&host->slot_wq);
310 spin_unlock_irqrestore(&host->slot_lock, flags);
311}
312
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400313static inline
314int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
315{
Kyungmin Park8348f002008-03-26 16:09:38 -0400316 if (slot->pdata->get_cover_state)
317 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
318 slot->id);
319 return 0;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400320}
321
322static ssize_t
323mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
324 char *buf)
325{
326 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
327 struct mmc_omap_slot *slot = mmc_priv(mmc);
328
329 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
330 "closed");
331}
332
333static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
334
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400335static ssize_t
336mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
337 char *buf)
338{
339 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
340 struct mmc_omap_slot *slot = mmc_priv(mmc);
341
342 return sprintf(buf, "%s\n", slot->pdata->name);
343}
344
345static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
346
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100347static void
348mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
349{
350 u32 cmdreg;
351 u32 resptype;
352 u32 cmdtype;
353
354 host->cmd = cmd;
355
356 resptype = 0;
357 cmdtype = 0;
358
359 /* Our hardware needs to know exact type */
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100360 switch (mmc_resp_type(cmd)) {
361 case MMC_RSP_NONE:
362 break;
363 case MMC_RSP_R1:
364 case MMC_RSP_R1B:
Philip Langdale6f949902007-01-04 07:04:47 -0800365 /* resp 1, 1b, 6, 7 */
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100366 resptype = 1;
367 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100368 case MMC_RSP_R2:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100369 resptype = 2;
370 break;
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100371 case MMC_RSP_R3:
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100372 resptype = 3;
373 break;
374 default:
Carlos Eduardo Aguiar1b3b2632007-01-15 06:38:15 +0100375 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100376 break;
377 }
378
379 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
380 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
381 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
382 cmdtype = OMAP_MMC_CMDTYPE_BC;
383 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
384 cmdtype = OMAP_MMC_CMDTYPE_BCR;
385 } else {
386 cmdtype = OMAP_MMC_CMDTYPE_AC;
387 }
388
389 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
390
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400391 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100392 cmdreg |= 1 << 6;
393
394 if (cmd->flags & MMC_RSP_BUSY)
395 cmdreg |= 1 << 11;
396
397 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
398 cmdreg |= 1 << 15;
399
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400400 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400401
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100402 OMAP_MMC_WRITE(host, CTO, 200);
403 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
404 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
405 OMAP_MMC_WRITE(host, IE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100406 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
407 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
408 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
409 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
410 OMAP_MMC_STAT_END_OF_DATA);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100411 OMAP_MMC_WRITE(host, CMD, cmdreg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100412}
413
414static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400415mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
416 int abort)
417{
418 enum dma_data_direction dma_data_dir;
Russell King3451c062012-04-21 22:35:42 +0100419 struct device *dev = mmc_dev(host->mmc);
420 struct dma_chan *c;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400421
Russell King3451c062012-04-21 22:35:42 +0100422#ifdef USE_DMA_PRIVATE
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400423 BUG_ON(host->dma_ch < 0);
424 if (data->error)
425 omap_stop_dma(host->dma_ch);
426 /* Release DMA channel lazily */
427 mod_timer(&host->dma_timer, jiffies + HZ);
Russell King3451c062012-04-21 22:35:42 +0100428#endif
429 if (data->flags & MMC_DATA_WRITE) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400430 dma_data_dir = DMA_TO_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100431 c = host->dma_tx;
432 } else {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400433 dma_data_dir = DMA_FROM_DEVICE;
Russell King3451c062012-04-21 22:35:42 +0100434 c = host->dma_rx;
435 }
436 if (c) {
437 if (data->error) {
438 dmaengine_terminate_all(c);
439 /* Claim nothing transferred on error... */
440 data->bytes_xfered = 0;
441 }
442 dev = c->device->dev;
443 }
444 dma_unmap_sg(dev, data->sg, host->sg_len, dma_data_dir);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400445}
446
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400447static void mmc_omap_send_stop_work(struct work_struct *work)
448{
449 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
450 send_stop_work);
451 struct mmc_omap_slot *slot = host->current_slot;
452 struct mmc_data *data = host->stop_data;
453 unsigned long tick_ns;
454
455 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
456 ndelay(8*tick_ns);
457
458 mmc_omap_start_command(host, data->stop);
459}
460
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400461static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100462mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
463{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400464 if (host->dma_in_use)
465 mmc_omap_release_dma(host, data, data->error);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100466
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100467 host->data = NULL;
468 host->sg_len = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100469
470 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
471 * dozens of requests until the card finishes writing data.
472 * It'd be cheaper to just wait till an EOFB interrupt arrives...
473 */
474
475 if (!data->stop) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400476 struct mmc_host *mmc;
477
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100478 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400479 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400480 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400481 mmc_request_done(mmc, data->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100482 return;
483 }
484
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -0400485 host->stop_data = data;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530486 queue_work(host->mmc_omap_wq, &host->send_stop_work);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100487}
488
489static void
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400490mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400491{
492 struct mmc_omap_slot *slot = host->current_slot;
493 unsigned int restarts, passes, timeout;
494 u16 stat = 0;
495
496 /* Sending abort takes 80 clocks. Have some extra and round up */
497 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
498 restarts = 0;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400499 while (restarts < maxloops) {
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400500 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
501 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
502
503 passes = 0;
504 while (passes < timeout) {
505 stat = OMAP_MMC_READ(host, STAT);
506 if (stat & OMAP_MMC_STAT_END_OF_CMD)
507 goto out;
508 udelay(1);
509 passes++;
510 }
511
512 restarts++;
513 }
514out:
515 OMAP_MMC_WRITE(host, STAT, stat);
516}
517
518static void
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400519mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
520{
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400521 if (host->dma_in_use)
522 mmc_omap_release_dma(host, data, 1);
523
524 host->data = NULL;
525 host->sg_len = 0;
526
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400527 mmc_omap_send_abort(host, 10000);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400528}
529
530static void
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100531mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
532{
533 unsigned long flags;
534 int done;
535
536 if (!host->dma_in_use) {
537 mmc_omap_xfer_done(host, data);
538 return;
539 }
540 done = 0;
541 spin_lock_irqsave(&host->dma_lock, flags);
542 if (host->dma_done)
543 done = 1;
544 else
545 host->brs_received = 1;
546 spin_unlock_irqrestore(&host->dma_lock, flags);
547 if (done)
548 mmc_omap_xfer_done(host, data);
549}
550
Russell King3451c062012-04-21 22:35:42 +0100551#ifdef USE_DMA_PRIVATE
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100552static void
553mmc_omap_dma_timer(unsigned long data)
554{
555 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
556
557 BUG_ON(host->dma_ch < 0);
558 omap_free_dma(host->dma_ch);
559 host->dma_ch = -1;
560}
Russell King3451c062012-04-21 22:35:42 +0100561#endif
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100562
563static void
564mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
565{
566 unsigned long flags;
567 int done;
568
569 done = 0;
570 spin_lock_irqsave(&host->dma_lock, flags);
571 if (host->brs_received)
572 done = 1;
573 else
574 host->dma_done = 1;
575 spin_unlock_irqrestore(&host->dma_lock, flags);
576 if (done)
577 mmc_omap_xfer_done(host, data);
578}
579
580static void
581mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
582{
583 host->cmd = NULL;
584
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400585 del_timer(&host->cmd_abort_timer);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400586
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100587 if (cmd->flags & MMC_RSP_PRESENT) {
588 if (cmd->flags & MMC_RSP_136) {
589 /* response type 2 */
590 cmd->resp[3] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100591 OMAP_MMC_READ(host, RSP0) |
592 (OMAP_MMC_READ(host, RSP1) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100593 cmd->resp[2] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100594 OMAP_MMC_READ(host, RSP2) |
595 (OMAP_MMC_READ(host, RSP3) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100596 cmd->resp[1] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100597 OMAP_MMC_READ(host, RSP4) |
598 (OMAP_MMC_READ(host, RSP5) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100599 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100600 OMAP_MMC_READ(host, RSP6) |
601 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100602 } else {
603 /* response types 1, 1b, 3, 4, 5, 6 */
604 cmd->resp[0] =
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100605 OMAP_MMC_READ(host, RSP6) |
606 (OMAP_MMC_READ(host, RSP7) << 16);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100607 }
608 }
609
Pierre Ossman17b04292007-07-22 22:18:46 +0200610 if (host->data == NULL || cmd->error) {
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400611 struct mmc_host *mmc;
612
613 if (host->data != NULL)
614 mmc_omap_abort_xfer(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100615 host->mrq = NULL;
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400616 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400617 mmc_omap_release_slot(host->current_slot, 1);
Juha Yrjolaa914ded2008-03-26 16:09:12 -0400618 mmc_request_done(mmc, cmd->mrq);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100619 }
620}
621
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400622/*
623 * Abort stuck command. Can occur when card is removed while it is being
624 * read.
625 */
626static void mmc_omap_abort_command(struct work_struct *work)
627{
628 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400629 cmd_abort_work);
630 BUG_ON(!host->cmd);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400631
632 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
633 host->cmd->opcode);
634
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400635 if (host->cmd->error == 0)
636 host->cmd->error = -ETIMEDOUT;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400637
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400638 if (host->data == NULL) {
639 struct mmc_command *cmd;
640 struct mmc_host *mmc;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400641
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400642 cmd = host->cmd;
643 host->cmd = NULL;
644 mmc_omap_send_abort(host, 10000);
645
646 host->mrq = NULL;
647 mmc = host->mmc;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400648 mmc_omap_release_slot(host->current_slot, 1);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400649 mmc_request_done(mmc, cmd->mrq);
650 } else
651 mmc_omap_cmd_done(host, host->cmd);
652
653 host->abort = 0;
654 enable_irq(host->irq);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400655}
656
657static void
658mmc_omap_cmd_timer(unsigned long data)
659{
660 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400661 unsigned long flags;
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400662
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400663 spin_lock_irqsave(&host->slot_lock, flags);
664 if (host->cmd != NULL && !host->abort) {
665 OMAP_MMC_WRITE(host, IE, 0);
666 disable_irq(host->irq);
667 host->abort = 1;
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530668 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400669 }
670 spin_unlock_irqrestore(&host->slot_lock, flags);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -0400671}
672
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100673/* PIO only */
674static void
675mmc_omap_sg_to_buf(struct mmc_omap_host *host)
676{
677 struct scatterlist *sg;
678
679 sg = host->data->sg + host->sg_idx;
680 host->buffer_bytes_left = sg->length;
Jens Axboe45711f12007-10-22 21:19:53 +0200681 host->buffer = sg_virt(sg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100682 if (host->buffer_bytes_left > host->total_bytes_left)
683 host->buffer_bytes_left = host->total_bytes_left;
684}
685
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -0400686static void
687mmc_omap_clk_timer(unsigned long data)
688{
689 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
690
691 mmc_omap_fclk_enable(host, 0);
692}
693
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100694/* PIO only */
695static void
696mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
697{
698 int n;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100699
700 if (host->buffer_bytes_left == 0) {
701 host->sg_idx++;
702 BUG_ON(host->sg_idx == host->sg_len);
703 mmc_omap_sg_to_buf(host);
704 }
705 n = 64;
706 if (n > host->buffer_bytes_left)
707 n = host->buffer_bytes_left;
708 host->buffer_bytes_left -= n;
709 host->total_bytes_left -= n;
710 host->data->bytes_xfered += n;
711
712 if (write) {
Marek Belisko0e950fa2010-05-26 14:41:49 -0700713 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100714 } else {
Marek Belisko0e950fa2010-05-26 14:41:49 -0700715 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100716 }
717}
718
719static inline void mmc_omap_report_irq(u16 status)
720{
721 static const char *mmc_omap_status_bits[] = {
722 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
723 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
724 };
725 int i, c = 0;
726
727 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
728 if (status & (1 << i)) {
729 if (c)
730 printk(" ");
731 printk("%s", mmc_omap_status_bits[i]);
732 c++;
733 }
734}
735
David Howells7d12e782006-10-05 14:55:46 +0100736static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100737{
738 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
739 u16 status;
740 int end_command;
741 int end_transfer;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400742 int transfer_error, cmd_error;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100743
744 if (host->cmd == NULL && host->data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100745 status = OMAP_MMC_READ(host, STAT);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400746 dev_info(mmc_dev(host->slots[0]->mmc),
747 "Spurious IRQ 0x%04x\n", status);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100748 if (status != 0) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100749 OMAP_MMC_WRITE(host, STAT, status);
750 OMAP_MMC_WRITE(host, IE, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100751 }
752 return IRQ_HANDLED;
753 }
754
755 end_command = 0;
756 end_transfer = 0;
757 transfer_error = 0;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400758 cmd_error = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100759
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100760 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400761 int cmd;
762
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +0100763 OMAP_MMC_WRITE(host, STAT, status);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400764 if (host->cmd != NULL)
765 cmd = host->cmd->opcode;
766 else
767 cmd = -1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100768#ifdef CONFIG_MMC_DEBUG
769 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400770 status, cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100771 mmc_omap_report_irq(status);
772 printk("\n");
773#endif
774 if (host->total_bytes_left) {
775 if ((status & OMAP_MMC_STAT_A_FULL) ||
776 (status & OMAP_MMC_STAT_END_OF_DATA))
777 mmc_omap_xfer_data(host, 0);
778 if (status & OMAP_MMC_STAT_A_EMPTY)
779 mmc_omap_xfer_data(host, 1);
780 }
781
Juha Yrjola2a50b882008-03-26 16:09:26 -0400782 if (status & OMAP_MMC_STAT_END_OF_DATA)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100783 end_transfer = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100784
785 if (status & OMAP_MMC_STAT_DATA_TOUT) {
Juha Yrjola2a50b882008-03-26 16:09:26 -0400786 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
787 cmd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100788 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200789 host->data->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100790 transfer_error = 1;
791 }
792 }
793
794 if (status & OMAP_MMC_STAT_DATA_CRC) {
795 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200796 host->data->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100797 dev_dbg(mmc_dev(host->mmc),
798 "data CRC error, bytes left %d\n",
799 host->total_bytes_left);
800 transfer_error = 1;
801 } else {
802 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
803 }
804 }
805
806 if (status & OMAP_MMC_STAT_CMD_TOUT) {
807 /* Timeouts are routine with some commands */
808 if (host->cmd) {
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -0400809 struct mmc_omap_slot *slot =
810 host->current_slot;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400811 if (slot == NULL ||
812 !mmc_omap_cover_is_open(slot))
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400813 dev_err(mmc_dev(host->mmc),
Juha Yrjola2a50b882008-03-26 16:09:26 -0400814 "command timeout (CMD%d)\n",
815 cmd);
Pierre Ossman17b04292007-07-22 22:18:46 +0200816 host->cmd->error = -ETIMEDOUT;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100817 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400818 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100819 }
820 }
821
822 if (status & OMAP_MMC_STAT_CMD_CRC) {
823 if (host->cmd) {
824 dev_err(mmc_dev(host->mmc),
825 "command CRC error (CMD%d, arg 0x%08x)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400826 cmd, host->cmd->arg);
Pierre Ossman17b04292007-07-22 22:18:46 +0200827 host->cmd->error = -EILSEQ;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100828 end_command = 1;
Juha Yrjola2a50b882008-03-26 16:09:26 -0400829 cmd_error = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100830 } else
831 dev_err(mmc_dev(host->mmc),
832 "command CRC error without cmd?\n");
833 }
834
835 if (status & OMAP_MMC_STAT_CARD_ERR) {
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200836 dev_dbg(mmc_dev(host->mmc),
837 "ignoring card status error (CMD%d)\n",
Juha Yrjola2a50b882008-03-26 16:09:26 -0400838 cmd);
Ragner Magalhaes0107a4b2007-06-13 19:09:28 +0200839 end_command = 1;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100840 }
841
842 /*
843 * NOTE: On 1610 the END_OF_CMD may come too early when
Juha Yrjola2a50b882008-03-26 16:09:26 -0400844 * starting a write
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100845 */
846 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
847 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
848 end_command = 1;
849 }
850 }
851
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400852 if (cmd_error && host->data) {
853 del_timer(&host->cmd_abort_timer);
854 host->abort = 1;
855 OMAP_MMC_WRITE(host, IE, 0);
Ben Nizettee749c6f2009-04-16 15:55:21 +1000856 disable_irq_nosync(host->irq);
Venkatraman Sb01a4f12012-05-08 17:05:33 +0530857 queue_work(host->mmc_omap_wq, &host->cmd_abort_work);
Jarkko Lavinen0fb47232008-03-26 16:09:48 -0400858 return IRQ_HANDLED;
859 }
860
Michael Bueschf6947512011-04-11 17:00:44 -0400861 if (end_command && host->cmd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100862 mmc_omap_cmd_done(host, host->cmd);
Juha Yrjola2a50b882008-03-26 16:09:26 -0400863 if (host->data != NULL) {
864 if (transfer_error)
865 mmc_omap_xfer_done(host, host->data);
866 else if (end_transfer)
867 mmc_omap_end_of_data(host, host->data);
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100868 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100869
870 return IRQ_HANDLED;
871}
872
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400873void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400874{
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400875 int cover_open;
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400876 struct mmc_omap_host *host = dev_get_drvdata(dev);
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400877 struct mmc_omap_slot *slot = host->slots[num];
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400878
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400879 BUG_ON(num >= host->nr_slots);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400880
881 /* Other subsystems can call in here before we're initialised. */
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400882 if (host->nr_slots == 0 || !host->slots[num])
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400883 return;
884
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400885 cover_open = mmc_omap_cover_is_open(slot);
886 if (cover_open != slot->cover_open) {
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400887 slot->cover_open = cover_open;
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400888 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400889 }
Jarkko Lavinen7584d272008-03-26 16:09:42 -0400890
891 tasklet_hi_schedule(&slot->cover_tasklet);
892}
893
894static void mmc_omap_cover_timer(unsigned long arg)
895{
896 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
897 tasklet_schedule(&slot->cover_tasklet);
898}
899
900static void mmc_omap_cover_handler(unsigned long param)
901{
902 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
903 int cover_open = mmc_omap_cover_is_open(slot);
904
905 mmc_detect_change(slot->mmc, 0);
906 if (!cover_open)
907 return;
908
909 /*
910 * If no card is inserted, we postpone polling until
911 * the cover has been closed.
912 */
913 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
914 return;
915
916 mod_timer(&slot->cover_timer,
917 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
Juha Yrjola5a0f3f12008-03-26 16:09:08 -0400918}
919
Russell King3451c062012-04-21 22:35:42 +0100920static void mmc_omap_dma_callback(void *priv)
921{
922 struct mmc_omap_host *host = priv;
923 struct mmc_data *data = host->data;
924
925 /* If we got to the end of DMA, assume everything went well */
926 data->bytes_xfered += data->blocks * data->blksz;
927
928 mmc_omap_dma_done(host, data);
929}
930
931#ifdef USE_DMA_PRIVATE
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100932/* Prepare to transfer the next segment of a scatterlist */
933static void
934mmc_omap_prepare_dma(struct mmc_omap_host *host, struct mmc_data *data)
935{
936 int dma_ch = host->dma_ch;
937 unsigned long data_addr;
938 u16 buf, frame;
939 u32 count;
940 struct scatterlist *sg = &data->sg[host->sg_idx];
941 int src_port = 0;
942 int dst_port = 0;
943 int sync_dev = 0;
944
Marek Belisko0e950fa2010-05-26 14:41:49 -0700945 data_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
Russell Kinga3fd4a12006-06-04 17:51:15 +0100946 frame = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100947 count = sg_dma_len(sg);
948
Russell Kinga3fd4a12006-06-04 17:51:15 +0100949 if ((data->blocks == 1) && (count > data->blksz))
Carlos Aguiar730c9b72006-03-29 09:21:00 +0100950 count = frame;
951
952 host->dma_len = count;
953
954 /* FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx and 24xx.
955 * Use 16 or 32 word frames when the blocksize is at least that large.
956 * Blocksize is usually 512 bytes; but not for some SD reads.
957 */
958 if (cpu_is_omap15xx() && frame > 32)
959 frame = 32;
960 else if (frame > 64)
961 frame = 64;
962 count /= frame;
963 frame >>= 1;
964
965 if (!(data->flags & MMC_DATA_WRITE)) {
966 buf = 0x800f | ((frame - 1) << 8);
967
968 if (cpu_class_is_omap1()) {
969 src_port = OMAP_DMA_PORT_TIPB;
970 dst_port = OMAP_DMA_PORT_EMIFF;
971 }
972 if (cpu_is_omap24xx())
973 sync_dev = OMAP24XX_DMA_MMC1_RX;
974
975 omap_set_dma_src_params(dma_ch, src_port,
976 OMAP_DMA_AMODE_CONSTANT,
977 data_addr, 0, 0);
978 omap_set_dma_dest_params(dma_ch, dst_port,
979 OMAP_DMA_AMODE_POST_INC,
980 sg_dma_address(sg), 0, 0);
981 omap_set_dma_dest_data_pack(dma_ch, 1);
982 omap_set_dma_dest_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
983 } else {
984 buf = 0x0f80 | ((frame - 1) << 0);
985
986 if (cpu_class_is_omap1()) {
987 src_port = OMAP_DMA_PORT_EMIFF;
988 dst_port = OMAP_DMA_PORT_TIPB;
989 }
990 if (cpu_is_omap24xx())
991 sync_dev = OMAP24XX_DMA_MMC1_TX;
992
993 omap_set_dma_dest_params(dma_ch, dst_port,
994 OMAP_DMA_AMODE_CONSTANT,
995 data_addr, 0, 0);
996 omap_set_dma_src_params(dma_ch, src_port,
997 OMAP_DMA_AMODE_POST_INC,
998 sg_dma_address(sg), 0, 0);
999 omap_set_dma_src_data_pack(dma_ch, 1);
1000 omap_set_dma_src_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
1001 }
1002
1003 /* Max limit for DMA frame count is 0xffff */
Eric Sesterhennd99c5902006-11-30 05:27:38 +01001004 BUG_ON(count > 0xffff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001005
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001006 OMAP_MMC_WRITE(host, BUF, buf);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001007 omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S16,
1008 frame, count, OMAP_DMA_SYNC_FRAME,
1009 sync_dev, 0);
1010}
1011
1012/* A scatterlist segment completed */
1013static void mmc_omap_dma_cb(int lch, u16 ch_status, void *data)
1014{
1015 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
1016 struct mmc_data *mmcdat = host->data;
1017
1018 if (unlikely(host->dma_ch < 0)) {
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001019 dev_err(mmc_dev(host->mmc),
1020 "DMA callback while DMA not enabled\n");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001021 return;
1022 }
1023 /* FIXME: We really should do something to _handle_ the errors */
Tony Lindgren7ff879d2006-06-26 16:16:15 -07001024 if (ch_status & OMAP1_DMA_TOUT_IRQ) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001025 dev_err(mmc_dev(host->mmc),"DMA timeout\n");
1026 return;
1027 }
1028 if (ch_status & OMAP_DMA_DROP_IRQ) {
1029 dev_err(mmc_dev(host->mmc), "DMA sync error\n");
1030 return;
1031 }
1032 if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
1033 return;
1034 }
1035 mmcdat->bytes_xfered += host->dma_len;
1036 host->sg_idx++;
1037 if (host->sg_idx < host->sg_len) {
1038 mmc_omap_prepare_dma(host, host->data);
1039 omap_start_dma(host->dma_ch);
1040 } else
1041 mmc_omap_dma_done(host, host->data);
1042}
1043
1044static int mmc_omap_get_dma_channel(struct mmc_omap_host *host, struct mmc_data *data)
1045{
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001046 const char *dma_dev_name;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001047 int sync_dev, dma_ch, is_read, r;
1048
1049 is_read = !(data->flags & MMC_DATA_WRITE);
1050 del_timer_sync(&host->dma_timer);
1051 if (host->dma_ch >= 0) {
1052 if (is_read == host->dma_is_read)
1053 return 0;
1054 omap_free_dma(host->dma_ch);
1055 host->dma_ch = -1;
1056 }
1057
1058 if (is_read) {
Tony Lindgrend8874662008-12-10 17:37:16 -08001059 if (host->id == 0) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001060 sync_dev = OMAP_DMA_MMC_RX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001061 dma_dev_name = "MMC1 read";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001062 } else {
1063 sync_dev = OMAP_DMA_MMC2_RX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001064 dma_dev_name = "MMC2 read";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001065 }
1066 } else {
Tony Lindgrend8874662008-12-10 17:37:16 -08001067 if (host->id == 0) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001068 sync_dev = OMAP_DMA_MMC_TX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001069 dma_dev_name = "MMC1 write";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001070 } else {
1071 sync_dev = OMAP_DMA_MMC2_TX;
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001072 dma_dev_name = "MMC2 write";
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001073 }
1074 }
Tony Lindgrendf48dd02008-05-06 16:36:47 -07001075 r = omap_request_dma(sync_dev, dma_dev_name, mmc_omap_dma_cb,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001076 host, &dma_ch);
1077 if (r != 0) {
1078 dev_dbg(mmc_dev(host->mmc), "omap_request_dma() failed with %d\n", r);
1079 return r;
1080 }
1081 host->dma_ch = dma_ch;
1082 host->dma_is_read = is_read;
1083
1084 return 0;
1085}
Russell King3451c062012-04-21 22:35:42 +01001086#endif
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001087
1088static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1089{
1090 u16 reg;
1091
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001092 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001093 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001094 OMAP_MMC_WRITE(host, SDIO, reg);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001095 /* Set maximum timeout */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001096 OMAP_MMC_WRITE(host, CTO, 0xff);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001097}
1098
1099static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1100{
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -04001101 unsigned int timeout, cycle_ns;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001102 u16 reg;
1103
Juha Yrjolab8f9f0e2008-03-26 16:09:16 -04001104 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
1105 timeout = req->data->timeout_ns / cycle_ns;
1106 timeout += req->data->timeout_clks;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001107
1108 /* Check if we need to use timeout multiplier register */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001109 reg = OMAP_MMC_READ(host, SDIO);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001110 if (timeout > 0xffff) {
1111 reg |= (1 << 5);
1112 timeout /= 1024;
1113 } else
1114 reg &= ~(1 << 5);
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001115 OMAP_MMC_WRITE(host, SDIO, reg);
1116 OMAP_MMC_WRITE(host, DTO, timeout);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001117}
1118
1119static void
1120mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
1121{
1122 struct mmc_data *data = req->data;
1123 int i, use_dma, block_size;
1124 unsigned sg_len;
1125
1126 host->data = data;
1127 if (data == NULL) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001128 OMAP_MMC_WRITE(host, BLEN, 0);
1129 OMAP_MMC_WRITE(host, NBLK, 0);
1130 OMAP_MMC_WRITE(host, BUF, 0);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001131 host->dma_in_use = 0;
1132 set_cmd_timeout(host, req);
1133 return;
1134 }
1135
Russell Kinga3fd4a12006-06-04 17:51:15 +01001136 block_size = data->blksz;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001137
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001138 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
1139 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001140 set_data_timeout(host, req);
1141
1142 /* cope with calling layer confusion; it issues "single
1143 * block" writes using multi-block scatterlists.
1144 */
1145 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
1146
1147 /* Only do DMA for entire blocks */
1148 use_dma = host->use_dma;
1149 if (use_dma) {
1150 for (i = 0; i < sg_len; i++) {
1151 if ((data->sg[i].length % block_size) != 0) {
1152 use_dma = 0;
1153 break;
1154 }
1155 }
1156 }
1157
1158 host->sg_idx = 0;
1159 if (use_dma) {
Russell King3451c062012-04-21 22:35:42 +01001160 enum dma_data_direction dma_data_dir;
1161 struct dma_async_tx_descriptor *tx;
1162 struct dma_chan *c;
1163 u32 burst, *bp;
1164 u16 buf;
1165
1166 /*
1167 * FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx
1168 * and 24xx. Use 16 or 32 word frames when the
1169 * blocksize is at least that large. Blocksize is
1170 * usually 512 bytes; but not for some SD reads.
1171 */
1172 burst = cpu_is_omap15xx() ? 32 : 64;
1173 if (burst > data->blksz)
1174 burst = data->blksz;
1175
1176 burst >>= 1;
1177
1178 if (data->flags & MMC_DATA_WRITE) {
1179 c = host->dma_tx;
1180 bp = &host->dma_tx_burst;
1181 buf = 0x0f80 | (burst - 1) << 0;
1182 dma_data_dir = DMA_TO_DEVICE;
1183 } else {
1184 c = host->dma_rx;
1185 bp = &host->dma_rx_burst;
1186 buf = 0x800f | (burst - 1) << 8;
1187 dma_data_dir = DMA_FROM_DEVICE;
1188 }
1189
1190 if (!c)
1191 goto use_pio;
1192
1193 /* Only reconfigure if we have a different burst size */
1194 if (*bp != burst) {
1195 struct dma_slave_config cfg;
1196
1197 cfg.src_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1198 cfg.dst_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
1199 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1200 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
1201 cfg.src_maxburst = burst;
1202 cfg.dst_maxburst = burst;
1203
1204 if (dmaengine_slave_config(c, &cfg))
1205 goto use_pio;
1206
1207 *bp = burst;
1208 }
1209
1210 host->sg_len = dma_map_sg(c->device->dev, data->sg, sg_len,
1211 dma_data_dir);
1212 if (host->sg_len == 0)
1213 goto use_pio;
1214
1215 tx = dmaengine_prep_slave_sg(c, data->sg, host->sg_len,
1216 data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
1217 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1218 if (!tx)
1219 goto use_pio;
1220
1221 OMAP_MMC_WRITE(host, BUF, buf);
1222
1223 tx->callback = mmc_omap_dma_callback;
1224 tx->callback_param = host;
1225 dmaengine_submit(tx);
1226 host->brs_received = 0;
1227 host->dma_done = 0;
1228 host->dma_in_use = 1;
1229 return;
1230 }
1231 use_pio:
1232#ifdef USE_DMA_PRIVATE
1233 if (use_dma) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001234 if (mmc_omap_get_dma_channel(host, data) == 0) {
1235 enum dma_data_direction dma_data_dir;
1236
1237 if (data->flags & MMC_DATA_WRITE)
1238 dma_data_dir = DMA_TO_DEVICE;
1239 else
1240 dma_data_dir = DMA_FROM_DEVICE;
1241
1242 host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
1243 sg_len, dma_data_dir);
1244 host->total_bytes_left = 0;
1245 mmc_omap_prepare_dma(host, req->data);
1246 host->brs_received = 0;
1247 host->dma_done = 0;
1248 host->dma_in_use = 1;
1249 } else
1250 use_dma = 0;
1251 }
Russell King3451c062012-04-21 22:35:42 +01001252#else
1253 use_dma = 0;
1254#endif
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001255
1256 /* Revert to PIO? */
1257 if (!use_dma) {
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001258 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001259 host->total_bytes_left = data->blocks * block_size;
1260 host->sg_len = sg_len;
1261 mmc_omap_sg_to_buf(host);
1262 host->dma_in_use = 0;
1263 }
1264}
1265
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001266static void mmc_omap_start_request(struct mmc_omap_host *host,
1267 struct mmc_request *req)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001268{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001269 BUG_ON(host->mrq != NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001270
1271 host->mrq = req;
1272
1273 /* only touch fifo AFTER the controller readies it */
1274 mmc_omap_prepare_data(host, req);
1275 mmc_omap_start_command(host, req->cmd);
Russell King3451c062012-04-21 22:35:42 +01001276 if (host->dma_in_use) {
1277 struct dma_chan *c = host->data->flags & MMC_DATA_WRITE ?
1278 host->dma_tx : host->dma_rx;
1279
1280 if (c)
1281 dma_async_issue_pending(c);
1282#ifdef USE_DMA_PRIVATE
1283 else
1284 omap_start_dma(host->dma_ch);
1285#endif
1286 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001287}
1288
1289static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1290{
1291 struct mmc_omap_slot *slot = mmc_priv(mmc);
1292 struct mmc_omap_host *host = slot->host;
1293 unsigned long flags;
1294
1295 spin_lock_irqsave(&host->slot_lock, flags);
1296 if (host->mmc != NULL) {
1297 BUG_ON(slot->mrq != NULL);
1298 slot->mrq = req;
1299 spin_unlock_irqrestore(&host->slot_lock, flags);
1300 return;
1301 } else
1302 host->mmc = mmc;
1303 spin_unlock_irqrestore(&host->slot_lock, flags);
1304 mmc_omap_select_slot(slot, 1);
1305 mmc_omap_start_request(host, req);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001306}
1307
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001308static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1309 int vdd)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001310{
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001311 struct mmc_omap_host *host;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001312
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001313 host = slot->host;
1314
1315 if (slot->pdata->set_power != NULL)
1316 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1317 vdd);
1318
1319 if (cpu_is_omap24xx()) {
1320 u16 w;
1321
1322 if (power_on) {
1323 w = OMAP_MMC_READ(host, CON);
1324 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1325 } else {
1326 w = OMAP_MMC_READ(host, CON);
1327 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1328 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001329 }
1330}
1331
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001332static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1333{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001334 struct mmc_omap_slot *slot = mmc_priv(mmc);
1335 struct mmc_omap_host *host = slot->host;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001336 int func_clk_rate = clk_get_rate(host->fclk);
1337 int dsor;
1338
1339 if (ios->clock == 0)
1340 return 0;
1341
1342 dsor = func_clk_rate / ios->clock;
1343 if (dsor < 1)
1344 dsor = 1;
1345
1346 if (func_clk_rate / dsor > ios->clock)
1347 dsor++;
1348
1349 if (dsor > 250)
1350 dsor = 250;
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001351
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001352 slot->fclk_freq = func_clk_rate / dsor;
1353
Tony Lindgrend3af5ab2007-05-01 16:36:00 +02001354 if (ios->bus_width == MMC_BUS_WIDTH_4)
1355 dsor |= 1 << 15;
1356
1357 return dsor;
1358}
1359
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001360static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1361{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001362 struct mmc_omap_slot *slot = mmc_priv(mmc);
1363 struct mmc_omap_host *host = slot->host;
1364 int i, dsor;
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001365 int clk_enabled;
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001366
1367 mmc_omap_select_slot(slot, 0);
1368
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001369 dsor = mmc_omap_calc_divisor(mmc, ios);
1370
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001371 if (ios->vdd != slot->vdd)
1372 slot->vdd = ios->vdd;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001373
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001374 clk_enabled = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001375 switch (ios->power_mode) {
1376 case MMC_POWER_OFF:
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001377 mmc_omap_set_power(slot, 0, ios->vdd);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001378 break;
1379 case MMC_POWER_UP:
Tony Lindgren46a67302007-05-01 16:34:16 +02001380 /* Cannot touch dsor yet, just power up MMC */
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001381 mmc_omap_set_power(slot, 1, ios->vdd);
1382 goto exit;
Tony Lindgren46a67302007-05-01 16:34:16 +02001383 case MMC_POWER_ON:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001384 mmc_omap_fclk_enable(host, 1);
1385 clk_enabled = 1;
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001386 dsor |= 1 << 11;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001387 break;
1388 }
1389
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001390 if (slot->bus_mode != ios->bus_mode) {
1391 if (slot->pdata->set_bus_mode != NULL)
1392 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1393 ios->bus_mode);
1394 slot->bus_mode = ios->bus_mode;
1395 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001396
1397 /* On insanely high arm_per frequencies something sometimes
1398 * goes somehow out of sync, and the POW bit is not being set,
1399 * which results in the while loop below getting stuck.
1400 * Writing to the CON register twice seems to do the trick. */
1401 for (i = 0; i < 2; i++)
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001402 OMAP_MMC_WRITE(host, CON, dsor);
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001403 slot->saved_con = dsor;
Tony Lindgren46a67302007-05-01 16:34:16 +02001404 if (ios->power_mode == MMC_POWER_ON) {
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001405 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1406 int usecs = 250;
1407
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001408 /* Send clock cycles, poll completion */
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001409 OMAP_MMC_WRITE(host, IE, 0);
1410 OMAP_MMC_WRITE(host, STAT, 0xffff);
Juha Yrjola juha.yrjolac5cb4312006-11-11 23:42:39 +01001411 OMAP_MMC_WRITE(host, CMD, 1 << 7);
Jarkko Lavinen9d7c6ee2008-03-26 16:10:02 -04001412 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1413 udelay(1);
1414 usecs--;
1415 }
Juha Yrjola juha.yrjola3342ee82006-11-11 23:36:52 +01001416 OMAP_MMC_WRITE(host, STAT, 1);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001417 }
Juha Yrjola65b5b6e2008-03-26 16:09:22 -04001418
1419exit:
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001420 mmc_omap_release_slot(slot, clk_enabled);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001421}
1422
David Brownellab7aefd2006-11-12 17:55:30 -08001423static const struct mmc_host_ops mmc_omap_ops = {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001424 .request = mmc_omap_request,
1425 .set_ios = mmc_omap_set_ios,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001426};
1427
Tony Lindgren4f837792012-06-06 09:44:09 -04001428static int __devinit mmc_omap_new_slot(struct mmc_omap_host *host, int id)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001429{
1430 struct mmc_omap_slot *slot = NULL;
1431 struct mmc_host *mmc;
1432 int r;
1433
1434 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1435 if (mmc == NULL)
1436 return -ENOMEM;
1437
1438 slot = mmc_priv(mmc);
1439 slot->host = host;
1440 slot->mmc = mmc;
1441 slot->id = id;
1442 slot->pdata = &host->pdata->slots[id];
1443
1444 host->slots[id] = slot;
1445
Pierre Ossman23af6032008-07-06 01:10:27 +02001446 mmc->caps = 0;
Tony Lindgren90c62bf2008-12-10 17:37:17 -08001447 if (host->pdata->slots[id].wires >= 4)
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001448 mmc->caps |= MMC_CAP_4_BIT_DATA;
1449
1450 mmc->ops = &mmc_omap_ops;
1451 mmc->f_min = 400000;
1452
1453 if (cpu_class_is_omap2())
1454 mmc->f_max = 48000000;
1455 else
1456 mmc->f_max = 24000000;
1457 if (host->pdata->max_freq)
1458 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1459 mmc->ocr_avail = slot->pdata->ocr_mask;
1460
1461 /* Use scatterlist DMA to reduce per-transfer costs.
1462 * NOTE max_seg_size assumption that small blocks aren't
1463 * normally used (except e.g. for reading SD registers).
1464 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001465 mmc->max_segs = 32;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001466 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1467 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1468 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1469 mmc->max_seg_size = mmc->max_req_size;
1470
1471 r = mmc_add_host(mmc);
1472 if (r < 0)
1473 goto err_remove_host;
1474
1475 if (slot->pdata->name != NULL) {
1476 r = device_create_file(&mmc->class_dev,
1477 &dev_attr_slot_name);
1478 if (r < 0)
1479 goto err_remove_host;
1480 }
1481
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001482 if (slot->pdata->get_cover_state != NULL) {
1483 r = device_create_file(&mmc->class_dev,
1484 &dev_attr_cover_switch);
1485 if (r < 0)
1486 goto err_remove_slot_name;
1487
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001488 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1489 (unsigned long)slot);
1490 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1491 (unsigned long)slot);
1492 tasklet_schedule(&slot->cover_tasklet);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001493 }
1494
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001495 return 0;
1496
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001497err_remove_slot_name:
1498 if (slot->pdata->name != NULL)
1499 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001500err_remove_host:
1501 mmc_remove_host(mmc);
1502 mmc_free_host(mmc);
1503 return r;
1504}
1505
1506static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1507{
1508 struct mmc_host *mmc = slot->mmc;
1509
1510 if (slot->pdata->name != NULL)
1511 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
Juha Yrjola5a0f3f12008-03-26 16:09:08 -04001512 if (slot->pdata->get_cover_state != NULL)
1513 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1514
Jarkko Lavinen7584d272008-03-26 16:09:42 -04001515 tasklet_kill(&slot->cover_tasklet);
1516 del_timer_sync(&slot->cover_timer);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301517 flush_workqueue(slot->host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001518
1519 mmc_remove_host(mmc);
1520 mmc_free_host(mmc);
1521}
1522
Venkatraman Sb6e07032012-05-08 17:05:34 +05301523static int __devinit mmc_omap_probe(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001524{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001525 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001526 struct mmc_omap_host *host = NULL;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001527 struct resource *res;
Russell King3451c062012-04-21 22:35:42 +01001528 dma_cap_mask_t mask;
1529 unsigned sig;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001530 int i, ret = 0;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001531 int irq;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001532
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001533 if (pdata == NULL) {
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001534 dev_err(&pdev->dev, "platform data missing\n");
1535 return -ENXIO;
1536 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001537 if (pdata->nr_slots == 0) {
1538 dev_err(&pdev->dev, "no slots\n");
1539 return -ENXIO;
1540 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001541
1542 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001543 irq = platform_get_irq(pdev, 0);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001544 if (res == NULL || irq < 0)
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001545 return -ENXIO;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001546
Chris Ball20920142011-03-22 16:34:41 -07001547 res = request_mem_region(res->start, resource_size(res),
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001548 pdev->name);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001549 if (res == NULL)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001550 return -EBUSY;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001551
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001552 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1553 if (host == NULL) {
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001554 ret = -ENOMEM;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001555 goto err_free_mem_region;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001556 }
1557
Jarkko Lavinen0f602ec2008-03-26 16:09:58 -04001558 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1559 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1560
Jarkko Lavinen0fb47232008-03-26 16:09:48 -04001561 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1562 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1563 (unsigned long) host);
Jarkko Lavineneb1860b2008-03-26 16:09:29 -04001564
Jarkko Lavinen0807a9b2008-03-26 16:09:52 -04001565 spin_lock_init(&host->clk_lock);
1566 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1567
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001568 spin_lock_init(&host->dma_lock);
Russell King3451c062012-04-21 22:35:42 +01001569#ifdef USE_DMA_PRIVATE
Carlos Eduardo Aguiar01e77e12008-03-26 16:09:34 -04001570 setup_timer(&host->dma_timer, mmc_omap_dma_timer, (unsigned long) host);
Russell King3451c062012-04-21 22:35:42 +01001571#endif
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001572 spin_lock_init(&host->slot_lock);
1573 init_waitqueue_head(&host->slot_wq);
1574
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001575 host->pdata = pdata;
1576 host->dev = &pdev->dev;
1577 platform_set_drvdata(pdev, host);
1578
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001579 host->id = pdev->id;
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001580 host->mem_res = res;
Tony Lindgrence9c1a82006-07-01 19:56:44 +01001581 host->irq = irq;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001582
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001583 host->use_dma = 1;
Russell King3451c062012-04-21 22:35:42 +01001584#ifdef USE_DMA_PRIVATE
Tony Lindgrend8874662008-12-10 17:37:16 -08001585 host->dev->dma_mask = &pdata->dma_mask;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001586 host->dma_ch = -1;
Russell King3451c062012-04-21 22:35:42 +01001587#endif
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001588
1589 host->irq = irq;
1590 host->phys_base = host->mem_res->start;
Chris Ball20920142011-03-22 16:34:41 -07001591 host->virt_base = ioremap(res->start, resource_size(res));
Russell King55c381e2008-09-04 14:07:22 +01001592 if (!host->virt_base)
1593 goto err_ioremap;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001594
Russell Kingd4a36645a2009-01-23 19:03:37 +00001595 host->iclk = clk_get(&pdev->dev, "ick");
Ladislav Michle799acb2009-12-14 18:01:24 -08001596 if (IS_ERR(host->iclk)) {
1597 ret = PTR_ERR(host->iclk);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001598 goto err_free_mmc_host;
Ladislav Michle799acb2009-12-14 18:01:24 -08001599 }
Russell Kingd4a36645a2009-01-23 19:03:37 +00001600 clk_enable(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001601
Russell King5c9e02b2009-01-19 20:53:30 +00001602 host->fclk = clk_get(&pdev->dev, "fck");
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001603 if (IS_ERR(host->fclk)) {
1604 ret = PTR_ERR(host->fclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001605 goto err_free_iclk;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001606 }
1607
Russell King3451c062012-04-21 22:35:42 +01001608 dma_cap_zero(mask);
1609 dma_cap_set(DMA_SLAVE, mask);
1610
1611 host->dma_tx_burst = -1;
1612 host->dma_rx_burst = -1;
1613
1614 if (cpu_is_omap24xx())
1615 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_TX : OMAP24XX_DMA_MMC2_TX;
1616 else
1617 sig = host->id == 0 ? OMAP_DMA_MMC_TX : OMAP_DMA_MMC2_TX;
1618 host->dma_tx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1619#if 0
1620 if (!host->dma_tx) {
1621 dev_err(host->dev, "unable to obtain TX DMA engine channel %u\n",
1622 sig);
1623 goto err_dma;
1624 }
1625#else
1626 if (!host->dma_tx)
1627 dev_warn(host->dev, "unable to obtain TX DMA engine channel %u\n",
1628 sig);
1629#endif
1630 if (cpu_is_omap24xx())
1631 sig = host->id == 0 ? OMAP24XX_DMA_MMC1_RX : OMAP24XX_DMA_MMC2_RX;
1632 else
1633 sig = host->id == 0 ? OMAP_DMA_MMC_RX : OMAP_DMA_MMC2_RX;
1634 host->dma_rx = dma_request_channel(mask, omap_dma_filter_fn, &sig);
1635#if 0
1636 if (!host->dma_rx) {
1637 dev_err(host->dev, "unable to obtain RX DMA engine channel %u\n",
1638 sig);
1639 goto err_dma;
1640 }
1641#else
1642 if (!host->dma_rx)
1643 dev_warn(host->dev, "unable to obtain RX DMA engine channel %u\n",
1644 sig);
1645#endif
1646
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001647 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1648 if (ret)
Russell King3451c062012-04-21 22:35:42 +01001649 goto err_free_dma;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001650
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001651 if (pdata->init != NULL) {
1652 ret = pdata->init(&pdev->dev);
1653 if (ret < 0)
1654 goto err_free_irq;
1655 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001656
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001657 host->nr_slots = pdata->nr_slots;
Tony Lindgrenebbe6f82012-06-06 09:47:49 -04001658 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
Tony Lindgren3caf4142012-06-06 09:45:50 -04001659
1660 host->mmc_omap_wq = alloc_workqueue("mmc_omap", 0, 0);
1661 if (!host->mmc_omap_wq)
1662 goto err_plat_cleanup;
1663
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001664 for (i = 0; i < pdata->nr_slots; i++) {
1665 ret = mmc_omap_new_slot(host, i);
1666 if (ret < 0) {
1667 while (--i >= 0)
1668 mmc_omap_remove_slot(host->slots[i]);
1669
Tony Lindgren3caf4142012-06-06 09:45:50 -04001670 goto err_destroy_wq;
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001671 }
1672 }
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001673
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001674 return 0;
1675
Tony Lindgren3caf4142012-06-06 09:45:50 -04001676err_destroy_wq:
1677 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001678err_plat_cleanup:
1679 if (pdata->cleanup)
1680 pdata->cleanup(&pdev->dev);
1681err_free_irq:
1682 free_irq(host->irq, host);
Russell King3451c062012-04-21 22:35:42 +01001683err_free_dma:
1684 if (host->dma_tx)
1685 dma_release_channel(host->dma_tx);
1686 if (host->dma_rx)
1687 dma_release_channel(host->dma_rx);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001688 clk_put(host->fclk);
1689err_free_iclk:
Ladislav Michle799acb2009-12-14 18:01:24 -08001690 clk_disable(host->iclk);
1691 clk_put(host->iclk);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001692err_free_mmc_host:
Russell King55c381e2008-09-04 14:07:22 +01001693 iounmap(host->virt_base);
1694err_ioremap:
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001695 kfree(host);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001696err_free_mem_region:
Chris Ball20920142011-03-22 16:34:41 -07001697 release_mem_region(res->start, resource_size(res));
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001698 return ret;
1699}
1700
Venkatraman Sb6e07032012-05-08 17:05:34 +05301701static int __devexit mmc_omap_remove(struct platform_device *pdev)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001702{
1703 struct mmc_omap_host *host = platform_get_drvdata(pdev);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001704 int i;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001705
1706 platform_set_drvdata(pdev, NULL);
1707
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001708 BUG_ON(host == NULL);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001709
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001710 for (i = 0; i < host->nr_slots; i++)
1711 mmc_omap_remove_slot(host->slots[i]);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001712
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001713 if (host->pdata->cleanup)
1714 host->pdata->cleanup(&pdev->dev);
1715
Russell Kingd4a36645a2009-01-23 19:03:37 +00001716 mmc_omap_fclk_enable(host, 0);
Ladislav Michl49c1d9d2009-11-11 14:26:43 -08001717 free_irq(host->irq, host);
Russell Kingd4a36645a2009-01-23 19:03:37 +00001718 clk_put(host->fclk);
1719 clk_disable(host->iclk);
1720 clk_put(host->iclk);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001721
Russell King3451c062012-04-21 22:35:42 +01001722 if (host->dma_tx)
1723 dma_release_channel(host->dma_tx);
1724 if (host->dma_rx)
1725 dma_release_channel(host->dma_rx);
1726
Russell King55c381e2008-09-04 14:07:22 +01001727 iounmap(host->virt_base);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001728 release_mem_region(pdev->resource[0].start,
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001729 pdev->resource[0].end - pdev->resource[0].start + 1);
Venkatraman Sb01a4f12012-05-08 17:05:33 +05301730 destroy_workqueue(host->mmc_omap_wq);
Juha Yrjola juha.yrjola81ca7032006-11-11 23:39:20 +01001731
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001732 kfree(host);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001733
1734 return 0;
1735}
1736
1737#ifdef CONFIG_PM
1738static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1739{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001740 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001741 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1742
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001743 if (host == NULL || host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001744 return 0;
1745
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001746 for (i = 0; i < host->nr_slots; i++) {
1747 struct mmc_omap_slot *slot;
1748
1749 slot = host->slots[i];
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001750 ret = mmc_suspend_host(slot->mmc);
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001751 if (ret < 0) {
1752 while (--i >= 0) {
1753 slot = host->slots[i];
1754 mmc_resume_host(slot->mmc);
1755 }
1756 return ret;
1757 }
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001758 }
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001759 host->suspended = 1;
1760 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001761}
1762
1763static int mmc_omap_resume(struct platform_device *pdev)
1764{
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001765 int i, ret = 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001766 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1767
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001768 if (host == NULL || !host->suspended)
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001769 return 0;
1770
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001771 for (i = 0; i < host->nr_slots; i++) {
1772 struct mmc_omap_slot *slot;
1773 slot = host->slots[i];
1774 ret = mmc_resume_host(slot->mmc);
1775 if (ret < 0)
1776 return ret;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001777
Juha Yrjolaabfbe5f2008-03-26 16:08:57 -04001778 host->suspended = 0;
1779 }
1780 return 0;
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001781}
1782#else
1783#define mmc_omap_suspend NULL
1784#define mmc_omap_resume NULL
1785#endif
1786
1787static struct platform_driver mmc_omap_driver = {
Venkatraman Sb6e07032012-05-08 17:05:34 +05301788 .probe = mmc_omap_probe,
1789 .remove = __devexit_p(mmc_omap_remove),
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001790 .suspend = mmc_omap_suspend,
1791 .resume = mmc_omap_resume,
1792 .driver = {
1793 .name = DRIVER_NAME,
Kay Sieversbc65c722008-04-15 14:34:28 -07001794 .owner = THIS_MODULE,
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001795 },
1796};
1797
Venkatraman S680f1b52012-05-08 17:05:35 +05301798module_platform_driver(mmc_omap_driver);
Carlos Aguiar730c9b72006-03-29 09:21:00 +01001799MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1800MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001801MODULE_ALIAS("platform:" DRIVER_NAME);
Al Virod36b6912011-12-29 17:09:01 -05001802MODULE_AUTHOR("Juha Yrjölä");