blob: 5f3d524c33872ef3267795f26e9c2f8d308b4aa4 [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Jeff Garzik8b260242005-11-12 12:32:50 -05004 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05005 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04006 *
7 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <linux/interrupt.h>
Brett Russ20f733e2005-09-01 18:26:17 -040031#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050032#include <linux/device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040033#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050034#include <scsi/scsi_cmnd.h>
Brett Russ20f733e2005-09-01 18:26:17 -040035#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040036
37#define DRV_NAME "sata_mv"
Jeff Garzikcb48cab2007-02-26 06:04:24 -050038#define DRV_VERSION "0.8"
Brett Russ20f733e2005-09-01 18:26:17 -040039
40enum {
41 /* BAR's are enumerated in terms of pci_resource_start() terms */
42 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
43 MV_IO_BAR = 2, /* offset 0x18: IO space */
44 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
45
46 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
47 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
48
49 MV_PCI_REG_BASE = 0,
50 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040051 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
52 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
53 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
54 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
55 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
56
Brett Russ20f733e2005-09-01 18:26:17 -040057 MV_SATAHC0_REG_BASE = 0x20000,
Jeff Garzik522479f2005-11-12 22:14:02 -050058 MV_FLASH_CTL = 0x1046c,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -050059 MV_GPIO_PORT_CTL = 0x104f0,
60 MV_RESET_CFG = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040061
62 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
63 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
64 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
65 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
66
Brett Russ31961942005-09-30 01:36:00 -040067 MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
Brett Russ20f733e2005-09-01 18:26:17 -040068
Brett Russ31961942005-09-30 01:36:00 -040069 MV_MAX_Q_DEPTH = 32,
70 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
71
72 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
73 * CRPB needs alignment on a 256B boundary. Size == 256B
74 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
75 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
76 */
77 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
78 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
79 MV_MAX_SG_CT = 176,
80 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
81 MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
82
Brett Russ20f733e2005-09-01 18:26:17 -040083 MV_PORTS_PER_HC = 4,
84 /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
85 MV_PORT_HC_SHIFT = 2,
Brett Russ31961942005-09-30 01:36:00 -040086 /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
Brett Russ20f733e2005-09-01 18:26:17 -040087 MV_PORT_MASK = 3,
88
89 /* Host Flags */
90 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
91 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Brett Russ31961942005-09-30 01:36:00 -040092 MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzik50630192005-12-13 02:29:45 -050093 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
Albert Lee1f3461a2006-05-23 18:12:30 +080094 ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING),
Jeff Garzik47c2b672005-11-12 21:13:17 -050095 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -040096
Brett Russ31961942005-09-30 01:36:00 -040097 CRQB_FLAG_READ = (1 << 0),
98 CRQB_TAG_SHIFT = 1,
99 CRQB_CMD_ADDR_SHIFT = 8,
100 CRQB_CMD_CS = (0x2 << 11),
101 CRQB_CMD_LAST = (1 << 15),
102
103 CRPB_FLAG_STATUS_SHIFT = 8,
104
105 EPRD_FLAG_END_OF_TBL = (1 << 31),
106
Brett Russ20f733e2005-09-01 18:26:17 -0400107 /* PCI interface registers */
108
Brett Russ31961942005-09-30 01:36:00 -0400109 PCI_COMMAND_OFS = 0xc00,
110
Brett Russ20f733e2005-09-01 18:26:17 -0400111 PCI_MAIN_CMD_STS_OFS = 0xd30,
112 STOP_PCI_MASTER = (1 << 2),
113 PCI_MASTER_EMPTY = (1 << 3),
114 GLOB_SFT_RST = (1 << 4),
115
Jeff Garzik522479f2005-11-12 22:14:02 -0500116 MV_PCI_MODE = 0xd00,
117 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
118 MV_PCI_DISC_TIMER = 0xd04,
119 MV_PCI_MSI_TRIGGER = 0xc38,
120 MV_PCI_SERR_MASK = 0xc28,
121 MV_PCI_XBAR_TMOUT = 0x1d04,
122 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
123 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
124 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
125 MV_PCI_ERR_COMMAND = 0x1d50,
126
127 PCI_IRQ_CAUSE_OFS = 0x1d58,
128 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400129 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
130
131 HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
132 HC_MAIN_IRQ_MASK_OFS = 0x1d64,
133 PORT0_ERR = (1 << 0), /* shift by port # */
134 PORT0_DONE = (1 << 1), /* shift by port # */
135 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
136 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
137 PCI_ERR = (1 << 18),
138 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
139 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500140 PORTS_0_3_COAL_DONE = (1 << 8),
141 PORTS_4_7_COAL_DONE = (1 << 17),
Brett Russ20f733e2005-09-01 18:26:17 -0400142 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
143 GPIO_INT = (1 << 22),
144 SELF_INT = (1 << 23),
145 TWSI_INT = (1 << 24),
146 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzikfb621e22007-02-25 04:19:45 -0500147 HC_MAIN_RSVD_5 = (0x1fff << 19), /* bits 31-19 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500148 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400149 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
150 HC_MAIN_RSVD),
Jeff Garzikfb621e22007-02-25 04:19:45 -0500151 HC_MAIN_MASKED_IRQS_5 = (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
152 HC_MAIN_RSVD_5),
Brett Russ20f733e2005-09-01 18:26:17 -0400153
154 /* SATAHC registers */
155 HC_CFG_OFS = 0,
156
157 HC_IRQ_CAUSE_OFS = 0x14,
Brett Russ31961942005-09-30 01:36:00 -0400158 CRPB_DMA_DONE = (1 << 0), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400159 HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
160 DEV_IRQ = (1 << 8), /* shift by port # */
161
162 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400163 SHD_BLK_OFS = 0x100,
164 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400165
166 /* SATA registers */
167 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
168 SATA_ACTIVE_OFS = 0x350,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500169 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500170 PHY_MODE4 = 0x314,
171 PHY_MODE2 = 0x330,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500172 MV5_PHY_MODE = 0x74,
173 MV5_LT_MODE = 0x30,
174 MV5_PHY_CTL = 0x0C,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500175 SATA_INTERFACE_CTL = 0x050,
176
177 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400178
179 /* Port registers */
180 EDMA_CFG_OFS = 0,
Brett Russ31961942005-09-30 01:36:00 -0400181 EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
182 EDMA_CFG_NCQ = (1 << 5),
183 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
184 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
185 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Brett Russ20f733e2005-09-01 18:26:17 -0400186
187 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
188 EDMA_ERR_IRQ_MASK_OFS = 0xc,
189 EDMA_ERR_D_PAR = (1 << 0),
190 EDMA_ERR_PRD_PAR = (1 << 1),
191 EDMA_ERR_DEV = (1 << 2),
192 EDMA_ERR_DEV_DCON = (1 << 3),
193 EDMA_ERR_DEV_CON = (1 << 4),
194 EDMA_ERR_SERR = (1 << 5),
195 EDMA_ERR_SELF_DIS = (1 << 7),
196 EDMA_ERR_BIST_ASYNC = (1 << 8),
197 EDMA_ERR_CRBQ_PAR = (1 << 9),
198 EDMA_ERR_CRPB_PAR = (1 << 10),
199 EDMA_ERR_INTRL_PAR = (1 << 11),
200 EDMA_ERR_IORDY = (1 << 12),
201 EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
202 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
203 EDMA_ERR_LNK_DATA_RX = (0xf << 17),
204 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
205 EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
206 EDMA_ERR_TRANS_PROTO = (1 << 31),
Jeff Garzik8b260242005-11-12 12:32:50 -0500207 EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Brett Russ20f733e2005-09-01 18:26:17 -0400208 EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
209 EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
Jeff Garzik8b260242005-11-12 12:32:50 -0500210 EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
Brett Russ20f733e2005-09-01 18:26:17 -0400211 EDMA_ERR_LNK_DATA_RX |
Jeff Garzik8b260242005-11-12 12:32:50 -0500212 EDMA_ERR_LNK_DATA_TX |
Brett Russ20f733e2005-09-01 18:26:17 -0400213 EDMA_ERR_TRANS_PROTO),
214
Brett Russ31961942005-09-30 01:36:00 -0400215 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
216 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400217
218 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
219 EDMA_REQ_Q_PTR_SHIFT = 5,
220
221 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
222 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
223 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400224 EDMA_RSP_Q_PTR_SHIFT = 3,
225
Brett Russ20f733e2005-09-01 18:26:17 -0400226 EDMA_CMD_OFS = 0x28,
227 EDMA_EN = (1 << 0),
228 EDMA_DS = (1 << 1),
229 ATA_RST = (1 << 2),
230
Jeff Garzikc9d39132005-11-13 17:47:51 -0500231 EDMA_IORDY_TMOUT = 0x34,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500232 EDMA_ARB_CFG = 0x38,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500233
Brett Russ31961942005-09-30 01:36:00 -0400234 /* Host private flags (hp_flags) */
235 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500236 MV_HP_ERRATA_50XXB0 = (1 << 1),
237 MV_HP_ERRATA_50XXB2 = (1 << 2),
238 MV_HP_ERRATA_60X1B2 = (1 << 3),
239 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500240 MV_HP_ERRATA_XX42A0 = (1 << 5),
241 MV_HP_50XX = (1 << 6),
242 MV_HP_GEN_IIE = (1 << 7),
Brett Russ20f733e2005-09-01 18:26:17 -0400243
Brett Russ31961942005-09-30 01:36:00 -0400244 /* Port private flags (pp_flags) */
245 MV_PP_FLAG_EDMA_EN = (1 << 0),
246 MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
247};
248
Jeff Garzikc9d39132005-11-13 17:47:51 -0500249#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500250#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500251#define IS_GEN_I(hpriv) IS_50XX(hpriv)
252#define IS_GEN_II(hpriv) IS_60XX(hpriv)
253#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500254
Jeff Garzik095fec82005-11-12 09:50:49 -0500255enum {
256 /* Our DMA boundary is determined by an ePRD being unable to handle
257 * anything larger than 64KB
258 */
259 MV_DMA_BOUNDARY = 0xffffU,
260
261 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
262
263 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
264};
265
Jeff Garzik522479f2005-11-12 22:14:02 -0500266enum chip_type {
267 chip_504x,
268 chip_508x,
269 chip_5080,
270 chip_604x,
271 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500272 chip_6042,
273 chip_7042,
Jeff Garzik522479f2005-11-12 22:14:02 -0500274};
275
Brett Russ31961942005-09-30 01:36:00 -0400276/* Command ReQuest Block: 32B */
277struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400278 __le32 sg_addr;
279 __le32 sg_addr_hi;
280 __le16 ctrl_flags;
281 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400282};
283
Jeff Garzike4e7b892006-01-31 12:18:41 -0500284struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400285 __le32 addr;
286 __le32 addr_hi;
287 __le32 flags;
288 __le32 len;
289 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500290};
291
Brett Russ31961942005-09-30 01:36:00 -0400292/* Command ResPonse Block: 8B */
293struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400294 __le16 id;
295 __le16 flags;
296 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400297};
298
299/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
300struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400301 __le32 addr;
302 __le32 flags_size;
303 __le32 addr_hi;
304 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400305};
306
307struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400308 struct mv_crqb *crqb;
309 dma_addr_t crqb_dma;
310 struct mv_crpb *crpb;
311 dma_addr_t crpb_dma;
312 struct mv_sg *sg_tbl;
313 dma_addr_t sg_tbl_dma;
Brett Russ31961942005-09-30 01:36:00 -0400314 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400315};
316
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500317struct mv_port_signal {
318 u32 amps;
319 u32 pre;
320};
321
Jeff Garzik47c2b672005-11-12 21:13:17 -0500322struct mv_host_priv;
323struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500324 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
325 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500326 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
327 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
328 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500329 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
330 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500331 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
332 void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500333};
334
Brett Russ20f733e2005-09-01 18:26:17 -0400335struct mv_host_priv {
Brett Russ31961942005-09-30 01:36:00 -0400336 u32 hp_flags;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500337 struct mv_port_signal signal[8];
Jeff Garzik47c2b672005-11-12 21:13:17 -0500338 const struct mv_hw_ops *ops;
Brett Russ20f733e2005-09-01 18:26:17 -0400339};
340
341static void mv_irq_clear(struct ata_port *ap);
342static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
343static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500344static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
345static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ20f733e2005-09-01 18:26:17 -0400346static void mv_phy_reset(struct ata_port *ap);
Jeff Garzik22374672005-11-17 10:59:48 -0500347static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
Brett Russ31961942005-09-30 01:36:00 -0400348static int mv_port_start(struct ata_port *ap);
349static void mv_port_stop(struct ata_port *ap);
350static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500351static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900352static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100353static irqreturn_t mv_interrupt(int irq, void *dev_instance);
Brett Russ31961942005-09-30 01:36:00 -0400354static void mv_eng_timeout(struct ata_port *ap);
Brett Russ20f733e2005-09-01 18:26:17 -0400355static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
356
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500357static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
358 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500359static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
360static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
361 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500362static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
363 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500364static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
365static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500366
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500367static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
368 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500369static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
370static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
371 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500372static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
373 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500374static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
375static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500376static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
377 unsigned int port_no);
378static void mv_stop_and_reset(struct ata_port *ap);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500379
Jeff Garzik193515d2005-11-07 00:59:37 -0500380static struct scsi_host_template mv_sht = {
Brett Russ20f733e2005-09-01 18:26:17 -0400381 .module = THIS_MODULE,
382 .name = DRV_NAME,
383 .ioctl = ata_scsi_ioctl,
384 .queuecommand = ata_scsi_queuecmd,
Brett Russ31961942005-09-30 01:36:00 -0400385 .can_queue = MV_USE_Q_DEPTH,
Brett Russ20f733e2005-09-01 18:26:17 -0400386 .this_id = ATA_SHT_THIS_ID,
Jeff Garzik22374672005-11-17 10:59:48 -0500387 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400388 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
389 .emulated = ATA_SHT_EMULATED,
Brett Russ31961942005-09-30 01:36:00 -0400390 .use_clustering = ATA_SHT_USE_CLUSTERING,
Brett Russ20f733e2005-09-01 18:26:17 -0400391 .proc_name = DRV_NAME,
392 .dma_boundary = MV_DMA_BOUNDARY,
393 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900394 .slave_destroy = ata_scsi_slave_destroy,
Brett Russ20f733e2005-09-01 18:26:17 -0400395 .bios_param = ata_std_bios_param,
Brett Russ20f733e2005-09-01 18:26:17 -0400396};
397
Jeff Garzikc9d39132005-11-13 17:47:51 -0500398static const struct ata_port_operations mv5_ops = {
399 .port_disable = ata_port_disable,
400
401 .tf_load = ata_tf_load,
402 .tf_read = ata_tf_read,
403 .check_status = ata_check_status,
404 .exec_command = ata_exec_command,
405 .dev_select = ata_std_dev_select,
406
407 .phy_reset = mv_phy_reset,
408
409 .qc_prep = mv_qc_prep,
410 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900411 .data_xfer = ata_data_xfer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500412
413 .eng_timeout = mv_eng_timeout,
414
415 .irq_handler = mv_interrupt,
416 .irq_clear = mv_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900417 .irq_on = ata_irq_on,
418 .irq_ack = ata_irq_ack,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500419
420 .scr_read = mv5_scr_read,
421 .scr_write = mv5_scr_write,
422
423 .port_start = mv_port_start,
424 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500425};
426
427static const struct ata_port_operations mv6_ops = {
Brett Russ20f733e2005-09-01 18:26:17 -0400428 .port_disable = ata_port_disable,
429
430 .tf_load = ata_tf_load,
431 .tf_read = ata_tf_read,
432 .check_status = ata_check_status,
433 .exec_command = ata_exec_command,
434 .dev_select = ata_std_dev_select,
435
436 .phy_reset = mv_phy_reset,
437
Brett Russ31961942005-09-30 01:36:00 -0400438 .qc_prep = mv_qc_prep,
439 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900440 .data_xfer = ata_data_xfer,
Brett Russ20f733e2005-09-01 18:26:17 -0400441
Brett Russ31961942005-09-30 01:36:00 -0400442 .eng_timeout = mv_eng_timeout,
Brett Russ20f733e2005-09-01 18:26:17 -0400443
444 .irq_handler = mv_interrupt,
445 .irq_clear = mv_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900446 .irq_on = ata_irq_on,
447 .irq_ack = ata_irq_ack,
Brett Russ20f733e2005-09-01 18:26:17 -0400448
449 .scr_read = mv_scr_read,
450 .scr_write = mv_scr_write,
451
Brett Russ31961942005-09-30 01:36:00 -0400452 .port_start = mv_port_start,
453 .port_stop = mv_port_stop,
Brett Russ20f733e2005-09-01 18:26:17 -0400454};
455
Jeff Garzike4e7b892006-01-31 12:18:41 -0500456static const struct ata_port_operations mv_iie_ops = {
457 .port_disable = ata_port_disable,
458
459 .tf_load = ata_tf_load,
460 .tf_read = ata_tf_read,
461 .check_status = ata_check_status,
462 .exec_command = ata_exec_command,
463 .dev_select = ata_std_dev_select,
464
465 .phy_reset = mv_phy_reset,
466
467 .qc_prep = mv_qc_prep_iie,
468 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900469 .data_xfer = ata_data_xfer,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500470
471 .eng_timeout = mv_eng_timeout,
472
473 .irq_handler = mv_interrupt,
474 .irq_clear = mv_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900475 .irq_on = ata_irq_on,
476 .irq_ack = ata_irq_ack,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500477
478 .scr_read = mv_scr_read,
479 .scr_write = mv_scr_write,
480
481 .port_start = mv_port_start,
482 .port_stop = mv_port_stop,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500483};
484
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100485static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400486 { /* chip_504x */
487 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400488 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400489 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500490 .udma_mask = 0x7f, /* udma0-6 */
491 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400492 },
493 { /* chip_508x */
494 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400495 .flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
Brett Russ31961942005-09-30 01:36:00 -0400496 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500497 .udma_mask = 0x7f, /* udma0-6 */
498 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400499 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500500 { /* chip_5080 */
501 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400502 .flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500503 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500504 .udma_mask = 0x7f, /* udma0-6 */
505 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500506 },
Brett Russ20f733e2005-09-01 18:26:17 -0400507 { /* chip_604x */
508 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400509 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Brett Russ31961942005-09-30 01:36:00 -0400510 .pio_mask = 0x1f, /* pio0-4 */
511 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500512 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400513 },
514 { /* chip_608x */
515 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400516 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Brett Russ31961942005-09-30 01:36:00 -0400517 MV_FLAG_DUAL_HC),
518 .pio_mask = 0x1f, /* pio0-4 */
519 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500520 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400521 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500522 { /* chip_6042 */
523 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400524 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500525 .pio_mask = 0x1f, /* pio0-4 */
526 .udma_mask = 0x7f, /* udma0-6 */
527 .port_ops = &mv_iie_ops,
528 },
529 { /* chip_7042 */
530 .sht = &mv_sht,
Olof Johanssone93f09d2007-01-18 18:39:59 -0600531 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500532 .pio_mask = 0x1f, /* pio0-4 */
533 .udma_mask = 0x7f, /* udma0-6 */
534 .port_ops = &mv_iie_ops,
535 },
Brett Russ20f733e2005-09-01 18:26:17 -0400536};
537
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500538static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400539 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
540 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
541 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
542 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400543
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400544 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
545 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
546 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
547 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
548 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500549
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400550 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
551
Olof Johanssone93f09d2007-01-18 18:39:59 -0600552 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
553
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400554 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400555};
556
557static struct pci_driver mv_pci_driver = {
558 .name = DRV_NAME,
559 .id_table = mv_pci_tbl,
560 .probe = mv_init_one,
561 .remove = ata_pci_remove_one,
562};
563
Jeff Garzik47c2b672005-11-12 21:13:17 -0500564static const struct mv_hw_ops mv5xxx_ops = {
565 .phy_errata = mv5_phy_errata,
566 .enable_leds = mv5_enable_leds,
567 .read_preamp = mv5_read_preamp,
568 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500569 .reset_flash = mv5_reset_flash,
570 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500571};
572
573static const struct mv_hw_ops mv6xxx_ops = {
574 .phy_errata = mv6_phy_errata,
575 .enable_leds = mv6_enable_leds,
576 .read_preamp = mv6_read_preamp,
577 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500578 .reset_flash = mv6_reset_flash,
579 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500580};
581
Brett Russ20f733e2005-09-01 18:26:17 -0400582/*
Jeff Garzikddef9bb2006-02-02 16:17:06 -0500583 * module options
584 */
585static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
586
587
588/*
Brett Russ20f733e2005-09-01 18:26:17 -0400589 * Functions
590 */
591
592static inline void writelfl(unsigned long data, void __iomem *addr)
593{
594 writel(data, addr);
595 (void) readl(addr); /* flush to avoid PCI posted write */
596}
597
Brett Russ20f733e2005-09-01 18:26:17 -0400598static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
599{
600 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
601}
602
Jeff Garzikc9d39132005-11-13 17:47:51 -0500603static inline unsigned int mv_hc_from_port(unsigned int port)
604{
605 return port >> MV_PORT_HC_SHIFT;
606}
607
608static inline unsigned int mv_hardport_from_port(unsigned int port)
609{
610 return port & MV_PORT_MASK;
611}
612
613static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
614 unsigned int port)
615{
616 return mv_hc_base(base, mv_hc_from_port(port));
617}
618
Brett Russ20f733e2005-09-01 18:26:17 -0400619static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
620{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500621 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500622 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500623 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400624}
625
626static inline void __iomem *mv_ap_base(struct ata_port *ap)
627{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900628 return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400629}
630
Jeff Garzikcca39742006-08-24 03:19:22 -0400631static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400632{
Jeff Garzikcca39742006-08-24 03:19:22 -0400633 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400634}
635
636static void mv_irq_clear(struct ata_port *ap)
637{
638}
639
Brett Russ05b308e2005-10-05 17:08:53 -0400640/**
641 * mv_start_dma - Enable eDMA engine
642 * @base: port base address
643 * @pp: port private data
644 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900645 * Verify the local cache of the eDMA state is accurate with a
646 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400647 *
648 * LOCKING:
649 * Inherited from caller.
650 */
Brett Russafb0edd2005-10-05 17:08:42 -0400651static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
Brett Russ31961942005-09-30 01:36:00 -0400652{
Brett Russafb0edd2005-10-05 17:08:42 -0400653 if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
654 writelfl(EDMA_EN, base + EDMA_CMD_OFS);
655 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
656 }
Tejun Heobeec7db2006-02-11 19:11:13 +0900657 WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
Brett Russ31961942005-09-30 01:36:00 -0400658}
659
Brett Russ05b308e2005-10-05 17:08:53 -0400660/**
661 * mv_stop_dma - Disable eDMA engine
662 * @ap: ATA channel to manipulate
663 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900664 * Verify the local cache of the eDMA state is accurate with a
665 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400666 *
667 * LOCKING:
668 * Inherited from caller.
669 */
Brett Russ31961942005-09-30 01:36:00 -0400670static void mv_stop_dma(struct ata_port *ap)
671{
672 void __iomem *port_mmio = mv_ap_base(ap);
673 struct mv_port_priv *pp = ap->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400674 u32 reg;
675 int i;
676
Brett Russafb0edd2005-10-05 17:08:42 -0400677 if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
678 /* Disable EDMA if active. The disable bit auto clears.
Brett Russ31961942005-09-30 01:36:00 -0400679 */
Brett Russ31961942005-09-30 01:36:00 -0400680 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
681 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Brett Russafb0edd2005-10-05 17:08:42 -0400682 } else {
Tejun Heobeec7db2006-02-11 19:11:13 +0900683 WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
Brett Russafb0edd2005-10-05 17:08:42 -0400684 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500685
Brett Russ31961942005-09-30 01:36:00 -0400686 /* now properly wait for the eDMA to stop */
687 for (i = 1000; i > 0; i--) {
688 reg = readl(port_mmio + EDMA_CMD_OFS);
689 if (!(EDMA_EN & reg)) {
690 break;
691 }
692 udelay(100);
693 }
694
Brett Russ31961942005-09-30 01:36:00 -0400695 if (EDMA_EN & reg) {
Tejun Heof15a1da2006-05-15 20:57:56 +0900696 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
Brett Russafb0edd2005-10-05 17:08:42 -0400697 /* FIXME: Consider doing a reset here to recover */
Brett Russ31961942005-09-30 01:36:00 -0400698 }
699}
700
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400701#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400702static void mv_dump_mem(void __iomem *start, unsigned bytes)
703{
Brett Russ31961942005-09-30 01:36:00 -0400704 int b, w;
705 for (b = 0; b < bytes; ) {
706 DPRINTK("%p: ", start + b);
707 for (w = 0; b < bytes && w < 4; w++) {
708 printk("%08x ",readl(start + b));
709 b += sizeof(u32);
710 }
711 printk("\n");
712 }
Brett Russ31961942005-09-30 01:36:00 -0400713}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400714#endif
715
Brett Russ31961942005-09-30 01:36:00 -0400716static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
717{
718#ifdef ATA_DEBUG
719 int b, w;
720 u32 dw;
721 for (b = 0; b < bytes; ) {
722 DPRINTK("%02x: ", b);
723 for (w = 0; b < bytes && w < 4; w++) {
724 (void) pci_read_config_dword(pdev,b,&dw);
725 printk("%08x ",dw);
726 b += sizeof(u32);
727 }
728 printk("\n");
729 }
730#endif
731}
732static void mv_dump_all_regs(void __iomem *mmio_base, int port,
733 struct pci_dev *pdev)
734{
735#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500736 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400737 port >> MV_PORT_HC_SHIFT);
738 void __iomem *port_base;
739 int start_port, num_ports, p, start_hc, num_hcs, hc;
740
741 if (0 > port) {
742 start_hc = start_port = 0;
743 num_ports = 8; /* shld be benign for 4 port devs */
744 num_hcs = 2;
745 } else {
746 start_hc = port >> MV_PORT_HC_SHIFT;
747 start_port = port;
748 num_ports = num_hcs = 1;
749 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500750 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -0400751 num_ports > 1 ? num_ports - 1 : start_port);
752
753 if (NULL != pdev) {
754 DPRINTK("PCI config space regs:\n");
755 mv_dump_pci_cfg(pdev, 0x68);
756 }
757 DPRINTK("PCI regs:\n");
758 mv_dump_mem(mmio_base+0xc00, 0x3c);
759 mv_dump_mem(mmio_base+0xd00, 0x34);
760 mv_dump_mem(mmio_base+0xf00, 0x4);
761 mv_dump_mem(mmio_base+0x1d00, 0x6c);
762 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -0700763 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -0400764 DPRINTK("HC regs (HC %i):\n", hc);
765 mv_dump_mem(hc_base, 0x1c);
766 }
767 for (p = start_port; p < start_port + num_ports; p++) {
768 port_base = mv_port_base(mmio_base, p);
769 DPRINTK("EDMA regs (port %i):\n",p);
770 mv_dump_mem(port_base, 0x54);
771 DPRINTK("SATA regs (port %i):\n",p);
772 mv_dump_mem(port_base+0x300, 0x60);
773 }
774#endif
775}
776
Brett Russ20f733e2005-09-01 18:26:17 -0400777static unsigned int mv_scr_offset(unsigned int sc_reg_in)
778{
779 unsigned int ofs;
780
781 switch (sc_reg_in) {
782 case SCR_STATUS:
783 case SCR_CONTROL:
784 case SCR_ERROR:
785 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
786 break;
787 case SCR_ACTIVE:
788 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
789 break;
790 default:
791 ofs = 0xffffffffU;
792 break;
793 }
794 return ofs;
795}
796
797static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
798{
799 unsigned int ofs = mv_scr_offset(sc_reg_in);
800
Jeff Garzik35177262007-02-24 21:26:42 -0500801 if (0xffffffffU != ofs)
Brett Russ20f733e2005-09-01 18:26:17 -0400802 return readl(mv_ap_base(ap) + ofs);
Jeff Garzik35177262007-02-24 21:26:42 -0500803 else
Brett Russ20f733e2005-09-01 18:26:17 -0400804 return (u32) ofs;
Brett Russ20f733e2005-09-01 18:26:17 -0400805}
806
807static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
808{
809 unsigned int ofs = mv_scr_offset(sc_reg_in);
810
Jeff Garzik35177262007-02-24 21:26:42 -0500811 if (0xffffffffU != ofs)
Brett Russ20f733e2005-09-01 18:26:17 -0400812 writelfl(val, mv_ap_base(ap) + ofs);
Brett Russ20f733e2005-09-01 18:26:17 -0400813}
814
Jeff Garzike4e7b892006-01-31 12:18:41 -0500815static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
816{
817 u32 cfg = readl(port_mmio + EDMA_CFG_OFS);
818
819 /* set up non-NCQ EDMA configuration */
Jeff Garzike4e7b892006-01-31 12:18:41 -0500820 cfg &= ~(1 << 9); /* disable equeue */
821
Jeff Garzike728eab2007-02-25 02:53:41 -0500822 if (IS_GEN_I(hpriv)) {
823 cfg &= ~0x1f; /* clear queue depth */
Jeff Garzike4e7b892006-01-31 12:18:41 -0500824 cfg |= (1 << 8); /* enab config burst size mask */
Jeff Garzike728eab2007-02-25 02:53:41 -0500825 }
Jeff Garzike4e7b892006-01-31 12:18:41 -0500826
Jeff Garzike728eab2007-02-25 02:53:41 -0500827 else if (IS_GEN_II(hpriv)) {
828 cfg &= ~0x1f; /* clear queue depth */
Jeff Garzike4e7b892006-01-31 12:18:41 -0500829 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
Jeff Garzike728eab2007-02-25 02:53:41 -0500830 cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
831 }
Jeff Garzike4e7b892006-01-31 12:18:41 -0500832
833 else if (IS_GEN_IIE(hpriv)) {
Jeff Garzike728eab2007-02-25 02:53:41 -0500834 cfg |= (1 << 23); /* do not mask PM field in rx'd FIS */
835 cfg |= (1 << 22); /* enab 4-entry host queue cache */
Jeff Garzike4e7b892006-01-31 12:18:41 -0500836 cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */
837 cfg |= (1 << 18); /* enab early completion */
Jeff Garzike728eab2007-02-25 02:53:41 -0500838 cfg |= (1 << 17); /* enab cut-through (dis stor&forwrd) */
839 cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */
840 cfg &= ~(EDMA_CFG_NCQ | EDMA_CFG_NCQ_GO_ON_ERR); /* clear NCQ */
Jeff Garzike4e7b892006-01-31 12:18:41 -0500841 }
842
843 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
844}
845
Brett Russ05b308e2005-10-05 17:08:53 -0400846/**
847 * mv_port_start - Port specific init/start routine.
848 * @ap: ATA channel to manipulate
849 *
850 * Allocate and point to DMA memory, init port private memory,
851 * zero indices.
852 *
853 * LOCKING:
854 * Inherited from caller.
855 */
Brett Russ31961942005-09-30 01:36:00 -0400856static int mv_port_start(struct ata_port *ap)
857{
Jeff Garzikcca39742006-08-24 03:19:22 -0400858 struct device *dev = ap->host->dev;
859 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400860 struct mv_port_priv *pp;
861 void __iomem *port_mmio = mv_ap_base(ap);
862 void *mem;
863 dma_addr_t mem_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +0900864 int rc;
Brett Russ31961942005-09-30 01:36:00 -0400865
Tejun Heo24dc5f32007-01-20 16:00:28 +0900866 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500867 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900868 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400869
Tejun Heo24dc5f32007-01-20 16:00:28 +0900870 mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
871 GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500872 if (!mem)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900873 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400874 memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
875
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500876 rc = ata_pad_alloc(ap, dev);
877 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900878 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500879
Jeff Garzik8b260242005-11-12 12:32:50 -0500880 /* First item in chunk of DMA memory:
Brett Russ31961942005-09-30 01:36:00 -0400881 * 32-slot command request table (CRQB), 32 bytes each in size
882 */
883 pp->crqb = mem;
884 pp->crqb_dma = mem_dma;
885 mem += MV_CRQB_Q_SZ;
886 mem_dma += MV_CRQB_Q_SZ;
887
Jeff Garzik8b260242005-11-12 12:32:50 -0500888 /* Second item:
Brett Russ31961942005-09-30 01:36:00 -0400889 * 32-slot command response table (CRPB), 8 bytes each in size
890 */
891 pp->crpb = mem;
892 pp->crpb_dma = mem_dma;
893 mem += MV_CRPB_Q_SZ;
894 mem_dma += MV_CRPB_Q_SZ;
895
896 /* Third item:
897 * Table of scatter-gather descriptors (ePRD), 16 bytes each
898 */
899 pp->sg_tbl = mem;
900 pp->sg_tbl_dma = mem_dma;
901
Jeff Garzike4e7b892006-01-31 12:18:41 -0500902 mv_edma_cfg(hpriv, port_mmio);
Brett Russ31961942005-09-30 01:36:00 -0400903
904 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500905 writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400906 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
907
Jeff Garzike4e7b892006-01-31 12:18:41 -0500908 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
909 writelfl(pp->crqb_dma & 0xffffffff,
910 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
911 else
912 writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -0400913
914 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500915
916 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
917 writelfl(pp->crpb_dma & 0xffffffff,
918 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
919 else
920 writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
921
Jeff Garzik8b260242005-11-12 12:32:50 -0500922 writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400923 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
924
Brett Russ31961942005-09-30 01:36:00 -0400925 /* Don't turn on EDMA here...do it before DMA commands only. Else
926 * we'll be unable to send non-data, PIO, etc due to restricted access
927 * to shadow regs.
928 */
929 ap->private_data = pp;
930 return 0;
931}
932
Brett Russ05b308e2005-10-05 17:08:53 -0400933/**
934 * mv_port_stop - Port specific cleanup/stop routine.
935 * @ap: ATA channel to manipulate
936 *
937 * Stop DMA, cleanup port memory.
938 *
939 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400940 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -0400941 */
Brett Russ31961942005-09-30 01:36:00 -0400942static void mv_port_stop(struct ata_port *ap)
943{
Brett Russafb0edd2005-10-05 17:08:42 -0400944 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -0400945
Jeff Garzikcca39742006-08-24 03:19:22 -0400946 spin_lock_irqsave(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400947 mv_stop_dma(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -0400948 spin_unlock_irqrestore(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400949}
950
Brett Russ05b308e2005-10-05 17:08:53 -0400951/**
952 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
953 * @qc: queued command whose SG list to source from
954 *
955 * Populate the SG list and mark the last entry.
956 *
957 * LOCKING:
958 * Inherited from caller.
959 */
Brett Russ31961942005-09-30 01:36:00 -0400960static void mv_fill_sg(struct ata_queued_cmd *qc)
961{
962 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400963 unsigned int i = 0;
964 struct scatterlist *sg;
Brett Russ31961942005-09-30 01:36:00 -0400965
Jeff Garzik972c26b2005-10-18 22:14:54 -0400966 ata_for_each_sg(sg, qc) {
Brett Russ31961942005-09-30 01:36:00 -0400967 dma_addr_t addr;
Jeff Garzik22374672005-11-17 10:59:48 -0500968 u32 sg_len, len, offset;
Brett Russ31961942005-09-30 01:36:00 -0400969
Jeff Garzik972c26b2005-10-18 22:14:54 -0400970 addr = sg_dma_address(sg);
971 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -0400972
Jeff Garzik22374672005-11-17 10:59:48 -0500973 while (sg_len) {
974 offset = addr & MV_DMA_BOUNDARY;
975 len = sg_len;
976 if ((offset + sg_len) > 0x10000)
977 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400978
Jeff Garzik22374672005-11-17 10:59:48 -0500979 pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
980 pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
Mark Lord63af2a52006-03-29 09:50:31 -0500981 pp->sg_tbl[i].flags_size = cpu_to_le32(len & 0xffff);
Jeff Garzik22374672005-11-17 10:59:48 -0500982
983 sg_len -= len;
984 addr += len;
985
986 if (!sg_len && ata_sg_is_last(sg, qc))
987 pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
988
989 i++;
990 }
Brett Russ31961942005-09-30 01:36:00 -0400991 }
992}
993
Mark Lorda6432432006-05-19 16:36:36 -0400994static inline unsigned mv_inc_q_index(unsigned index)
Brett Russ31961942005-09-30 01:36:00 -0400995{
Mark Lorda6432432006-05-19 16:36:36 -0400996 return (index + 1) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -0400997}
998
Mark Lorde1469872006-05-22 19:02:03 -0400999static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -04001000{
Mark Lord559eeda2006-05-19 16:40:15 -04001001 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -04001002 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -04001003 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -04001004}
1005
Brett Russ05b308e2005-10-05 17:08:53 -04001006/**
1007 * mv_qc_prep - Host specific command preparation.
1008 * @qc: queued command to prepare
1009 *
1010 * This routine simply redirects to the general purpose routine
1011 * if command is not DMA. Else, it handles prep of the CRQB
1012 * (command request block), does some sanity checking, and calls
1013 * the SG load routine.
1014 *
1015 * LOCKING:
1016 * Inherited from caller.
1017 */
Brett Russ31961942005-09-30 01:36:00 -04001018static void mv_qc_prep(struct ata_queued_cmd *qc)
1019{
1020 struct ata_port *ap = qc->ap;
1021 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001022 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001023 struct ata_taskfile *tf;
1024 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001025 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001026
Jeff Garzike4e7b892006-01-31 12:18:41 -05001027 if (ATA_PROT_DMA != qc->tf.protocol)
Brett Russ31961942005-09-30 01:36:00 -04001028 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001029
Brett Russ31961942005-09-30 01:36:00 -04001030 /* Fill in command request block
1031 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001032 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001033 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001034 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001035 flags |= qc->tag << CRQB_TAG_SHIFT;
1036
Mark Lorda6432432006-05-19 16:36:36 -04001037 /* get current queue index from hardware */
1038 in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
1039 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001040
Mark Lorda6432432006-05-19 16:36:36 -04001041 pp->crqb[in_index].sg_addr =
1042 cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1043 pp->crqb[in_index].sg_addr_hi =
1044 cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1045 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1046
1047 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001048 tf = &qc->tf;
1049
1050 /* Sadly, the CRQB cannot accomodate all registers--there are
1051 * only 11 bytes...so we must pick and choose required
1052 * registers based on the command. So, we drop feature and
1053 * hob_feature for [RW] DMA commands, but they are needed for
1054 * NCQ. NCQ will drop hob_nsect.
1055 */
1056 switch (tf->command) {
1057 case ATA_CMD_READ:
1058 case ATA_CMD_READ_EXT:
1059 case ATA_CMD_WRITE:
1060 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001061 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001062 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1063 break;
1064#ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
1065 case ATA_CMD_FPDMA_READ:
1066 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001067 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001068 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1069 break;
1070#endif /* FIXME: remove this line when NCQ added */
1071 default:
1072 /* The only other commands EDMA supports in non-queued and
1073 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1074 * of which are defined/used by Linux. If we get here, this
1075 * driver needs work.
1076 *
1077 * FIXME: modify libata to give qc_prep a return value and
1078 * return error here.
1079 */
1080 BUG_ON(tf->command);
1081 break;
1082 }
1083 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1084 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1085 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1086 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1087 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1088 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1089 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1090 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1091 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1092
Jeff Garzike4e7b892006-01-31 12:18:41 -05001093 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001094 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001095 mv_fill_sg(qc);
1096}
1097
1098/**
1099 * mv_qc_prep_iie - Host specific command preparation.
1100 * @qc: queued command to prepare
1101 *
1102 * This routine simply redirects to the general purpose routine
1103 * if command is not DMA. Else, it handles prep of the CRQB
1104 * (command request block), does some sanity checking, and calls
1105 * the SG load routine.
1106 *
1107 * LOCKING:
1108 * Inherited from caller.
1109 */
1110static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1111{
1112 struct ata_port *ap = qc->ap;
1113 struct mv_port_priv *pp = ap->private_data;
1114 struct mv_crqb_iie *crqb;
1115 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001116 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001117 u32 flags = 0;
1118
1119 if (ATA_PROT_DMA != qc->tf.protocol)
1120 return;
1121
Jeff Garzike4e7b892006-01-31 12:18:41 -05001122 /* Fill in Gen IIE command request block
1123 */
1124 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1125 flags |= CRQB_FLAG_READ;
1126
Tejun Heobeec7db2006-02-11 19:11:13 +09001127 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001128 flags |= qc->tag << CRQB_TAG_SHIFT;
1129
Mark Lorda6432432006-05-19 16:36:36 -04001130 /* get current queue index from hardware */
1131 in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
1132 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1133
1134 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Jeff Garzike4e7b892006-01-31 12:18:41 -05001135 crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1136 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1137 crqb->flags = cpu_to_le32(flags);
1138
1139 tf = &qc->tf;
1140 crqb->ata_cmd[0] = cpu_to_le32(
1141 (tf->command << 16) |
1142 (tf->feature << 24)
1143 );
1144 crqb->ata_cmd[1] = cpu_to_le32(
1145 (tf->lbal << 0) |
1146 (tf->lbam << 8) |
1147 (tf->lbah << 16) |
1148 (tf->device << 24)
1149 );
1150 crqb->ata_cmd[2] = cpu_to_le32(
1151 (tf->hob_lbal << 0) |
1152 (tf->hob_lbam << 8) |
1153 (tf->hob_lbah << 16) |
1154 (tf->hob_feature << 24)
1155 );
1156 crqb->ata_cmd[3] = cpu_to_le32(
1157 (tf->nsect << 0) |
1158 (tf->hob_nsect << 8)
1159 );
1160
1161 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1162 return;
Brett Russ31961942005-09-30 01:36:00 -04001163 mv_fill_sg(qc);
1164}
1165
Brett Russ05b308e2005-10-05 17:08:53 -04001166/**
1167 * mv_qc_issue - Initiate a command to the host
1168 * @qc: queued command to start
1169 *
1170 * This routine simply redirects to the general purpose routine
1171 * if command is not DMA. Else, it sanity checks our local
1172 * caches of the request producer/consumer indices then enables
1173 * DMA and bumps the request producer index.
1174 *
1175 * LOCKING:
1176 * Inherited from caller.
1177 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001178static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001179{
1180 void __iomem *port_mmio = mv_ap_base(qc->ap);
1181 struct mv_port_priv *pp = qc->ap->private_data;
Mark Lorda6432432006-05-19 16:36:36 -04001182 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001183 u32 in_ptr;
1184
1185 if (ATA_PROT_DMA != qc->tf.protocol) {
1186 /* We're about to send a non-EDMA capable command to the
1187 * port. Turn off EDMA so there won't be problems accessing
1188 * shadow block, etc registers.
1189 */
1190 mv_stop_dma(qc->ap);
1191 return ata_qc_issue_prot(qc);
1192 }
1193
Mark Lorda6432432006-05-19 16:36:36 -04001194 in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1195 in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001196
Brett Russ31961942005-09-30 01:36:00 -04001197 /* until we do queuing, the queue should be empty at this point */
Mark Lorda6432432006-05-19 16:36:36 -04001198 WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1199 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
Brett Russ31961942005-09-30 01:36:00 -04001200
Mark Lorda6432432006-05-19 16:36:36 -04001201 in_index = mv_inc_q_index(in_index); /* now incr producer index */
Brett Russ31961942005-09-30 01:36:00 -04001202
Brett Russafb0edd2005-10-05 17:08:42 -04001203 mv_start_dma(port_mmio, pp);
Brett Russ31961942005-09-30 01:36:00 -04001204
1205 /* and write the request in pointer to kick the EDMA to life */
1206 in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
Mark Lorda6432432006-05-19 16:36:36 -04001207 in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001208 writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1209
1210 return 0;
1211}
1212
Brett Russ05b308e2005-10-05 17:08:53 -04001213/**
1214 * mv_get_crpb_status - get status from most recently completed cmd
1215 * @ap: ATA channel to manipulate
1216 *
1217 * This routine is for use when the port is in DMA mode, when it
1218 * will be using the CRPB (command response block) method of
Tejun Heobeec7db2006-02-11 19:11:13 +09001219 * returning command completion information. We check indices
Brett Russ05b308e2005-10-05 17:08:53 -04001220 * are good, grab status, and bump the response consumer index to
1221 * prove that we're up to date.
1222 *
1223 * LOCKING:
1224 * Inherited from caller.
1225 */
Brett Russ31961942005-09-30 01:36:00 -04001226static u8 mv_get_crpb_status(struct ata_port *ap)
1227{
1228 void __iomem *port_mmio = mv_ap_base(ap);
1229 struct mv_port_priv *pp = ap->private_data;
Mark Lorda6432432006-05-19 16:36:36 -04001230 unsigned out_index;
Brett Russ31961942005-09-30 01:36:00 -04001231 u32 out_ptr;
Mark Lord806a6e72006-03-21 21:11:53 -05001232 u8 ata_status;
Brett Russ31961942005-09-30 01:36:00 -04001233
Mark Lorda6432432006-05-19 16:36:36 -04001234 out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1235 out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001236
Mark Lorda6432432006-05-19 16:36:36 -04001237 ata_status = le16_to_cpu(pp->crpb[out_index].flags)
1238 >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord806a6e72006-03-21 21:11:53 -05001239
Brett Russ31961942005-09-30 01:36:00 -04001240 /* increment our consumer index... */
Mark Lorda6432432006-05-19 16:36:36 -04001241 out_index = mv_inc_q_index(out_index);
Jeff Garzik8b260242005-11-12 12:32:50 -05001242
Brett Russ31961942005-09-30 01:36:00 -04001243 /* and, until we do NCQ, there should only be 1 CRPB waiting */
Mark Lorda6432432006-05-19 16:36:36 -04001244 WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1245 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
Brett Russ31961942005-09-30 01:36:00 -04001246
1247 /* write out our inc'd consumer index so EDMA knows we're caught up */
1248 out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
Mark Lorda6432432006-05-19 16:36:36 -04001249 out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001250 writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1251
1252 /* Return ATA status register for completed CRPB */
Mark Lord806a6e72006-03-21 21:11:53 -05001253 return ata_status;
Brett Russ20f733e2005-09-01 18:26:17 -04001254}
1255
Brett Russ05b308e2005-10-05 17:08:53 -04001256/**
1257 * mv_err_intr - Handle error interrupts on the port
1258 * @ap: ATA channel to manipulate
Mark Lord9b358e32006-05-19 16:21:03 -04001259 * @reset_allowed: bool: 0 == don't trigger from reset here
Brett Russ05b308e2005-10-05 17:08:53 -04001260 *
1261 * In most cases, just clear the interrupt and move on. However,
1262 * some cases require an eDMA reset, which is done right before
1263 * the COMRESET in mv_phy_reset(). The SERR case requires a
1264 * clear of pending errors in the SATA SERROR register. Finally,
1265 * if the port disabled DMA, update our cached copy to match.
1266 *
1267 * LOCKING:
1268 * Inherited from caller.
1269 */
Mark Lord9b358e32006-05-19 16:21:03 -04001270static void mv_err_intr(struct ata_port *ap, int reset_allowed)
Brett Russ20f733e2005-09-01 18:26:17 -04001271{
Brett Russ31961942005-09-30 01:36:00 -04001272 void __iomem *port_mmio = mv_ap_base(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001273 u32 edma_err_cause, serr = 0;
1274
Brett Russ20f733e2005-09-01 18:26:17 -04001275 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1276
1277 if (EDMA_ERR_SERR & edma_err_cause) {
Tejun Heo81952c52006-05-15 20:57:47 +09001278 sata_scr_read(ap, SCR_ERROR, &serr);
1279 sata_scr_write_flush(ap, SCR_ERROR, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001280 }
Brett Russafb0edd2005-10-05 17:08:42 -04001281 if (EDMA_ERR_SELF_DIS & edma_err_cause) {
1282 struct mv_port_priv *pp = ap->private_data;
1283 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1284 }
1285 DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
Tejun Heo44877b42007-02-21 01:06:51 +09001286 "SERR: 0x%08x\n", ap->print_id, edma_err_cause, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001287
1288 /* Clear EDMA now that SERR cleanup done */
1289 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1290
1291 /* check for fatal here and recover if needed */
Mark Lord9b358e32006-05-19 16:21:03 -04001292 if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
Jeff Garzikc9d39132005-11-13 17:47:51 -05001293 mv_stop_and_reset(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001294}
1295
Brett Russ05b308e2005-10-05 17:08:53 -04001296/**
1297 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001298 * @host: host specific structure
Brett Russ05b308e2005-10-05 17:08:53 -04001299 * @relevant: port error bits relevant to this host controller
1300 * @hc: which host controller we're to look at
1301 *
1302 * Read then write clear the HC interrupt status then walk each
1303 * port connected to the HC and see if it needs servicing. Port
1304 * success ints are reported in the HC interrupt status reg, the
1305 * port error ints are reported in the higher level main
1306 * interrupt status register and thus are passed in via the
1307 * 'relevant' argument.
1308 *
1309 * LOCKING:
1310 * Inherited from caller.
1311 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001312static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
Brett Russ20f733e2005-09-01 18:26:17 -04001313{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001314 void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04001315 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
Brett Russ20f733e2005-09-01 18:26:17 -04001316 struct ata_queued_cmd *qc;
1317 u32 hc_irq_cause;
Brett Russ31961942005-09-30 01:36:00 -04001318 int shift, port, port0, hard_port, handled;
Jeff Garzika7dac442005-10-30 04:44:42 -05001319 unsigned int err_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001320
Jeff Garzik35177262007-02-24 21:26:42 -05001321 if (hc == 0)
Brett Russ20f733e2005-09-01 18:26:17 -04001322 port0 = 0;
Jeff Garzik35177262007-02-24 21:26:42 -05001323 else
Brett Russ20f733e2005-09-01 18:26:17 -04001324 port0 = MV_PORTS_PER_HC;
Brett Russ20f733e2005-09-01 18:26:17 -04001325
1326 /* we'll need the HC success int register in most cases */
1327 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
Jeff Garzik35177262007-02-24 21:26:42 -05001328 if (hc_irq_cause)
Brett Russ31961942005-09-30 01:36:00 -04001329 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001330
1331 VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1332 hc,relevant,hc_irq_cause);
1333
1334 for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
Jeff Garzikcd85f6e2006-03-20 19:49:54 -05001335 u8 ata_status = 0;
Jeff Garzikcca39742006-08-24 03:19:22 -04001336 struct ata_port *ap = host->ports[port];
Mark Lord63af2a52006-03-29 09:50:31 -05001337 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik55d8ca42006-03-29 19:43:31 -05001338
Mark Lorde857f142006-05-19 16:33:03 -04001339 hard_port = mv_hardport_from_port(port); /* range 0..3 */
Brett Russ31961942005-09-30 01:36:00 -04001340 handled = 0; /* ensure ata_status is set if handled++ */
Brett Russ20f733e2005-09-01 18:26:17 -04001341
Mark Lord63af2a52006-03-29 09:50:31 -05001342 /* Note that DEV_IRQ might happen spuriously during EDMA,
Mark Lorde857f142006-05-19 16:33:03 -04001343 * and should be ignored in such cases.
1344 * The cause of this is still under investigation.
Jeff Garzik8190bdb2006-05-24 01:53:39 -04001345 */
Mark Lord63af2a52006-03-29 09:50:31 -05001346 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1347 /* EDMA: check for response queue interrupt */
1348 if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
1349 ata_status = mv_get_crpb_status(ap);
1350 handled = 1;
1351 }
1352 } else {
1353 /* PIO: check for device (drive) interrupt */
1354 if ((DEV_IRQ << hard_port) & hc_irq_cause) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09001355 ata_status = readb(ap->ioaddr.status_addr);
Mark Lord63af2a52006-03-29 09:50:31 -05001356 handled = 1;
Mark Lorde857f142006-05-19 16:33:03 -04001357 /* ignore spurious intr if drive still BUSY */
1358 if (ata_status & ATA_BUSY) {
1359 ata_status = 0;
1360 handled = 0;
1361 }
Mark Lord63af2a52006-03-29 09:50:31 -05001362 }
Brett Russ20f733e2005-09-01 18:26:17 -04001363 }
1364
Jeff Garzik029f5462006-04-02 10:30:40 -04001365 if (ap && (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001366 continue;
1367
Jeff Garzika7dac442005-10-30 04:44:42 -05001368 err_mask = ac_err_mask(ata_status);
1369
Brett Russ31961942005-09-30 01:36:00 -04001370 shift = port << 1; /* (port * 2) */
Brett Russ20f733e2005-09-01 18:26:17 -04001371 if (port >= MV_PORTS_PER_HC) {
1372 shift++; /* skip bit 8 in the HC Main IRQ reg */
1373 }
1374 if ((PORT0_ERR << shift) & relevant) {
Mark Lord9b358e32006-05-19 16:21:03 -04001375 mv_err_intr(ap, 1);
Jeff Garzika7dac442005-10-30 04:44:42 -05001376 err_mask |= AC_ERR_OTHER;
Mark Lord63af2a52006-03-29 09:50:31 -05001377 handled = 1;
Brett Russ20f733e2005-09-01 18:26:17 -04001378 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001379
Mark Lord63af2a52006-03-29 09:50:31 -05001380 if (handled) {
Brett Russ20f733e2005-09-01 18:26:17 -04001381 qc = ata_qc_from_tag(ap, ap->active_tag);
Mark Lord63af2a52006-03-29 09:50:31 -05001382 if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
Brett Russ20f733e2005-09-01 18:26:17 -04001383 VPRINTK("port %u IRQ found for qc, "
1384 "ata_status 0x%x\n", port,ata_status);
Brett Russ20f733e2005-09-01 18:26:17 -04001385 /* mark qc status appropriately */
Jeff Garzik701db692005-12-06 04:52:48 -05001386 if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
Albert Leea22e2eb2005-12-05 15:38:02 +08001387 qc->err_mask |= err_mask;
1388 ata_qc_complete(qc);
1389 }
Brett Russ20f733e2005-09-01 18:26:17 -04001390 }
1391 }
1392 }
1393 VPRINTK("EXIT\n");
1394}
1395
Brett Russ05b308e2005-10-05 17:08:53 -04001396/**
Jeff Garzik8b260242005-11-12 12:32:50 -05001397 * mv_interrupt -
Brett Russ05b308e2005-10-05 17:08:53 -04001398 * @irq: unused
1399 * @dev_instance: private data; in this case the host structure
1400 * @regs: unused
1401 *
1402 * Read the read only register to determine if any host
1403 * controllers have pending interrupts. If so, call lower level
1404 * routine to handle. Also check for PCI errors which are only
1405 * reported here.
1406 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001407 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001408 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001409 * interrupts.
1410 */
David Howells7d12e782006-10-05 14:55:46 +01001411static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001412{
Jeff Garzikcca39742006-08-24 03:19:22 -04001413 struct ata_host *host = dev_instance;
Brett Russ20f733e2005-09-01 18:26:17 -04001414 unsigned int hc, handled = 0, n_hcs;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001415 void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
Mark Lord615ab952006-05-19 16:24:56 -04001416 struct mv_host_priv *hpriv;
Brett Russ20f733e2005-09-01 18:26:17 -04001417 u32 irq_stat;
1418
Brett Russ20f733e2005-09-01 18:26:17 -04001419 irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001420
1421 /* check the cases where we either have nothing pending or have read
1422 * a bogus register value which can indicate HW removal or PCI fault
1423 */
Jeff Garzik35177262007-02-24 21:26:42 -05001424 if (!irq_stat || (0xffffffffU == irq_stat))
Brett Russ20f733e2005-09-01 18:26:17 -04001425 return IRQ_NONE;
Brett Russ20f733e2005-09-01 18:26:17 -04001426
Jeff Garzikcca39742006-08-24 03:19:22 -04001427 n_hcs = mv_get_hc_count(host->ports[0]->flags);
1428 spin_lock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001429
1430 for (hc = 0; hc < n_hcs; hc++) {
1431 u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
1432 if (relevant) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001433 mv_host_intr(host, relevant, hc);
Brett Russ31961942005-09-30 01:36:00 -04001434 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001435 }
1436 }
Mark Lord615ab952006-05-19 16:24:56 -04001437
Jeff Garzikcca39742006-08-24 03:19:22 -04001438 hpriv = host->private_data;
Mark Lord615ab952006-05-19 16:24:56 -04001439 if (IS_60XX(hpriv)) {
1440 /* deal with the interrupt coalescing bits */
1441 if (irq_stat & (TRAN_LO_DONE | TRAN_HI_DONE | PORTS_0_7_COAL_DONE)) {
1442 writelfl(0, mmio + MV_IRQ_COAL_CAUSE_LO);
1443 writelfl(0, mmio + MV_IRQ_COAL_CAUSE_HI);
1444 writelfl(0, mmio + MV_IRQ_COAL_CAUSE);
1445 }
1446 }
1447
Brett Russ20f733e2005-09-01 18:26:17 -04001448 if (PCI_ERR & irq_stat) {
Brett Russ31961942005-09-30 01:36:00 -04001449 printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
1450 readl(mmio + PCI_IRQ_CAUSE_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04001451
Brett Russafb0edd2005-10-05 17:08:42 -04001452 DPRINTK("All regs @ PCI error\n");
Jeff Garzikcca39742006-08-24 03:19:22 -04001453 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
Brett Russ31961942005-09-30 01:36:00 -04001454
1455 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
1456 handled++;
1457 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001458 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001459
1460 return IRQ_RETVAL(handled);
1461}
1462
Jeff Garzikc9d39132005-11-13 17:47:51 -05001463static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
1464{
1465 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
1466 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
1467
1468 return hc_mmio + ofs;
1469}
1470
1471static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1472{
1473 unsigned int ofs;
1474
1475 switch (sc_reg_in) {
1476 case SCR_STATUS:
1477 case SCR_ERROR:
1478 case SCR_CONTROL:
1479 ofs = sc_reg_in * sizeof(u32);
1480 break;
1481 default:
1482 ofs = 0xffffffffU;
1483 break;
1484 }
1485 return ofs;
1486}
1487
1488static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
1489{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001490 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1491 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001492 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1493
1494 if (ofs != 0xffffffffU)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001495 return readl(addr + ofs);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001496 else
1497 return (u32) ofs;
1498}
1499
1500static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1501{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001502 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1503 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001504 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1505
1506 if (ofs != 0xffffffffU)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001507 writelfl(val, addr + ofs);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001508}
1509
Jeff Garzik522479f2005-11-12 22:14:02 -05001510static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
1511{
1512 u8 rev_id;
1513 int early_5080;
1514
1515 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
1516
1517 early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
1518
1519 if (!early_5080) {
1520 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1521 tmp |= (1 << 0);
1522 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1523 }
1524
1525 mv_reset_pci_bus(pdev, mmio);
1526}
1527
1528static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1529{
1530 writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1531}
1532
Jeff Garzik47c2b672005-11-12 21:13:17 -05001533static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001534 void __iomem *mmio)
1535{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001536 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1537 u32 tmp;
1538
1539 tmp = readl(phy_mmio + MV5_PHY_MODE);
1540
1541 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1542 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001543}
1544
Jeff Garzik47c2b672005-11-12 21:13:17 -05001545static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001546{
Jeff Garzik522479f2005-11-12 22:14:02 -05001547 u32 tmp;
1548
1549 writel(0, mmio + MV_GPIO_PORT_CTL);
1550
1551 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1552
1553 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1554 tmp |= ~(1 << 0);
1555 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001556}
1557
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001558static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1559 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001560{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001561 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1562 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1563 u32 tmp;
1564 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1565
1566 if (fix_apm_sq) {
1567 tmp = readl(phy_mmio + MV5_LT_MODE);
1568 tmp |= (1 << 19);
1569 writel(tmp, phy_mmio + MV5_LT_MODE);
1570
1571 tmp = readl(phy_mmio + MV5_PHY_CTL);
1572 tmp &= ~0x3;
1573 tmp |= 0x1;
1574 writel(tmp, phy_mmio + MV5_PHY_CTL);
1575 }
1576
1577 tmp = readl(phy_mmio + MV5_PHY_MODE);
1578 tmp &= ~mask;
1579 tmp |= hpriv->signal[port].pre;
1580 tmp |= hpriv->signal[port].amps;
1581 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001582}
1583
Jeff Garzikc9d39132005-11-13 17:47:51 -05001584
1585#undef ZERO
1586#define ZERO(reg) writel(0, port_mmio + (reg))
1587static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1588 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05001589{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001590 void __iomem *port_mmio = mv_port_base(mmio, port);
1591
1592 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1593
1594 mv_channel_reset(hpriv, mmio, port);
1595
1596 ZERO(0x028); /* command */
1597 writel(0x11f, port_mmio + EDMA_CFG_OFS);
1598 ZERO(0x004); /* timer */
1599 ZERO(0x008); /* irq err cause */
1600 ZERO(0x00c); /* irq err mask */
1601 ZERO(0x010); /* rq bah */
1602 ZERO(0x014); /* rq inp */
1603 ZERO(0x018); /* rq outp */
1604 ZERO(0x01c); /* respq bah */
1605 ZERO(0x024); /* respq outp */
1606 ZERO(0x020); /* respq inp */
1607 ZERO(0x02c); /* test control */
1608 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1609}
1610#undef ZERO
1611
1612#define ZERO(reg) writel(0, hc_mmio + (reg))
1613static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1614 unsigned int hc)
1615{
1616 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1617 u32 tmp;
1618
1619 ZERO(0x00c);
1620 ZERO(0x010);
1621 ZERO(0x014);
1622 ZERO(0x018);
1623
1624 tmp = readl(hc_mmio + 0x20);
1625 tmp &= 0x1c1c1c1c;
1626 tmp |= 0x03030303;
1627 writel(tmp, hc_mmio + 0x20);
1628}
1629#undef ZERO
1630
1631static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1632 unsigned int n_hc)
1633{
1634 unsigned int hc, port;
1635
1636 for (hc = 0; hc < n_hc; hc++) {
1637 for (port = 0; port < MV_PORTS_PER_HC; port++)
1638 mv5_reset_hc_port(hpriv, mmio,
1639 (hc * MV_PORTS_PER_HC) + port);
1640
1641 mv5_reset_one_hc(hpriv, mmio, hc);
1642 }
1643
1644 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001645}
1646
Jeff Garzik101ffae2005-11-12 22:17:49 -05001647#undef ZERO
1648#define ZERO(reg) writel(0, mmio + (reg))
1649static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
1650{
1651 u32 tmp;
1652
1653 tmp = readl(mmio + MV_PCI_MODE);
1654 tmp &= 0xff00ffff;
1655 writel(tmp, mmio + MV_PCI_MODE);
1656
1657 ZERO(MV_PCI_DISC_TIMER);
1658 ZERO(MV_PCI_MSI_TRIGGER);
1659 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
1660 ZERO(HC_MAIN_IRQ_MASK_OFS);
1661 ZERO(MV_PCI_SERR_MASK);
1662 ZERO(PCI_IRQ_CAUSE_OFS);
1663 ZERO(PCI_IRQ_MASK_OFS);
1664 ZERO(MV_PCI_ERR_LOW_ADDRESS);
1665 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
1666 ZERO(MV_PCI_ERR_ATTRIBUTE);
1667 ZERO(MV_PCI_ERR_COMMAND);
1668}
1669#undef ZERO
1670
1671static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1672{
1673 u32 tmp;
1674
1675 mv5_reset_flash(hpriv, mmio);
1676
1677 tmp = readl(mmio + MV_GPIO_PORT_CTL);
1678 tmp &= 0x3;
1679 tmp |= (1 << 5) | (1 << 6);
1680 writel(tmp, mmio + MV_GPIO_PORT_CTL);
1681}
1682
1683/**
1684 * mv6_reset_hc - Perform the 6xxx global soft reset
1685 * @mmio: base address of the HBA
1686 *
1687 * This routine only applies to 6xxx parts.
1688 *
1689 * LOCKING:
1690 * Inherited from caller.
1691 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05001692static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1693 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05001694{
1695 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
1696 int i, rc = 0;
1697 u32 t;
1698
1699 /* Following procedure defined in PCI "main command and status
1700 * register" table.
1701 */
1702 t = readl(reg);
1703 writel(t | STOP_PCI_MASTER, reg);
1704
1705 for (i = 0; i < 1000; i++) {
1706 udelay(1);
1707 t = readl(reg);
1708 if (PCI_MASTER_EMPTY & t) {
1709 break;
1710 }
1711 }
1712 if (!(PCI_MASTER_EMPTY & t)) {
1713 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
1714 rc = 1;
1715 goto done;
1716 }
1717
1718 /* set reset */
1719 i = 5;
1720 do {
1721 writel(t | GLOB_SFT_RST, reg);
1722 t = readl(reg);
1723 udelay(1);
1724 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
1725
1726 if (!(GLOB_SFT_RST & t)) {
1727 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
1728 rc = 1;
1729 goto done;
1730 }
1731
1732 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
1733 i = 5;
1734 do {
1735 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
1736 t = readl(reg);
1737 udelay(1);
1738 } while ((GLOB_SFT_RST & t) && (i-- > 0));
1739
1740 if (GLOB_SFT_RST & t) {
1741 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
1742 rc = 1;
1743 }
1744done:
1745 return rc;
1746}
1747
Jeff Garzik47c2b672005-11-12 21:13:17 -05001748static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001749 void __iomem *mmio)
1750{
1751 void __iomem *port_mmio;
1752 u32 tmp;
1753
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001754 tmp = readl(mmio + MV_RESET_CFG);
1755 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001756 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001757 hpriv->signal[idx].pre = 0x1 << 5;
1758 return;
1759 }
1760
1761 port_mmio = mv_port_base(mmio, idx);
1762 tmp = readl(port_mmio + PHY_MODE2);
1763
1764 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
1765 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
1766}
1767
Jeff Garzik47c2b672005-11-12 21:13:17 -05001768static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001769{
Jeff Garzik47c2b672005-11-12 21:13:17 -05001770 writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001771}
1772
Jeff Garzikc9d39132005-11-13 17:47:51 -05001773static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001774 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001775{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001776 void __iomem *port_mmio = mv_port_base(mmio, port);
1777
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001778 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001779 int fix_phy_mode2 =
1780 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001781 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05001782 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1783 u32 m2, tmp;
1784
1785 if (fix_phy_mode2) {
1786 m2 = readl(port_mmio + PHY_MODE2);
1787 m2 &= ~(1 << 16);
1788 m2 |= (1 << 31);
1789 writel(m2, port_mmio + PHY_MODE2);
1790
1791 udelay(200);
1792
1793 m2 = readl(port_mmio + PHY_MODE2);
1794 m2 &= ~((1 << 16) | (1 << 31));
1795 writel(m2, port_mmio + PHY_MODE2);
1796
1797 udelay(200);
1798 }
1799
1800 /* who knows what this magic does */
1801 tmp = readl(port_mmio + PHY_MODE3);
1802 tmp &= ~0x7F800000;
1803 tmp |= 0x2A800000;
1804 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001805
1806 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001807 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001808
1809 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001810
1811 if (hp_flags & MV_HP_ERRATA_60X1B2)
1812 tmp = readl(port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001813
1814 m4 = (m4 & ~(1 << 1)) | (1 << 0);
1815
1816 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001817
1818 if (hp_flags & MV_HP_ERRATA_60X1B2)
1819 writel(tmp, port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001820 }
1821
1822 /* Revert values of pre-emphasis and signal amps to the saved ones */
1823 m2 = readl(port_mmio + PHY_MODE2);
1824
1825 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001826 m2 |= hpriv->signal[port].amps;
1827 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001828 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001829
Jeff Garzike4e7b892006-01-31 12:18:41 -05001830 /* according to mvSata 3.6.1, some IIE values are fixed */
1831 if (IS_GEN_IIE(hpriv)) {
1832 m2 &= ~0xC30FF01F;
1833 m2 |= 0x0000900F;
1834 }
1835
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001836 writel(m2, port_mmio + PHY_MODE2);
1837}
1838
Jeff Garzikc9d39132005-11-13 17:47:51 -05001839static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
1840 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04001841{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001842 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04001843
Brett Russ31961942005-09-30 01:36:00 -04001844 writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001845
1846 if (IS_60XX(hpriv)) {
1847 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
Mark Lordeb46d682006-05-19 16:29:21 -04001848 ifctl |= (1 << 7); /* enable gen2i speed */
1849 ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001850 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
1851 }
1852
Brett Russ20f733e2005-09-01 18:26:17 -04001853 udelay(25); /* allow reset propagation */
1854
1855 /* Spec never mentions clearing the bit. Marvell's driver does
1856 * clear the bit, however.
1857 */
Brett Russ31961942005-09-30 01:36:00 -04001858 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001859
Jeff Garzikc9d39132005-11-13 17:47:51 -05001860 hpriv->ops->phy_errata(hpriv, mmio, port_no);
1861
1862 if (IS_50XX(hpriv))
1863 mdelay(1);
1864}
1865
1866static void mv_stop_and_reset(struct ata_port *ap)
1867{
Jeff Garzikcca39742006-08-24 03:19:22 -04001868 struct mv_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001869 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
Jeff Garzikc9d39132005-11-13 17:47:51 -05001870
1871 mv_stop_dma(ap);
1872
1873 mv_channel_reset(hpriv, mmio, ap->port_no);
1874
Jeff Garzik22374672005-11-17 10:59:48 -05001875 __mv_phy_reset(ap, 0);
1876}
1877
1878static inline void __msleep(unsigned int msec, int can_sleep)
1879{
1880 if (can_sleep)
1881 msleep(msec);
1882 else
1883 mdelay(msec);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001884}
1885
1886/**
Jeff Garzik22374672005-11-17 10:59:48 -05001887 * __mv_phy_reset - Perform eDMA reset followed by COMRESET
Jeff Garzikc9d39132005-11-13 17:47:51 -05001888 * @ap: ATA channel to manipulate
1889 *
1890 * Part of this is taken from __sata_phy_reset and modified to
1891 * not sleep since this routine gets called from interrupt level.
1892 *
1893 * LOCKING:
1894 * Inherited from caller. This is coded to safe to call at
1895 * interrupt level, i.e. it does not sleep.
1896 */
Jeff Garzik22374672005-11-17 10:59:48 -05001897static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001898{
1899 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001900 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001901 void __iomem *port_mmio = mv_ap_base(ap);
1902 struct ata_taskfile tf;
1903 struct ata_device *dev = &ap->device[0];
1904 unsigned long timeout;
Jeff Garzik22374672005-11-17 10:59:48 -05001905 int retry = 5;
1906 u32 sstatus;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001907
1908 VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001909
Jeff Garzik095fec82005-11-12 09:50:49 -05001910 DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001911 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1912 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
Brett Russ20f733e2005-09-01 18:26:17 -04001913
Jeff Garzik22374672005-11-17 10:59:48 -05001914 /* Issue COMRESET via SControl */
1915comreset_retry:
Tejun Heo81952c52006-05-15 20:57:47 +09001916 sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
Jeff Garzik22374672005-11-17 10:59:48 -05001917 __msleep(1, can_sleep);
1918
Tejun Heo81952c52006-05-15 20:57:47 +09001919 sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
Jeff Garzik22374672005-11-17 10:59:48 -05001920 __msleep(20, can_sleep);
1921
1922 timeout = jiffies + msecs_to_jiffies(200);
Brett Russ31961942005-09-30 01:36:00 -04001923 do {
Tejun Heo81952c52006-05-15 20:57:47 +09001924 sata_scr_read(ap, SCR_STATUS, &sstatus);
Andres Salomon62f1d0e2006-09-11 08:51:05 -04001925 if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
Brett Russ31961942005-09-30 01:36:00 -04001926 break;
Jeff Garzik22374672005-11-17 10:59:48 -05001927
1928 __msleep(1, can_sleep);
Brett Russ31961942005-09-30 01:36:00 -04001929 } while (time_before(jiffies, timeout));
Brett Russ20f733e2005-09-01 18:26:17 -04001930
Jeff Garzik22374672005-11-17 10:59:48 -05001931 /* work around errata */
1932 if (IS_60XX(hpriv) &&
1933 (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
1934 (retry-- > 0))
1935 goto comreset_retry;
Jeff Garzik095fec82005-11-12 09:50:49 -05001936
1937 DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001938 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1939 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1940
Tejun Heo81952c52006-05-15 20:57:47 +09001941 if (ata_port_online(ap)) {
Brett Russ31961942005-09-30 01:36:00 -04001942 ata_port_probe(ap);
1943 } else {
Tejun Heo81952c52006-05-15 20:57:47 +09001944 sata_scr_read(ap, SCR_STATUS, &sstatus);
Tejun Heof15a1da2006-05-15 20:57:56 +09001945 ata_port_printk(ap, KERN_INFO,
1946 "no device found (phy stat %08x)\n", sstatus);
Brett Russ31961942005-09-30 01:36:00 -04001947 ata_port_disable(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001948 return;
1949 }
Brett Russ31961942005-09-30 01:36:00 -04001950 ap->cbl = ATA_CBL_SATA;
Brett Russ20f733e2005-09-01 18:26:17 -04001951
Jeff Garzik22374672005-11-17 10:59:48 -05001952 /* even after SStatus reflects that device is ready,
1953 * it seems to take a while for link to be fully
1954 * established (and thus Status no longer 0x80/0x7F),
1955 * so we poll a bit for that, here.
1956 */
1957 retry = 20;
1958 while (1) {
1959 u8 drv_stat = ata_check_status(ap);
1960 if ((drv_stat != 0x80) && (drv_stat != 0x7f))
1961 break;
1962 __msleep(500, can_sleep);
1963 if (retry-- <= 0)
1964 break;
1965 }
1966
Tejun Heo0d5ff562007-02-01 15:06:36 +09001967 tf.lbah = readb(ap->ioaddr.lbah_addr);
1968 tf.lbam = readb(ap->ioaddr.lbam_addr);
1969 tf.lbal = readb(ap->ioaddr.lbal_addr);
1970 tf.nsect = readb(ap->ioaddr.nsect_addr);
Brett Russ20f733e2005-09-01 18:26:17 -04001971
1972 dev->class = ata_dev_classify(&tf);
Tejun Heoe1211e32006-04-01 01:38:18 +09001973 if (!ata_dev_enabled(dev)) {
Brett Russ20f733e2005-09-01 18:26:17 -04001974 VPRINTK("Port disabled post-sig: No device present.\n");
1975 ata_port_disable(ap);
1976 }
Jeff Garzik095fec82005-11-12 09:50:49 -05001977
1978 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1979
1980 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1981
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001982 VPRINTK("EXIT\n");
Brett Russ20f733e2005-09-01 18:26:17 -04001983}
1984
Jeff Garzik22374672005-11-17 10:59:48 -05001985static void mv_phy_reset(struct ata_port *ap)
1986{
1987 __mv_phy_reset(ap, 1);
1988}
1989
Brett Russ05b308e2005-10-05 17:08:53 -04001990/**
1991 * mv_eng_timeout - Routine called by libata when SCSI times out I/O
1992 * @ap: ATA channel to manipulate
1993 *
1994 * Intent is to clear all pending error conditions, reset the
1995 * chip/bus, fail the command, and move on.
1996 *
1997 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001998 * This routine holds the host lock while failing the command.
Brett Russ05b308e2005-10-05 17:08:53 -04001999 */
Brett Russ31961942005-09-30 01:36:00 -04002000static void mv_eng_timeout(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04002001{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002002 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
Brett Russ31961942005-09-30 01:36:00 -04002003 struct ata_queued_cmd *qc;
Mark Lord2f9719b2006-06-07 12:53:29 -04002004 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -04002005
Tejun Heof15a1da2006-05-15 20:57:56 +09002006 ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
Brett Russ31961942005-09-30 01:36:00 -04002007 DPRINTK("All regs @ start of eng_timeout\n");
Tejun Heo0d5ff562007-02-01 15:06:36 +09002008 mv_dump_all_regs(mmio, ap->port_no, to_pci_dev(ap->host->dev));
Brett Russ31961942005-09-30 01:36:00 -04002009
2010 qc = ata_qc_from_tag(ap, ap->active_tag);
2011 printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
Tejun Heo0d5ff562007-02-01 15:06:36 +09002012 mmio, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
Brett Russ31961942005-09-30 01:36:00 -04002013
Jeff Garzikcca39742006-08-24 03:19:22 -04002014 spin_lock_irqsave(&ap->host->lock, flags);
Mark Lord9b358e32006-05-19 16:21:03 -04002015 mv_err_intr(ap, 0);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002016 mv_stop_and_reset(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04002017 spin_unlock_irqrestore(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -04002018
Mark Lord9b358e32006-05-19 16:21:03 -04002019 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
2020 if (qc->flags & ATA_QCFLAG_ACTIVE) {
2021 qc->err_mask |= AC_ERR_TIMEOUT;
2022 ata_eh_qc_complete(qc);
2023 }
Brett Russ31961942005-09-30 01:36:00 -04002024}
2025
Brett Russ05b308e2005-10-05 17:08:53 -04002026/**
2027 * mv_port_init - Perform some early initialization on a single port.
2028 * @port: libata data structure storing shadow register addresses
2029 * @port_mmio: base address of the port
2030 *
2031 * Initialize shadow register mmio addresses, clear outstanding
2032 * interrupts on the port, and unmask interrupts for the future
2033 * start of the port.
2034 *
2035 * LOCKING:
2036 * Inherited from caller.
2037 */
Brett Russ31961942005-09-30 01:36:00 -04002038static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2039{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002040 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002041 unsigned serr_ofs;
2042
Jeff Garzik8b260242005-11-12 12:32:50 -05002043 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002044 */
2045 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002046 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002047 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2048 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2049 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2050 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2051 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2052 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002053 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002054 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2055 /* special case: control/altstatus doesn't have ATA_REG_ address */
2056 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2057
2058 /* unused: */
Randy Dunlap8d9db2d2007-02-16 01:40:06 -08002059 port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
Brett Russ20f733e2005-09-01 18:26:17 -04002060
Brett Russ31961942005-09-30 01:36:00 -04002061 /* Clear any currently outstanding port interrupt conditions */
2062 serr_ofs = mv_scr_offset(SCR_ERROR);
2063 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2064 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2065
Brett Russ20f733e2005-09-01 18:26:17 -04002066 /* unmask all EDMA error interrupts */
Brett Russ31961942005-09-30 01:36:00 -04002067 writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002068
Jeff Garzik8b260242005-11-12 12:32:50 -05002069 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002070 readl(port_mmio + EDMA_CFG_OFS),
2071 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2072 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002073}
2074
Jeff Garzik47c2b672005-11-12 21:13:17 -05002075static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
Jeff Garzik522479f2005-11-12 22:14:02 -05002076 unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002077{
2078 u8 rev_id;
2079 u32 hp_flags = hpriv->hp_flags;
2080
2081 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2082
2083 switch(board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002084 case chip_5080:
2085 hpriv->ops = &mv5xxx_ops;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002086 hp_flags |= MV_HP_50XX;
2087
Jeff Garzik47c2b672005-11-12 21:13:17 -05002088 switch (rev_id) {
2089 case 0x1:
2090 hp_flags |= MV_HP_ERRATA_50XXB0;
2091 break;
2092 case 0x3:
2093 hp_flags |= MV_HP_ERRATA_50XXB2;
2094 break;
2095 default:
2096 dev_printk(KERN_WARNING, &pdev->dev,
2097 "Applying 50XXB2 workarounds to unknown rev\n");
2098 hp_flags |= MV_HP_ERRATA_50XXB2;
2099 break;
2100 }
2101 break;
2102
2103 case chip_504x:
2104 case chip_508x:
2105 hpriv->ops = &mv5xxx_ops;
2106 hp_flags |= MV_HP_50XX;
2107
2108 switch (rev_id) {
2109 case 0x0:
2110 hp_flags |= MV_HP_ERRATA_50XXB0;
2111 break;
2112 case 0x3:
2113 hp_flags |= MV_HP_ERRATA_50XXB2;
2114 break;
2115 default:
2116 dev_printk(KERN_WARNING, &pdev->dev,
2117 "Applying B2 workarounds to unknown rev\n");
2118 hp_flags |= MV_HP_ERRATA_50XXB2;
2119 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002120 }
2121 break;
2122
2123 case chip_604x:
2124 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002125 hpriv->ops = &mv6xxx_ops;
2126
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002127 switch (rev_id) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002128 case 0x7:
2129 hp_flags |= MV_HP_ERRATA_60X1B2;
2130 break;
2131 case 0x9:
2132 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002133 break;
2134 default:
2135 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002136 "Applying B2 workarounds to unknown rev\n");
2137 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002138 break;
2139 }
2140 break;
2141
Jeff Garzike4e7b892006-01-31 12:18:41 -05002142 case chip_7042:
2143 case chip_6042:
2144 hpriv->ops = &mv6xxx_ops;
2145
2146 hp_flags |= MV_HP_GEN_IIE;
2147
2148 switch (rev_id) {
2149 case 0x0:
2150 hp_flags |= MV_HP_ERRATA_XX42A0;
2151 break;
2152 case 0x1:
2153 hp_flags |= MV_HP_ERRATA_60X1C0;
2154 break;
2155 default:
2156 dev_printk(KERN_WARNING, &pdev->dev,
2157 "Applying 60X1C0 workarounds to unknown rev\n");
2158 hp_flags |= MV_HP_ERRATA_60X1C0;
2159 break;
2160 }
2161 break;
2162
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002163 default:
2164 printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
2165 return 1;
2166 }
2167
2168 hpriv->hp_flags = hp_flags;
2169
2170 return 0;
2171}
2172
Brett Russ05b308e2005-10-05 17:08:53 -04002173/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002174 * mv_init_host - Perform some early initialization of the host.
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002175 * @pdev: host PCI device
Brett Russ05b308e2005-10-05 17:08:53 -04002176 * @probe_ent: early data struct representing the host
2177 *
2178 * If possible, do an early global reset of the host. Then do
2179 * our port init and clear/unmask all/relevant host interrupts.
2180 *
2181 * LOCKING:
2182 * Inherited from caller.
2183 */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002184static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002185 unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002186{
2187 int rc = 0, n_hc, port, hc;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002188 void __iomem *mmio = probe_ent->iomap[MV_PRIMARY_BAR];
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002189 struct mv_host_priv *hpriv = probe_ent->private_data;
2190
Jeff Garzik47c2b672005-11-12 21:13:17 -05002191 /* global interrupt mask */
2192 writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
2193
2194 rc = mv_chip_id(pdev, hpriv, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002195 if (rc)
2196 goto done;
2197
Jeff Garzikcca39742006-08-24 03:19:22 -04002198 n_hc = mv_get_hc_count(probe_ent->port_flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002199 probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
2200
Jeff Garzik47c2b672005-11-12 21:13:17 -05002201 for (port = 0; port < probe_ent->n_ports; port++)
2202 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002203
Jeff Garzikc9d39132005-11-13 17:47:51 -05002204 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002205 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002206 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002207
Jeff Garzik522479f2005-11-12 22:14:02 -05002208 hpriv->ops->reset_flash(hpriv, mmio);
2209 hpriv->ops->reset_bus(pdev, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002210 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002211
2212 for (port = 0; port < probe_ent->n_ports; port++) {
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002213 if (IS_60XX(hpriv)) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05002214 void __iomem *port_mmio = mv_port_base(mmio, port);
2215
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002216 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
Mark Lordeb46d682006-05-19 16:29:21 -04002217 ifctl |= (1 << 7); /* enable gen2i speed */
2218 ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002219 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
2220 }
2221
Jeff Garzikc9d39132005-11-13 17:47:51 -05002222 hpriv->ops->phy_errata(hpriv, mmio, port);
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002223 }
2224
2225 for (port = 0; port < probe_ent->n_ports; port++) {
2226 void __iomem *port_mmio = mv_port_base(mmio, port);
Brett Russ31961942005-09-30 01:36:00 -04002227 mv_port_init(&probe_ent->port[port], port_mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002228 }
2229
2230 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002231 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2232
2233 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2234 "(before clear)=0x%08x\n", hc,
2235 readl(hc_mmio + HC_CFG_OFS),
2236 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2237
2238 /* Clear any currently outstanding hc interrupt conditions */
2239 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002240 }
2241
Brett Russ31961942005-09-30 01:36:00 -04002242 /* Clear any currently outstanding host interrupt conditions */
2243 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
2244
2245 /* and unmask interrupt generation for host regs */
2246 writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
Jeff Garzikfb621e22007-02-25 04:19:45 -05002247
2248 if (IS_50XX(hpriv))
2249 writelfl(~HC_MAIN_MASKED_IRQS_5, mmio + HC_MAIN_IRQ_MASK_OFS);
2250 else
2251 writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002252
2253 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
Jeff Garzik8b260242005-11-12 12:32:50 -05002254 "PCI int cause/mask=0x%08x/0x%08x\n",
Brett Russ20f733e2005-09-01 18:26:17 -04002255 readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
2256 readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2257 readl(mmio + PCI_IRQ_CAUSE_OFS),
2258 readl(mmio + PCI_IRQ_MASK_OFS));
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002259
Brett Russ31961942005-09-30 01:36:00 -04002260done:
Brett Russ20f733e2005-09-01 18:26:17 -04002261 return rc;
2262}
2263
Brett Russ05b308e2005-10-05 17:08:53 -04002264/**
2265 * mv_print_info - Dump key info to kernel log for perusal.
2266 * @probe_ent: early data struct representing the host
2267 *
2268 * FIXME: complete this.
2269 *
2270 * LOCKING:
2271 * Inherited from caller.
2272 */
Brett Russ31961942005-09-30 01:36:00 -04002273static void mv_print_info(struct ata_probe_ent *probe_ent)
2274{
2275 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
2276 struct mv_host_priv *hpriv = probe_ent->private_data;
2277 u8 rev_id, scc;
2278 const char *scc_s;
2279
2280 /* Use this to determine the HW stepping of the chip so we know
2281 * what errata to workaround
2282 */
2283 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2284
2285 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2286 if (scc == 0)
2287 scc_s = "SCSI";
2288 else if (scc == 0x01)
2289 scc_s = "RAID";
2290 else
2291 scc_s = "unknown";
2292
Jeff Garzika9524a72005-10-30 14:39:11 -05002293 dev_printk(KERN_INFO, &pdev->dev,
2294 "%u slots %u ports %s mode IRQ via %s\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05002295 (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04002296 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2297}
2298
Brett Russ05b308e2005-10-05 17:08:53 -04002299/**
2300 * mv_init_one - handle a positive probe of a Marvell host
2301 * @pdev: PCI device found
2302 * @ent: PCI device ID entry for the matched host
2303 *
2304 * LOCKING:
2305 * Inherited from caller.
2306 */
Brett Russ20f733e2005-09-01 18:26:17 -04002307static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2308{
2309 static int printed_version = 0;
Tejun Heo24dc5f32007-01-20 16:00:28 +09002310 struct device *dev = &pdev->dev;
2311 struct ata_probe_ent *probe_ent;
Brett Russ20f733e2005-09-01 18:26:17 -04002312 struct mv_host_priv *hpriv;
2313 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo24dc5f32007-01-20 16:00:28 +09002314 int rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002315
Jeff Garzika9524a72005-10-30 14:39:11 -05002316 if (!printed_version++)
2317 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04002318
Tejun Heo24dc5f32007-01-20 16:00:28 +09002319 rc = pcim_enable_device(pdev);
2320 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002321 return rc;
Mark Lordeb46d682006-05-19 16:29:21 -04002322 pci_set_master(pdev);
Brett Russ20f733e2005-09-01 18:26:17 -04002323
Tejun Heo0d5ff562007-02-01 15:06:36 +09002324 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
2325 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002326 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002327 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002328 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002329
Tejun Heo24dc5f32007-01-20 16:00:28 +09002330 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
2331 if (probe_ent == NULL)
2332 return -ENOMEM;
Brett Russ20f733e2005-09-01 18:26:17 -04002333
Brett Russ20f733e2005-09-01 18:26:17 -04002334 probe_ent->dev = pci_dev_to_dev(pdev);
2335 INIT_LIST_HEAD(&probe_ent->node);
2336
Tejun Heo24dc5f32007-01-20 16:00:28 +09002337 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2338 if (!hpriv)
2339 return -ENOMEM;
Brett Russ20f733e2005-09-01 18:26:17 -04002340
2341 probe_ent->sht = mv_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04002342 probe_ent->port_flags = mv_port_info[board_idx].flags;
Brett Russ20f733e2005-09-01 18:26:17 -04002343 probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
2344 probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
2345 probe_ent->port_ops = mv_port_info[board_idx].port_ops;
2346
2347 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07002348 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002349 probe_ent->iomap = pcim_iomap_table(pdev);
Brett Russ20f733e2005-09-01 18:26:17 -04002350 probe_ent->private_data = hpriv;
2351
2352 /* initialize adapter */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002353 rc = mv_init_host(pdev, probe_ent, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09002354 if (rc)
2355 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002356
Brett Russ31961942005-09-30 01:36:00 -04002357 /* Enable interrupts */
Tejun Heo6a59dcf2007-02-24 15:12:31 +09002358 if (msi && pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04002359 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04002360
Brett Russ31961942005-09-30 01:36:00 -04002361 mv_dump_pci_cfg(pdev, 0x68);
2362 mv_print_info(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002363
Tejun Heo24dc5f32007-01-20 16:00:28 +09002364 if (ata_device_add(probe_ent) == 0)
2365 return -ENODEV;
Brett Russ31961942005-09-30 01:36:00 -04002366
Tejun Heo24dc5f32007-01-20 16:00:28 +09002367 devm_kfree(dev, probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002368 return 0;
Brett Russ20f733e2005-09-01 18:26:17 -04002369}
2370
2371static int __init mv_init(void)
2372{
Pavel Roskinb7887192006-08-10 18:13:18 +09002373 return pci_register_driver(&mv_pci_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04002374}
2375
2376static void __exit mv_exit(void)
2377{
2378 pci_unregister_driver(&mv_pci_driver);
2379}
2380
2381MODULE_AUTHOR("Brett Russ");
2382MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
2383MODULE_LICENSE("GPL");
2384MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
2385MODULE_VERSION(DRV_VERSION);
2386
Jeff Garzikddef9bb2006-02-02 16:17:06 -05002387module_param(msi, int, 0444);
2388MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
2389
Brett Russ20f733e2005-09-01 18:26:17 -04002390module_init(mv_init);
2391module_exit(mv_exit);