blob: e4ad09110b96ab76e3b2a7a10c123df1ace55b0d [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkov1433eb92009-10-21 13:44:36 +020028 * Address to DRAM bank mapping: see F2x80 for K8 and F2x[1,0]80 for Fam10 and
29 * later.
Borislav Petkovb70ef012009-06-25 19:32:38 +020030 */
Borislav Petkov1433eb92009-10-21 13:44:36 +020031static int ddr2_dbam_revCG[] = {
32 [0] = 32,
33 [1] = 64,
34 [2] = 128,
35 [3] = 256,
36 [4] = 512,
37 [5] = 1024,
38 [6] = 2048,
39};
40
41static int ddr2_dbam_revD[] = {
42 [0] = 32,
43 [1] = 64,
44 [2 ... 3] = 128,
45 [4] = 256,
46 [5] = 512,
47 [6] = 256,
48 [7] = 512,
49 [8 ... 9] = 1024,
50 [10] = 2048,
51};
52
53static int ddr2_dbam[] = { [0] = 128,
54 [1] = 256,
55 [2 ... 4] = 512,
56 [5 ... 6] = 1024,
57 [7 ... 8] = 2048,
58 [9 ... 10] = 4096,
59 [11] = 8192,
60};
61
62static int ddr3_dbam[] = { [0] = -1,
63 [1] = 256,
64 [2] = 512,
65 [3 ... 4] = -1,
66 [5 ... 6] = 1024,
67 [7 ... 8] = 2048,
68 [9 ... 10] = 4096,
Borislav Petkov24f9a7f2010-10-07 18:29:15 +020069 [11] = 8192,
Borislav Petkovb70ef012009-06-25 19:32:38 +020070};
71
72/*
73 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
74 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
75 * or higher value'.
76 *
77 *FIXME: Produce a better mapping/linearisation.
78 */
79
Borislav Petkov39094442010-11-24 19:52:09 +010080
81struct scrubrate {
82 u32 scrubval; /* bit pattern for scrub rate */
83 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
84} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020085 { 0x01, 1600000000UL},
86 { 0x02, 800000000UL},
87 { 0x03, 400000000UL},
88 { 0x04, 200000000UL},
89 { 0x05, 100000000UL},
90 { 0x06, 50000000UL},
91 { 0x07, 25000000UL},
92 { 0x08, 12284069UL},
93 { 0x09, 6274509UL},
94 { 0x0A, 3121951UL},
95 { 0x0B, 1560975UL},
96 { 0x0C, 781440UL},
97 { 0x0D, 390720UL},
98 { 0x0E, 195300UL},
99 { 0x0F, 97650UL},
100 { 0x10, 48854UL},
101 { 0x11, 24427UL},
102 { 0x12, 12213UL},
103 { 0x13, 6101UL},
104 { 0x14, 3051UL},
105 { 0x15, 1523UL},
106 { 0x16, 761UL},
107 { 0x00, 0UL}, /* scrubbing off */
108};
109
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200110static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
111 u32 *val, const char *func)
112{
113 int err = 0;
114
115 err = pci_read_config_dword(pdev, offset, val);
116 if (err)
117 amd64_warn("%s: error reading F%dx%03x.\n",
118 func, PCI_FUNC(pdev->devfn), offset);
119
120 return err;
121}
122
123int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
124 u32 val, const char *func)
125{
126 int err = 0;
127
128 err = pci_write_config_dword(pdev, offset, val);
129 if (err)
130 amd64_warn("%s: error writing to F%dx%03x.\n",
131 func, PCI_FUNC(pdev->devfn), offset);
132
133 return err;
134}
135
136/*
137 *
138 * Depending on the family, F2 DCT reads need special handling:
139 *
140 * K8: has a single DCT only
141 *
142 * F10h: each DCT has its own set of regs
143 * DCT0 -> F2x040..
144 * DCT1 -> F2x140..
145 *
146 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
147 *
148 */
149static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
150 const char *func)
151{
152 if (addr >= 0x100)
153 return -EINVAL;
154
155 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
156}
157
158static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
159 const char *func)
160{
161 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
162}
163
164static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
165 const char *func)
166{
167 u32 reg = 0;
168 u8 dct = 0;
169
170 if (addr >= 0x140 && addr <= 0x1a0) {
171 dct = 1;
172 addr -= 0x100;
173 }
174
175 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
176 reg &= 0xfffffffe;
177 reg |= dct;
178 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
179
180 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
181}
182
Borislav Petkovb70ef012009-06-25 19:32:38 +0200183/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200184 * Memory scrubber control interface. For K8, memory scrubbing is handled by
185 * hardware and can involve L2 cache, dcache as well as the main memory. With
186 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
187 * functionality.
188 *
189 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
190 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
191 * bytes/sec for the setting.
192 *
193 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
194 * other archs, we might not have access to the caches directly.
195 */
196
197/*
198 * scan the scrub rate mapping table for a close or matching bandwidth value to
199 * issue. If requested is too big, then use last maximum value found.
200 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200201static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200202{
203 u32 scrubval;
204 int i;
205
206 /*
207 * map the configured rate (new_bw) to a value specific to the AMD64
208 * memory controller and apply to register. Search for the first
209 * bandwidth entry that is greater or equal than the setting requested
210 * and program that. If at last entry, turn off DRAM scrubbing.
211 */
212 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
213 /*
214 * skip scrub rates which aren't recommended
215 * (see F10 BKDG, F3x58)
216 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200217 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200218 continue;
219
220 if (scrubrates[i].bandwidth <= new_bw)
221 break;
222
223 /*
224 * if no suitable bandwidth found, turn off DRAM scrubbing
225 * entirely by falling back to the last element in the
226 * scrubrates array.
227 */
228 }
229
230 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200231
Borislav Petkov5980bb92011-01-07 16:26:49 +0100232 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200233
Borislav Petkov39094442010-11-24 19:52:09 +0100234 if (scrubval)
235 return scrubrates[i].bandwidth;
236
Doug Thompson2bc65412009-05-04 20:11:14 +0200237 return 0;
238}
239
Borislav Petkov395ae782010-10-01 18:38:19 +0200240static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200241{
242 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson2bc65412009-05-04 20:11:14 +0200243
Borislav Petkov8d5b5d92010-10-01 20:11:07 +0200244 return __amd64_set_scrub_rate(pvt->F3, bw, pvt->min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200245}
246
Borislav Petkov39094442010-11-24 19:52:09 +0100247static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200248{
249 struct amd64_pvt *pvt = mci->pvt_info;
250 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100251 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200252
Borislav Petkov5980bb92011-01-07 16:26:49 +0100253 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200254
255 scrubval = scrubval & 0x001F;
256
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200257 amd64_debug("pci-read, sdram scrub control value: %d\n", scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200258
Roel Kluin926311f2010-01-11 20:58:21 +0100259 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200260 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100261 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200262 break;
263 }
264 }
Borislav Petkov39094442010-11-24 19:52:09 +0100265 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200266}
267
Doug Thompson67757632009-04-27 15:53:22 +0200268/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200269 * returns true if the SysAddr given by sys_addr matches the
270 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200271 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200272static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr, int nid)
Doug Thompson67757632009-04-27 15:53:22 +0200273{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200274 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200275
276 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
277 * all ones if the most significant implemented address bit is 1.
278 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
279 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
280 * Application Programming.
281 */
282 addr = sys_addr & 0x000000ffffffffffull;
283
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200284 return ((addr >= get_dram_base(pvt, nid)) &&
285 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200286}
287
288/*
289 * Attempt to map a SysAddr to a node. On success, return a pointer to the
290 * mem_ctl_info structure for the node that the SysAddr maps to.
291 *
292 * On failure, return NULL.
293 */
294static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
295 u64 sys_addr)
296{
297 struct amd64_pvt *pvt;
298 int node_id;
299 u32 intlv_en, bits;
300
301 /*
302 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
303 * 3.4.4.2) registers to map the SysAddr to a node ID.
304 */
305 pvt = mci->pvt_info;
306
307 /*
308 * The value of this field should be the same for all DRAM Base
309 * registers. Therefore we arbitrarily choose to read it from the
310 * register for node 0.
311 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200312 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200313
314 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200315 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200316 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200317 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200318 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200319 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200320 }
321
Borislav Petkov72f158f2009-09-18 12:27:27 +0200322 if (unlikely((intlv_en != 0x01) &&
323 (intlv_en != 0x03) &&
324 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200325 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200326 return NULL;
327 }
328
329 bits = (((u32) sys_addr) >> 12) & intlv_en;
330
331 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200332 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200333 break; /* intlv_sel field matches */
334
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200335 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200336 goto err_no_match;
337 }
338
339 /* sanity test for sys_addr */
340 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200341 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
342 "range for node %d with node interleaving enabled.\n",
343 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200344 return NULL;
345 }
346
347found:
348 return edac_mc_find(node_id);
349
350err_no_match:
351 debugf2("sys_addr 0x%lx doesn't match any node\n",
352 (unsigned long)sys_addr);
353
354 return NULL;
355}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200356
357/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100358 * compute the CS base address of the @csrow on the DRAM controller @dct.
359 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200360 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100361static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
362 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200363{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100364 u64 csbase, csmask, base_bits, mask_bits;
365 u8 addr_shift;
366
367 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
368 csbase = pvt->csels[dct].csbases[csrow];
369 csmask = pvt->csels[dct].csmasks[csrow];
370 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
371 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
372 addr_shift = 4;
373 } else {
374 csbase = pvt->csels[dct].csbases[csrow];
375 csmask = pvt->csels[dct].csmasks[csrow >> 1];
376 addr_shift = 8;
377
378 if (boot_cpu_data.x86 == 0x15)
379 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
380 else
381 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
382 }
383
384 *base = (csbase & base_bits) << addr_shift;
385
386 *mask = ~0ULL;
387 /* poke holes for the csmask */
388 *mask &= ~(mask_bits << addr_shift);
389 /* OR them in */
390 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200391}
392
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100393#define for_each_chip_select(i, dct, pvt) \
394 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200395
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100396#define chip_select_base(i, dct, pvt) \
397 pvt->csels[dct].csbases[i]
398
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100399#define for_each_chip_select_mask(i, dct, pvt) \
400 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200401
402/*
403 * @input_addr is an InputAddr associated with the node given by mci. Return the
404 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
405 */
406static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
407{
408 struct amd64_pvt *pvt;
409 int csrow;
410 u64 base, mask;
411
412 pvt = mci->pvt_info;
413
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100414 for_each_chip_select(csrow, 0, pvt) {
415 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200416 continue;
417
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100418 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
419
420 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200421
422 if ((input_addr & mask) == (base & mask)) {
423 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
424 (unsigned long)input_addr, csrow,
425 pvt->mc_node_id);
426
427 return csrow;
428 }
429 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200430 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
431 (unsigned long)input_addr, pvt->mc_node_id);
432
433 return -1;
434}
435
436/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200437 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
438 * for the node represented by mci. Info is passed back in *hole_base,
439 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
440 * info is invalid. Info may be invalid for either of the following reasons:
441 *
442 * - The revision of the node is not E or greater. In this case, the DRAM Hole
443 * Address Register does not exist.
444 *
445 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
446 * indicating that its contents are not valid.
447 *
448 * The values passed back in *hole_base, *hole_offset, and *hole_size are
449 * complete 32-bit values despite the fact that the bitfields in the DHAR
450 * only represent bits 31-24 of the base and offset values.
451 */
452int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
453 u64 *hole_offset, u64 *hole_size)
454{
455 struct amd64_pvt *pvt = mci->pvt_info;
456 u64 base;
457
458 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200459 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200460 debugf1(" revision %d for node %d does not support DHAR\n",
461 pvt->ext_model, pvt->mc_node_id);
462 return 1;
463 }
464
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100465 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100466 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200467 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
468 return 1;
469 }
470
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100471 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200472 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
473 pvt->mc_node_id);
474 return 1;
475 }
476
477 /* This node has Memory Hoisting */
478
479 /* +------------------+--------------------+--------------------+-----
480 * | memory | DRAM hole | relocated |
481 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
482 * | | | DRAM hole |
483 * | | | [0x100000000, |
484 * | | | (0x100000000+ |
485 * | | | (0xffffffff-x))] |
486 * +------------------+--------------------+--------------------+-----
487 *
488 * Above is a diagram of physical memory showing the DRAM hole and the
489 * relocated addresses from the DRAM hole. As shown, the DRAM hole
490 * starts at address x (the base address) and extends through address
491 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
492 * addresses in the hole so that they start at 0x100000000.
493 */
494
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100495 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200496
497 *hole_base = base;
498 *hole_size = (0x1ull << 32) - base;
499
500 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100501 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200502 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100503 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200504
505 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
506 pvt->mc_node_id, (unsigned long)*hole_base,
507 (unsigned long)*hole_offset, (unsigned long)*hole_size);
508
509 return 0;
510}
511EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
512
Doug Thompson93c2df52009-05-04 20:46:50 +0200513/*
514 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
515 * assumed that sys_addr maps to the node given by mci.
516 *
517 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
518 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
519 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
520 * then it is also involved in translating a SysAddr to a DramAddr. Sections
521 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
522 * These parts of the documentation are unclear. I interpret them as follows:
523 *
524 * When node n receives a SysAddr, it processes the SysAddr as follows:
525 *
526 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
527 * Limit registers for node n. If the SysAddr is not within the range
528 * specified by the base and limit values, then node n ignores the Sysaddr
529 * (since it does not map to node n). Otherwise continue to step 2 below.
530 *
531 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
532 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
533 * the range of relocated addresses (starting at 0x100000000) from the DRAM
534 * hole. If not, skip to step 3 below. Else get the value of the
535 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
536 * offset defined by this value from the SysAddr.
537 *
538 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
539 * Base register for node n. To obtain the DramAddr, subtract the base
540 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
541 */
542static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
543{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200544 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200545 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
546 int ret = 0;
547
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200548 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200549
550 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
551 &hole_size);
552 if (!ret) {
553 if ((sys_addr >= (1ull << 32)) &&
554 (sys_addr < ((1ull << 32) + hole_size))) {
555 /* use DHAR to translate SysAddr to DramAddr */
556 dram_addr = sys_addr - hole_offset;
557
558 debugf2("using DHAR to translate SysAddr 0x%lx to "
559 "DramAddr 0x%lx\n",
560 (unsigned long)sys_addr,
561 (unsigned long)dram_addr);
562
563 return dram_addr;
564 }
565 }
566
567 /*
568 * Translate the SysAddr to a DramAddr as shown near the start of
569 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
570 * only deals with 40-bit values. Therefore we discard bits 63-40 of
571 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
572 * discard are all 1s. Otherwise the bits we discard are all 0s. See
573 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
574 * Programmer's Manual Volume 1 Application Programming.
575 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100576 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200577
578 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
579 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
580 (unsigned long)dram_addr);
581 return dram_addr;
582}
583
584/*
585 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
586 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
587 * for node interleaving.
588 */
589static int num_node_interleave_bits(unsigned intlv_en)
590{
591 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
592 int n;
593
594 BUG_ON(intlv_en > 7);
595 n = intlv_shift_table[intlv_en];
596 return n;
597}
598
599/* Translate the DramAddr given by @dram_addr to an InputAddr. */
600static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
601{
602 struct amd64_pvt *pvt;
603 int intlv_shift;
604 u64 input_addr;
605
606 pvt = mci->pvt_info;
607
608 /*
609 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
610 * concerning translating a DramAddr to an InputAddr.
611 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200612 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100613 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
614 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200615
616 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
617 intlv_shift, (unsigned long)dram_addr,
618 (unsigned long)input_addr);
619
620 return input_addr;
621}
622
623/*
624 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
625 * assumed that @sys_addr maps to the node given by mci.
626 */
627static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
628{
629 u64 input_addr;
630
631 input_addr =
632 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
633
634 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
635 (unsigned long)sys_addr, (unsigned long)input_addr);
636
637 return input_addr;
638}
639
640
641/*
642 * @input_addr is an InputAddr associated with the node represented by mci.
643 * Translate @input_addr to a DramAddr and return the result.
644 */
645static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
646{
647 struct amd64_pvt *pvt;
648 int node_id, intlv_shift;
649 u64 bits, dram_addr;
650 u32 intlv_sel;
651
652 /*
653 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
654 * shows how to translate a DramAddr to an InputAddr. Here we reverse
655 * this procedure. When translating from a DramAddr to an InputAddr, the
656 * bits used for node interleaving are discarded. Here we recover these
657 * bits from the IntlvSel field of the DRAM Limit register (section
658 * 3.4.4.2) for the node that input_addr is associated with.
659 */
660 pvt = mci->pvt_info;
661 node_id = pvt->mc_node_id;
662 BUG_ON((node_id < 0) || (node_id > 7));
663
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200664 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200665
666 if (intlv_shift == 0) {
667 debugf1(" InputAddr 0x%lx translates to DramAddr of "
668 "same value\n", (unsigned long)input_addr);
669
670 return input_addr;
671 }
672
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100673 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
674 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200675
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200676 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200677 dram_addr = bits + (intlv_sel << 12);
678
679 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
680 "(%d node interleave bits)\n", (unsigned long)input_addr,
681 (unsigned long)dram_addr, intlv_shift);
682
683 return dram_addr;
684}
685
686/*
687 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
688 * @dram_addr to a SysAddr.
689 */
690static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
691{
692 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200693 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200694 int ret = 0;
695
696 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
697 &hole_size);
698 if (!ret) {
699 if ((dram_addr >= hole_base) &&
700 (dram_addr < (hole_base + hole_size))) {
701 sys_addr = dram_addr + hole_offset;
702
703 debugf1("using DHAR to translate DramAddr 0x%lx to "
704 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
705 (unsigned long)sys_addr);
706
707 return sys_addr;
708 }
709 }
710
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200711 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200712 sys_addr = dram_addr + base;
713
714 /*
715 * The sys_addr we have computed up to this point is a 40-bit value
716 * because the k8 deals with 40-bit values. However, the value we are
717 * supposed to return is a full 64-bit physical address. The AMD
718 * x86-64 architecture specifies that the most significant implemented
719 * address bit through bit 63 of a physical address must be either all
720 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
721 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
722 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
723 * Programming.
724 */
725 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
726
727 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
728 pvt->mc_node_id, (unsigned long)dram_addr,
729 (unsigned long)sys_addr);
730
731 return sys_addr;
732}
733
734/*
735 * @input_addr is an InputAddr associated with the node given by mci. Translate
736 * @input_addr to a SysAddr.
737 */
738static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
739 u64 input_addr)
740{
741 return dram_addr_to_sys_addr(mci,
742 input_addr_to_dram_addr(mci, input_addr));
743}
744
745/*
746 * Find the minimum and maximum InputAddr values that map to the given @csrow.
747 * Pass back these values in *input_addr_min and *input_addr_max.
748 */
749static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
750 u64 *input_addr_min, u64 *input_addr_max)
751{
752 struct amd64_pvt *pvt;
753 u64 base, mask;
754
755 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100756 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200757
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100758 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200759
760 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100761 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200762}
763
Doug Thompson93c2df52009-05-04 20:46:50 +0200764/* Map the Error address to a PAGE and PAGE OFFSET. */
765static inline void error_address_to_page_and_offset(u64 error_address,
766 u32 *page, u32 *offset)
767{
768 *page = (u32) (error_address >> PAGE_SHIFT);
769 *offset = ((u32) error_address) & ~PAGE_MASK;
770}
771
772/*
773 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
774 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
775 * of a node that detected an ECC memory error. mci represents the node that
776 * the error address maps to (possibly different from the node that detected
777 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
778 * error.
779 */
780static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
781{
782 int csrow;
783
784 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
785
786 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200787 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
788 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200789 return csrow;
790}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200791
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100792static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200793
Doug Thompson2da11652009-04-27 16:09:09 +0200794/*
795 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
796 * are ECC capable.
797 */
798static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
799{
Borislav Petkovcb328502010-12-22 14:28:24 +0100800 u8 bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200801 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200802
Borislav Petkov1433eb92009-10-21 13:44:36 +0200803 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200804 ? 19
805 : 17;
806
Borislav Petkov584fcff2009-06-10 18:29:54 +0200807 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200808 edac_cap = EDAC_FLAG_SECDED;
809
810 return edac_cap;
811}
812
813
Borislav Petkov8566c4d2009-10-16 13:48:28 +0200814static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200815
Borislav Petkov68798e12009-11-03 16:18:33 +0100816static void amd64_dump_dramcfg_low(u32 dclr, int chan)
817{
818 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
819
820 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
821 (dclr & BIT(16)) ? "un" : "",
822 (dclr & BIT(19)) ? "yes" : "no");
823
824 debugf1(" PAR/ERR parity: %s\n",
825 (dclr & BIT(8)) ? "enabled" : "disabled");
826
Borislav Petkovcb328502010-12-22 14:28:24 +0100827 if (boot_cpu_data.x86 == 0x10)
828 debugf1(" DCT 128bit mode width: %s\n",
829 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100830
831 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
832 (dclr & BIT(12)) ? "yes" : "no",
833 (dclr & BIT(13)) ? "yes" : "no",
834 (dclr & BIT(14)) ? "yes" : "no",
835 (dclr & BIT(15)) ? "yes" : "no");
836}
837
Doug Thompson2da11652009-04-27 16:09:09 +0200838/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200839static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200840{
Borislav Petkov68798e12009-11-03 16:18:33 +0100841 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200842
Borislav Petkov68798e12009-11-03 16:18:33 +0100843 debugf1(" NB two channel DRAM capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100844 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100845
846 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100847 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
848 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100849
850 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200851
Borislav Petkov8de1d912009-10-16 13:39:30 +0200852 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200853
Borislav Petkov8de1d912009-10-16 13:39:30 +0200854 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
855 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100856 pvt->dhar, dhar_base(pvt),
857 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
858 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200859
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100860 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200861
Borislav Petkov4d796362011-02-03 15:59:57 +0100862 amd64_debug_display_dimm_sizes(0, pvt);
863
Borislav Petkov8de1d912009-10-16 13:39:30 +0200864 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100865 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200866 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100867
868 amd64_debug_display_dimm_sizes(1, pvt);
Doug Thompson2da11652009-04-27 16:09:09 +0200869
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200870 amd64_info("using %s syndromes.\n", ((pvt->syn_type == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100871
Borislav Petkov8de1d912009-10-16 13:39:30 +0200872 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100873 if (!dct_ganging_enabled(pvt))
874 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200875}
876
Doug Thompson94be4bf2009-04-27 16:12:00 +0200877/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100878 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200879 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100880static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200881{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200882 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100883 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
884 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200885 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100886 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
887 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200888 }
889}
890
891/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100892 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200893 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200894static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200895{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100896 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200897
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100898 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200899
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100900 for_each_chip_select(cs, 0, pvt) {
901 u32 reg0 = DCSB0 + (cs * 4);
902 u32 reg1 = DCSB1 + (cs * 4);
903 u32 *base0 = &pvt->csels[0].csbases[cs];
904 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200905
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100906 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200907 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100908 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200909
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100910 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
911 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200912
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100913 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
914 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
915 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200916 }
917
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100918 for_each_chip_select_mask(cs, 0, pvt) {
919 u32 reg0 = DCSM0 + (cs * 4);
920 u32 reg1 = DCSM1 + (cs * 4);
921 u32 *mask0 = &pvt->csels[0].csmasks[cs];
922 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200923
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100924 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200925 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100926 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200927
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100928 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
929 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200930
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100931 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
932 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
933 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200934 }
935}
936
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200937static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200938{
939 enum mem_type type;
940
Borislav Petkovcb328502010-12-22 14:28:24 +0100941 /* F15h supports only DDR3 */
942 if (boot_cpu_data.x86 >= 0x15)
943 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
944 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100945 if (pvt->dchr0 & DDR3_MODE)
946 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
947 else
948 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200949 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200950 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
951 }
952
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200953 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200954
955 return type;
956}
957
Borislav Petkovcb328502010-12-22 14:28:24 +0100958/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200959static int k8_early_channel_count(struct amd64_pvt *pvt)
960{
Borislav Petkovcb328502010-12-22 14:28:24 +0100961 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200962
Borislav Petkov9f56da02010-10-01 19:44:53 +0200963 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200964 /* RevF (NPT) and later */
965 flag = pvt->dclr0 & F10_WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200966 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200967 /* RevE and earlier */
968 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200969
970 /* not used */
971 pvt->dclr1 = 0;
972
973 return (flag) ? 2 : 1;
974}
975
Borislav Petkov70046622011-01-10 14:37:27 +0100976/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
977static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200978{
Borislav Petkov70046622011-01-10 14:37:27 +0100979 u8 start_bit = 1;
980 u8 end_bit = 47;
981
982 if (boot_cpu_data.x86 == 0xf) {
983 start_bit = 3;
984 end_bit = 39;
985 }
986
987 return m->addr & GENMASK(start_bit, end_bit);
Doug Thompsonddff8762009-04-27 16:14:52 +0200988}
989
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200990static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200991{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200992 u32 off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200993
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200994 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
995 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200996
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200997 if (boot_cpu_data.x86 == 0xf)
998 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200999
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001000 if (!dram_rw(pvt, range))
1001 return;
Doug Thompsonddff8762009-04-27 16:14:52 +02001002
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001003 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
1004 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Doug Thompsonddff8762009-04-27 16:14:52 +02001005}
1006
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001007static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1008 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +02001009{
1010 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001011 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +02001012 int channel, csrow;
1013 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +02001014
1015 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001016 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001017 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001018 if (channel < 0) {
1019 /*
1020 * Syndrome didn't map, so we don't know which of the
1021 * 2 DIMMs is in error. So we need to ID 'both' of them
1022 * as suspect.
1023 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001024 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1025 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001026 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1027 return;
1028 }
1029 } else {
1030 /*
1031 * non-chipkill ecc mode
1032 *
1033 * The k8 documentation is unclear about how to determine the
1034 * channel number when using non-chipkill memory. This method
1035 * was obtained from email communication with someone at AMD.
1036 * (Wish the email was placed in this comment - norsk)
1037 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001038 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001039 }
1040
1041 /*
1042 * Find out which node the error address belongs to. This may be
1043 * different from the node that detected the error.
1044 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001045 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001046 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001047 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001048 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001049 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1050 return;
1051 }
1052
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001053 /* Now map the sys_addr to a CSROW */
1054 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001055 if (csrow < 0) {
1056 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1057 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001058 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001059
1060 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1061 channel, EDAC_MOD_STR);
1062 }
1063}
1064
Borislav Petkov1433eb92009-10-21 13:44:36 +02001065static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompsonddff8762009-04-27 16:14:52 +02001066{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001067 int *dbam_map;
Doug Thompsonddff8762009-04-27 16:14:52 +02001068
Borislav Petkov1433eb92009-10-21 13:44:36 +02001069 if (pvt->ext_model >= K8_REV_F)
1070 dbam_map = ddr2_dbam;
1071 else if (pvt->ext_model >= K8_REV_D)
1072 dbam_map = ddr2_dbam_revD;
1073 else
1074 dbam_map = ddr2_dbam_revCG;
Doug Thompsonddff8762009-04-27 16:14:52 +02001075
Borislav Petkov1433eb92009-10-21 13:44:36 +02001076 return dbam_map[cs_mode];
Doug Thompsonddff8762009-04-27 16:14:52 +02001077}
1078
Doug Thompson1afd3c92009-04-27 16:16:50 +02001079/*
1080 * Get the number of DCT channels in use.
1081 *
1082 * Return:
1083 * number of Memory Channels in operation
1084 * Pass back:
1085 * contents of the DCL0_LOW register
1086 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001087static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001088{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001089 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001090
Borislav Petkov7d20d142011-01-07 17:58:04 +01001091 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
1092 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & F10_WIDTH_128))
1093 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001094
1095 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001096 * Need to check if in unganged mode: In such, there are 2 channels,
1097 * but they are not in 128 bit mode and thus the above 'dclr0' status
1098 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001099 *
1100 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1101 * their CSEnable bit on. If so, then SINGLE DIMM case.
1102 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001103 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001104
1105 /*
1106 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1107 * is more than just one DIMM present in unganged mode. Need to check
1108 * both controllers since DIMMs can be placed in either one.
1109 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001110 for (i = 0; i < 2; i++) {
1111 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001112
Wan Wei57a30852009-08-07 17:04:49 +02001113 for (j = 0; j < 4; j++) {
1114 if (DBAM_DIMM(j, dbam) > 0) {
1115 channels++;
1116 break;
1117 }
1118 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001119 }
1120
Borislav Petkovd16149e2009-10-16 19:55:49 +02001121 if (channels > 2)
1122 channels = 2;
1123
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001124 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001125
1126 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001127}
1128
Borislav Petkov1433eb92009-10-21 13:44:36 +02001129static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, int cs_mode)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001130{
Borislav Petkov1433eb92009-10-21 13:44:36 +02001131 int *dbam_map;
1132
1133 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
1134 dbam_map = ddr3_dbam;
1135 else
1136 dbam_map = ddr2_dbam;
1137
1138 return dbam_map[cs_mode];
Doug Thompson1afd3c92009-04-27 16:16:50 +02001139}
1140
Doug Thompson6163b5d2009-04-27 16:20:17 +02001141static void f10_read_dram_ctl_register(struct amd64_pvt *pvt)
1142{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001143
Borislav Petkov78da1212010-12-22 19:31:45 +01001144 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
1145 debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1146 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001147
Borislav Petkov78da1212010-12-22 19:31:45 +01001148 debugf0(" mode: %s, All DCTs on: %s\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001149 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"),
1150 (dct_dram_enabled(pvt) ? "yes" : "no"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001151
Borislav Petkov72381bd2009-10-09 19:14:43 +02001152 if (!dct_ganging_enabled(pvt))
1153 debugf0(" Address range split per DCT: %s\n",
1154 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1155
Borislav Petkov78da1212010-12-22 19:31:45 +01001156 debugf0(" data interleave for ECC: %s, "
Borislav Petkov72381bd2009-10-09 19:14:43 +02001157 "DRAM cleared since last warm reset: %s\n",
1158 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1159 (dct_memory_cleared(pvt) ? "yes" : "no"));
1160
Borislav Petkov78da1212010-12-22 19:31:45 +01001161 debugf0(" channel interleave: %s, "
1162 "interleave bits selector: 0x%x\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001163 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001164 dct_sel_interleave_addr(pvt));
1165 }
1166
Borislav Petkov78da1212010-12-22 19:31:45 +01001167 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001168}
1169
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001170/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001171 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001172 * Interleaving Modes.
1173 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001174static u8 f10_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001175 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001176{
Borislav Petkov78da1212010-12-22 19:31:45 +01001177 u32 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001178
1179 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001180 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001181
Borislav Petkov229a7a12010-12-09 18:57:54 +01001182 if (hi_range_sel)
1183 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001184
Borislav Petkov229a7a12010-12-09 18:57:54 +01001185 /*
1186 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1187 */
1188 if (dct_interleave_enabled(pvt)) {
1189 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001190
Borislav Petkov229a7a12010-12-09 18:57:54 +01001191 /* return DCT select function: 0=DCT0, 1=DCT1 */
1192 if (!intlv_addr)
1193 return sys_addr >> 6 & 1;
1194
1195 if (intlv_addr & 0x2) {
1196 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1197 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1198
1199 return ((sys_addr >> shift) & 1) ^ temp;
1200 }
1201
1202 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1203 }
1204
1205 if (dct_high_range_enabled(pvt))
1206 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001207
1208 return 0;
1209}
1210
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001211/* Convert the sys_addr to the normalized DCT address */
1212static u64 f10_get_norm_dct_addr(struct amd64_pvt *pvt, int range,
1213 u64 sys_addr, bool hi_rng,
1214 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001215{
1216 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001217 u64 dram_base = get_dram_base(pvt, range);
1218 u64 hole_off = f10_dhar_offset(pvt);
1219 u32 hole_valid = dhar_valid(pvt);
1220 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001221
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001222 if (hi_rng) {
1223 /*
1224 * if
1225 * base address of high range is below 4Gb
1226 * (bits [47:27] at [31:11])
1227 * DRAM address space on this DCT is hoisted above 4Gb &&
1228 * sys_addr > 4Gb
1229 *
1230 * remove hole offset from sys_addr
1231 * else
1232 * remove high range offset from sys_addr
1233 */
1234 if ((!(dct_sel_base_addr >> 16) ||
1235 dct_sel_base_addr < dhar_base(pvt)) &&
1236 hole_valid &&
1237 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001238 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001239 else
1240 chan_off = dct_sel_base_off;
1241 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001242 /*
1243 * if
1244 * we have a valid hole &&
1245 * sys_addr > 4Gb
1246 *
1247 * remove hole
1248 * else
1249 * remove dram base to normalize to DCT address
1250 */
1251 if (hole_valid && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001252 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001253 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001254 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001255 }
1256
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001257 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001258}
1259
Doug Thompson6163b5d2009-04-27 16:20:17 +02001260/*
1261 * checks if the csrow passed in is marked as SPARED, if so returns the new
1262 * spare row
1263 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001264static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001265{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001266 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001267
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001268 if (online_spare_swap_done(pvt, dct) &&
1269 csrow == online_spare_bad_dramcs(pvt, dct)) {
1270
1271 for_each_chip_select(tmp_cs, dct, pvt) {
1272 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1273 csrow = tmp_cs;
1274 break;
1275 }
1276 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001277 }
1278 return csrow;
1279}
1280
1281/*
1282 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1283 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1284 *
1285 * Return:
1286 * -EINVAL: NOT FOUND
1287 * 0..csrow = Chip-Select Row
1288 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001289static int f10_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001290{
1291 struct mem_ctl_info *mci;
1292 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001293 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001294 int cs_found = -EINVAL;
1295 int csrow;
1296
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001297 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001298 if (!mci)
1299 return cs_found;
1300
1301 pvt = mci->pvt_info;
1302
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001303 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001304
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001305 for_each_chip_select(csrow, dct, pvt) {
1306 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001307 continue;
1308
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001309 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001310
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001311 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1312 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001313
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001314 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001315
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001316 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1317 "(CSBase & ~CSMask)=0x%llx\n",
1318 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001319
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001320 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1321 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001322
1323 debugf1(" MATCH csrow=%d\n", cs_found);
1324 break;
1325 }
1326 }
1327 return cs_found;
1328}
1329
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001330/*
1331 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1332 * swapped with a region located at the bottom of memory so that the GPU can use
1333 * the interleaved region and thus two channels.
1334 */
1335static u64 f10_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
1336{
1337 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1338
1339 if (boot_cpu_data.x86 == 0x10) {
1340 /* only revC3 and revE have that feature */
1341 if (boot_cpu_data.x86_model < 4 ||
1342 (boot_cpu_data.x86_model < 0xa &&
1343 boot_cpu_data.x86_mask < 3))
1344 return sys_addr;
1345 }
1346
1347 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1348
1349 if (!(swap_reg & 0x1))
1350 return sys_addr;
1351
1352 swap_base = (swap_reg >> 3) & 0x7f;
1353 swap_limit = (swap_reg >> 11) & 0x7f;
1354 rgn_size = (swap_reg >> 20) & 0x7f;
1355 tmp_addr = sys_addr >> 27;
1356
1357 if (!(sys_addr >> 34) &&
1358 (((tmp_addr >= swap_base) &&
1359 (tmp_addr <= swap_limit)) ||
1360 (tmp_addr < rgn_size)))
1361 return sys_addr ^ (u64)swap_base << 27;
1362
1363 return sys_addr;
1364}
1365
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001366/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001367static int f10_match_to_this_node(struct amd64_pvt *pvt, int range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001368 u64 sys_addr, int *nid, int *chan_sel)
1369{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001370 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001371 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001372 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001373 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001374 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001375
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001376 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001377 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001378 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001379
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001380 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1381 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001382
Borislav Petkov355fba62011-01-17 13:03:26 +01001383 if (dhar_valid(pvt) &&
1384 dhar_base(pvt) <= sys_addr &&
1385 sys_addr < BIT_64(32)) {
1386 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1387 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001388 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001389 }
1390
1391 if (intlv_en &&
1392 (intlv_sel != ((sys_addr >> 12) & intlv_en))) {
1393 amd64_warn("Botched intlv bits, en: 0x%x, sel: 0x%x\n",
1394 intlv_en, intlv_sel);
1395 return -EINVAL;
1396 }
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001397
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001398 sys_addr = f10_swap_interleaved_region(pvt, sys_addr);
1399
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001400 dct_sel_base = dct_sel_baseaddr(pvt);
1401
1402 /*
1403 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1404 * select between DCT0 and DCT1.
1405 */
1406 if (dct_high_range_enabled(pvt) &&
1407 !dct_ganging_enabled(pvt) &&
1408 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001409 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001410
1411 channel = f10_determine_channel(pvt, sys_addr, high_range, intlv_en);
1412
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001413 chan_addr = f10_get_norm_dct_addr(pvt, range, sys_addr,
1414 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001415
Borislav Petkove2f79db2011-01-13 14:57:34 +01001416 /* Remove node interleaving, see F1x120 */
1417 if (intlv_en)
1418 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1419 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001420
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001421 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001422 if (dct_interleave_enabled(pvt) &&
1423 !dct_high_range_enabled(pvt) &&
1424 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001425
1426 if (dct_sel_interleave_addr(pvt) != 1) {
1427 if (dct_sel_interleave_addr(pvt) == 0x3)
1428 /* hash 9 */
1429 chan_addr = ((chan_addr >> 10) << 9) |
1430 (chan_addr & 0x1ff);
1431 else
1432 /* A[6] or hash 6 */
1433 chan_addr = ((chan_addr >> 7) << 6) |
1434 (chan_addr & 0x3f);
1435 } else
1436 /* A[12] */
1437 chan_addr = ((chan_addr >> 13) << 12) |
1438 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001439 }
1440
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001441 debugf1(" Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001442
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001443 cs_found = f10_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001444
1445 if (cs_found >= 0) {
1446 *nid = node_id;
1447 *chan_sel = channel;
1448 }
1449 return cs_found;
1450}
1451
1452static int f10_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
1453 int *node, int *chan_sel)
1454{
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001455 int range, cs_found = -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001456
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001457 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001458
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001459 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001460 continue;
1461
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001462 if ((get_dram_base(pvt, range) <= sys_addr) &&
1463 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001464
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001465 cs_found = f10_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001466 sys_addr, node,
1467 chan_sel);
1468 if (cs_found >= 0)
1469 break;
1470 }
1471 }
1472 return cs_found;
1473}
1474
1475/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001476 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1477 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001478 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001479 * The @sys_addr is usually an error address received from the hardware
1480 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001481 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001482static void f10_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
1483 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001484{
1485 struct amd64_pvt *pvt = mci->pvt_info;
1486 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001487 int nid, csrow, chan = 0;
1488
1489 csrow = f10_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
1490
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001491 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001492 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001493 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001494 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001495
1496 error_address_to_page_and_offset(sys_addr, &page, &offset);
1497
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001498 /*
1499 * We need the syndromes for channel detection only when we're
1500 * ganged. Otherwise @chan should already contain the channel at
1501 * this point.
1502 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001503 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001504 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1505
1506 if (chan >= 0)
1507 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1508 EDAC_MOD_STR);
1509 else
1510 /*
1511 * Channel unknown, report all channels on this CSROW as failed.
1512 */
1513 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1514 edac_mc_handle_ce(mci, page, offset, syndrome,
1515 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001516}
1517
1518/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001519 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001520 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001521 */
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001522static void amd64_debug_display_dimm_sizes(int ctrl, struct amd64_pvt *pvt)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001523{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001524 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001525 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1526 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001527
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001528 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov603adaf2009-12-21 14:52:53 +01001529 if (pvt->dclr0 & F10_WIDTH_128)
1530 factor = 1;
1531
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001532 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001533 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001534 return;
1535 else
1536 WARN_ON(ctrl != 0);
1537 }
1538
Borislav Petkov4d796362011-02-03 15:59:57 +01001539 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001540 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1541 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001542
Borislav Petkov4d796362011-02-03 15:59:57 +01001543 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001544
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001545 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1546
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001547 /* Dump memory sizes for DIMM and its CSROWs */
1548 for (dimm = 0; dimm < 4; dimm++) {
1549
1550 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001551 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001552 size0 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001553
1554 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001555 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov1433eb92009-10-21 13:44:36 +02001556 size1 = pvt->ops->dbam_to_cs(pvt, DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001557
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001558 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1559 dimm * 2, size0 << factor,
1560 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001561 }
1562}
1563
Doug Thompson4d376072009-04-27 16:25:05 +02001564static struct amd64_family_type amd64_family_types[] = {
1565 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001566 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001567 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1568 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001569 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001570 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001571 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1572 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001573 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001574 }
1575 },
1576 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001577 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001578 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1579 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001580 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001581 .early_channel_count = f1x_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001582 .read_dram_ctl_register = f10_read_dram_ctl_register,
1583 .map_sysaddr_to_csrow = f10_map_sysaddr_to_csrow,
1584 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001585 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1586 }
1587 },
1588 [F15_CPUS] = {
1589 .ctl_name = "F15h",
1590 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001591 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001592 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001593 }
1594 },
Doug Thompson4d376072009-04-27 16:25:05 +02001595};
1596
1597static struct pci_dev *pci_get_related_function(unsigned int vendor,
1598 unsigned int device,
1599 struct pci_dev *related)
1600{
1601 struct pci_dev *dev = NULL;
1602
1603 dev = pci_get_device(vendor, device, dev);
1604 while (dev) {
1605 if ((dev->bus->number == related->bus->number) &&
1606 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1607 break;
1608 dev = pci_get_device(vendor, device, dev);
1609 }
1610
1611 return dev;
1612}
1613
Doug Thompsonb1289d62009-04-27 16:37:05 +02001614/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001615 * These are tables of eigenvectors (one per line) which can be used for the
1616 * construction of the syndrome tables. The modified syndrome search algorithm
1617 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001618 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001619 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001620 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001621static u16 x4_vectors[] = {
1622 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1623 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1624 0x0001, 0x0002, 0x0004, 0x0008,
1625 0x1013, 0x3032, 0x4044, 0x8088,
1626 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1627 0x4857, 0xc4fe, 0x13cc, 0x3288,
1628 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1629 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1630 0x15c1, 0x2a42, 0x89ac, 0x4758,
1631 0x2b03, 0x1602, 0x4f0c, 0xca08,
1632 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1633 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1634 0x2b87, 0x164e, 0x642c, 0xdc18,
1635 0x40b9, 0x80de, 0x1094, 0x20e8,
1636 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1637 0x11c1, 0x2242, 0x84ac, 0x4c58,
1638 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1639 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1640 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1641 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1642 0x16b3, 0x3d62, 0x4f34, 0x8518,
1643 0x1e2f, 0x391a, 0x5cac, 0xf858,
1644 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1645 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1646 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1647 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1648 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1649 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1650 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1651 0x185d, 0x2ca6, 0x7914, 0x9e28,
1652 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1653 0x4199, 0x82ee, 0x19f4, 0x2e58,
1654 0x4807, 0xc40e, 0x130c, 0x3208,
1655 0x1905, 0x2e0a, 0x5804, 0xac08,
1656 0x213f, 0x132a, 0xadfc, 0x5ba8,
1657 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001658};
1659
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001660static u16 x8_vectors[] = {
1661 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1662 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1663 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1664 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1665 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1666 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1667 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1668 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1669 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1670 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1671 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1672 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1673 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1674 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1675 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1676 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1677 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1678 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1679 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1680};
1681
1682static int decode_syndrome(u16 syndrome, u16 *vectors, int num_vecs,
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001683 int v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001684{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001685 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001686
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001687 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1688 u16 s = syndrome;
1689 int v_idx = err_sym * v_dim;
1690 int v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001691
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001692 /* walk over all 16 bits of the syndrome */
1693 for (i = 1; i < (1U << 16); i <<= 1) {
1694
1695 /* if bit is set in that eigenvector... */
1696 if (v_idx < v_end && vectors[v_idx] & i) {
1697 u16 ev_comp = vectors[v_idx++];
1698
1699 /* ... and bit set in the modified syndrome, */
1700 if (s & i) {
1701 /* remove it. */
1702 s ^= ev_comp;
1703
1704 if (!s)
1705 return err_sym;
1706 }
1707
1708 } else if (s & i)
1709 /* can't get to zero, move to next symbol */
1710 break;
1711 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001712 }
1713
1714 debugf0("syndrome(%x) not found\n", syndrome);
1715 return -1;
1716}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001717
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001718static int map_err_sym_to_channel(int err_sym, int sym_size)
1719{
1720 if (sym_size == 4)
1721 switch (err_sym) {
1722 case 0x20:
1723 case 0x21:
1724 return 0;
1725 break;
1726 case 0x22:
1727 case 0x23:
1728 return 1;
1729 break;
1730 default:
1731 return err_sym >> 4;
1732 break;
1733 }
1734 /* x8 symbols */
1735 else
1736 switch (err_sym) {
1737 /* imaginary bits not in a DIMM */
1738 case 0x10:
1739 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1740 err_sym);
1741 return -1;
1742 break;
1743
1744 case 0x11:
1745 return 0;
1746 break;
1747 case 0x12:
1748 return 1;
1749 break;
1750 default:
1751 return err_sym >> 3;
1752 break;
1753 }
1754 return -1;
1755}
1756
1757static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1758{
1759 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001760 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001761
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001762 if (pvt->syn_type == 8)
1763 err_sym = decode_syndrome(syndrome, x8_vectors,
1764 ARRAY_SIZE(x8_vectors),
1765 pvt->syn_type);
1766 else if (pvt->syn_type == 4)
1767 err_sym = decode_syndrome(syndrome, x4_vectors,
1768 ARRAY_SIZE(x4_vectors),
1769 pvt->syn_type);
1770 else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001771 amd64_warn("Illegal syndrome type: %u\n", pvt->syn_type);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001772 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001773 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001774
1775 return map_err_sym_to_channel(err_sym, pvt->syn_type);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001776}
1777
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001778/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001779 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1780 * ADDRESS and process.
1781 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001782static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001783{
1784 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001785 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001786 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001787
1788 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001789 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001790 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001791 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1792 return;
1793 }
1794
Borislav Petkov70046622011-01-10 14:37:27 +01001795 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001796 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001797
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001798 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001799
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001800 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001801}
1802
1803/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001804static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001805{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001806 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001807 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001808 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001809 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001810
1811 log_mci = mci;
1812
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001813 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001814 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001815 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1816 return;
1817 }
1818
Borislav Petkov70046622011-01-10 14:37:27 +01001819 sys_addr = get_error_address(m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001820
1821 /*
1822 * Find out which node the error address belongs to. This may be
1823 * different from the node that detected the error.
1824 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001825 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001826 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001827 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1828 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001829 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1830 return;
1831 }
1832
1833 log_mci = src_mci;
1834
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001835 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001836 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001837 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1838 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001839 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1840 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001841 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001842 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1843 }
1844}
1845
Borislav Petkov549d0422009-07-24 13:51:42 +02001846static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001847 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001848{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001849 u16 ec = EC(m->status);
1850 u8 xec = XEC(m->status, 0x1f);
1851 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001852
Borislav Petkovb70ef012009-06-25 19:32:38 +02001853 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01001854 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02001855 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001856
Borislav Petkovecaf5602009-07-23 16:32:01 +02001857 /* Do only ECC errors */
1858 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001859 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001860
Borislav Petkovecaf5602009-07-23 16:32:01 +02001861 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001862 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001863 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001864 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001865}
1866
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001867void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001868{
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001869 struct mem_ctl_info *mci = mcis[node_id];
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001870
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001871 __amd64_decode_bus_error(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001872}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001873
Doug Thompson0ec449e2009-04-27 19:41:25 +02001874/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001875 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001876 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001877 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001878static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001879{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001880 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001881 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1882 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001883 amd64_err("error address map device not found: "
1884 "vendor %x device 0x%x (broken BIOS?)\n",
1885 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001886 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001887 }
1888
1889 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001890 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1891 if (!pvt->F3) {
1892 pci_dev_put(pvt->F1);
1893 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001894
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001895 amd64_err("error F3 device not found: "
1896 "vendor %x device 0x%x (broken BIOS?)\n",
1897 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001898
Borislav Petkovbbd0c1f2010-10-01 19:27:58 +02001899 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001900 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001901 debugf1("F1: %s\n", pci_name(pvt->F1));
1902 debugf1("F2: %s\n", pci_name(pvt->F2));
1903 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001904
1905 return 0;
1906}
1907
Borislav Petkov360b7f32010-10-15 19:25:38 +02001908static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001909{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001910 pci_dev_put(pvt->F1);
1911 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001912}
1913
1914/*
1915 * Retrieve the hardware registers of the memory controller (this includes the
1916 * 'Address Map' and 'Misc' device regs)
1917 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001918static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001919{
1920 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001921 u32 tmp;
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001922 int range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001923
1924 /*
1925 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
1926 * those are Read-As-Zero
1927 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001928 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
1929 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001930
1931 /* check first whether TOP_MEM2 is enabled */
1932 rdmsrl(MSR_K8_SYSCFG, msr_val);
1933 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001934 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
1935 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001936 } else
1937 debugf0(" TOP_MEM2 disabled.\n");
1938
Borislav Petkov5980bb92011-01-07 16:26:49 +01001939 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001940
1941 if (pvt->ops->read_dram_ctl_register)
1942 pvt->ops->read_dram_ctl_register(pvt);
1943
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001944 for (range = 0; range < DRAM_RANGES; range++) {
1945 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001946
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001947 /* read settings for this DRAM range */
1948 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001949
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001950 rw = dram_rw(pvt, range);
1951 if (!rw)
1952 continue;
1953
1954 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
1955 range,
1956 get_dram_base(pvt, range),
1957 get_dram_limit(pvt, range));
1958
1959 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
1960 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
1961 (rw & 0x1) ? "R" : "-",
1962 (rw & 0x2) ? "W" : "-",
1963 dram_intlv_sel(pvt, range),
1964 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001965 }
1966
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001967 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001968
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001969 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001970 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001971
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001972 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001973
Borislav Petkovcb328502010-12-22 14:28:24 +01001974 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
1975 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001976
Borislav Petkov78da1212010-12-22 19:31:45 +01001977 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01001978 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
1979 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001980 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001981
Borislav Petkov525a1b22010-12-21 15:53:27 +01001982 if (boot_cpu_data.x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001983 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01001984 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
1985 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001986
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001987 if (boot_cpu_data.x86 == 0x10 &&
1988 boot_cpu_data.x86_model > 7 &&
1989 /* F3x180[EccSymbolSize]=1 => x8 symbols */
1990 tmp & BIT(25))
1991 pvt->syn_type = 8;
1992 else
1993 pvt->syn_type = 4;
1994
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001995 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001996}
1997
1998/*
1999 * NOTE: CPU Revision Dependent code
2000 *
2001 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002002 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002003 * k8 private pointer to -->
2004 * DRAM Bank Address mapping register
2005 * node_id
2006 * DCL register where dual_channel_active is
2007 *
2008 * The DBAM register consists of 4 sets of 4 bits each definitions:
2009 *
2010 * Bits: CSROWs
2011 * 0-3 CSROWs 0 and 1
2012 * 4-7 CSROWs 2 and 3
2013 * 8-11 CSROWs 4 and 5
2014 * 12-15 CSROWs 6 and 7
2015 *
2016 * Values range from: 0 to 15
2017 * The meaning of the values depends on CPU revision and dual-channel state,
2018 * see relevant BKDG more info.
2019 *
2020 * The memory controller provides for total of only 8 CSROWs in its current
2021 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2022 * single channel or two (2) DIMMs in dual channel mode.
2023 *
2024 * The following code logic collapses the various tables for CSROW based on CPU
2025 * revision.
2026 *
2027 * Returns:
2028 * The number of PAGE_SIZE pages on the specified CSROW number it
2029 * encompasses
2030 *
2031 */
2032static u32 amd64_csrow_nr_pages(int csrow_nr, struct amd64_pvt *pvt)
2033{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002034 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002035
2036 /*
2037 * The math on this doesn't look right on the surface because x/2*4 can
2038 * be simplified to x*2 but this expression makes use of the fact that
2039 * it is integral math where 1/2=0. This intermediate value becomes the
2040 * number of bits to shift the DBAM register to extract the proper CSROW
2041 * field.
2042 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002043 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002044
Borislav Petkov1433eb92009-10-21 13:44:36 +02002045 nr_pages = pvt->ops->dbam_to_cs(pvt, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002046
2047 /*
2048 * If dual channel then double the memory size of single channel.
2049 * Channel count is 1 or 2
2050 */
2051 nr_pages <<= (pvt->channel_count - 1);
2052
Borislav Petkov1433eb92009-10-21 13:44:36 +02002053 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002054 debugf0(" nr_pages= %u channel-count = %d\n",
2055 nr_pages, pvt->channel_count);
2056
2057 return nr_pages;
2058}
2059
2060/*
2061 * Initialize the array of csrow attribute instances, based on the values
2062 * from pci config hardware registers.
2063 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002064static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002065{
2066 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002067 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002068 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002069 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002070 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002071
Borislav Petkova97fa682010-12-23 14:07:18 +01002072 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002073
Borislav Petkov2299ef72010-10-15 17:44:04 +02002074 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002075
Borislav Petkov2299ef72010-10-15 17:44:04 +02002076 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2077 pvt->mc_node_id, val,
Borislav Petkova97fa682010-12-23 14:07:18 +01002078 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002079
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002080 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002081 csrow = &mci->csrows[i];
2082
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002083 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002084 debugf1("----CSROW %d EMPTY for node %d\n", i,
2085 pvt->mc_node_id);
2086 continue;
2087 }
2088
2089 debugf1("----CSROW %d VALID for MC node %d\n",
2090 i, pvt->mc_node_id);
2091
2092 empty = 0;
2093 csrow->nr_pages = amd64_csrow_nr_pages(i, pvt);
2094 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2095 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2096 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2097 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2098 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002099
2100 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2101 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002102 /* 8 bytes of resolution */
2103
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002104 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002105
2106 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2107 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2108 (unsigned long)input_addr_min,
2109 (unsigned long)input_addr_max);
2110 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2111 (unsigned long)sys_addr, csrow->page_mask);
2112 debugf1(" nr_pages: %u first_page: 0x%lx "
2113 "last_page: 0x%lx\n",
2114 (unsigned)csrow->nr_pages,
2115 csrow->first_page, csrow->last_page);
2116
2117 /*
2118 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2119 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002120 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002121 csrow->edac_mode =
Borislav Petkova97fa682010-12-23 14:07:18 +01002122 (pvt->nbcfg & NBCFG_CHIPKILL) ?
Doug Thompson0ec449e2009-04-27 19:41:25 +02002123 EDAC_S4ECD4ED : EDAC_SECDED;
2124 else
2125 csrow->edac_mode = EDAC_NONE;
2126 }
2127
2128 return empty;
2129}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002130
Borislav Petkov06724532009-09-16 13:05:46 +02002131/* get all cores on this DCT */
Rusty Russellba578cb2009-11-03 14:56:35 +10302132static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002133{
Borislav Petkov06724532009-09-16 13:05:46 +02002134 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002135
Borislav Petkov06724532009-09-16 13:05:46 +02002136 for_each_online_cpu(cpu)
2137 if (amd_get_nb_id(cpu) == nid)
2138 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002139}
2140
2141/* check MCG_CTL on all the cpus on this node */
Borislav Petkov06724532009-09-16 13:05:46 +02002142static bool amd64_nb_mce_bank_enabled_on_node(int nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002143{
Rusty Russellba578cb2009-11-03 14:56:35 +10302144 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002145 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002146 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002147
Rusty Russellba578cb2009-11-03 14:56:35 +10302148 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002149 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302150 return false;
2151 }
Borislav Petkov06724532009-09-16 13:05:46 +02002152
Rusty Russellba578cb2009-11-03 14:56:35 +10302153 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002154
Rusty Russellba578cb2009-11-03 14:56:35 +10302155 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002156
Rusty Russellba578cb2009-11-03 14:56:35 +10302157 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002158 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002159 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002160
2161 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002162 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002163 (nbe ? "enabled" : "disabled"));
2164
2165 if (!nbe)
2166 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002167 }
2168 ret = true;
2169
2170out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302171 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002172 return ret;
2173}
2174
Borislav Petkov2299ef72010-10-15 17:44:04 +02002175static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002176{
2177 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002178 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002179
2180 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002181 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002182 return false;
2183 }
2184
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002185 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002186
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002187 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2188
2189 for_each_cpu(cpu, cmask) {
2190
Borislav Petkov50542252009-12-11 18:14:40 +01002191 struct msr *reg = per_cpu_ptr(msrs, cpu);
2192
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002193 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002194 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002195 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002196
Borislav Petkov5980bb92011-01-07 16:26:49 +01002197 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002198 } else {
2199 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002200 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002201 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002202 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002203 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002204 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002205 }
2206 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2207
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002208 free_cpumask_var(cmask);
2209
2210 return 0;
2211}
2212
Borislav Petkov2299ef72010-10-15 17:44:04 +02002213static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2214 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002215{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002216 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002217 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002218
Borislav Petkov2299ef72010-10-15 17:44:04 +02002219 if (toggle_ecc_err_reporting(s, nid, ON)) {
2220 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2221 return false;
2222 }
2223
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002224 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002225
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002226 s->old_nbctl = value & mask;
2227 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002228
2229 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002230 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002231
Borislav Petkova97fa682010-12-23 14:07:18 +01002232 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002233
Borislav Petkova97fa682010-12-23 14:07:18 +01002234 debugf0("1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2235 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002236
Borislav Petkova97fa682010-12-23 14:07:18 +01002237 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002238 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002239
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002240 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002241
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002242 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002243 value |= NBCFG_ECC_ENABLE;
2244 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002245
Borislav Petkova97fa682010-12-23 14:07:18 +01002246 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002247
Borislav Petkova97fa682010-12-23 14:07:18 +01002248 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002249 amd64_warn("Hardware rejected DRAM ECC enable,"
2250 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002251 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002252 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002253 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002254 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002255 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002256 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002257 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002258
Borislav Petkova97fa682010-12-23 14:07:18 +01002259 debugf0("2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2260 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002261
Borislav Petkov2299ef72010-10-15 17:44:04 +02002262 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002263}
2264
Borislav Petkov360b7f32010-10-15 19:25:38 +02002265static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2266 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002267{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002268 u32 value, mask = 0x3; /* UECC/CECC enable */
2269
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002270
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002271 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002272 return;
2273
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002274 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002275 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002276 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002277
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002278 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002279
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002280 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2281 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002282 amd64_read_pci_cfg(F3, NBCFG, &value);
2283 value &= ~NBCFG_ECC_ENABLE;
2284 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002285 }
2286
2287 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002288 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002289 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002290}
2291
Doug Thompsonf9431992009-04-27 19:46:08 +02002292/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002293 * EDAC requires that the BIOS have ECC enabled before
2294 * taking over the processing of ECC errors. A command line
2295 * option allows to force-enable hardware ECC later in
2296 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002297 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002298static const char *ecc_msg =
2299 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2300 " Either enable ECC checking or force module loading by setting "
2301 "'ecc_enable_override'.\n"
2302 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002303
Borislav Petkov2299ef72010-10-15 17:44:04 +02002304static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002305{
2306 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002307 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002308 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002309
Borislav Petkova97fa682010-12-23 14:07:18 +01002310 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002311
Borislav Petkova97fa682010-12-23 14:07:18 +01002312 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002313 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002314
Borislav Petkov2299ef72010-10-15 17:44:04 +02002315 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002316 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002317 amd64_notice("NB MCE bank disabled, set MSR "
2318 "0x%08x[4] on node %d to enable.\n",
2319 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002320
Borislav Petkov2299ef72010-10-15 17:44:04 +02002321 if (!ecc_en || !nb_mce_en) {
2322 amd64_notice("%s", ecc_msg);
2323 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002324 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002325 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002326}
2327
Doug Thompson7d6034d2009-04-27 20:01:01 +02002328struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2329 ARRAY_SIZE(amd64_inj_attrs) +
2330 1];
2331
2332struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2333
Borislav Petkov360b7f32010-10-15 19:25:38 +02002334static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002335{
2336 unsigned int i = 0, j = 0;
2337
2338 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2339 sysfs_attrs[i] = amd64_dbg_attrs[i];
2340
Borislav Petkova135cef2010-11-26 19:24:44 +01002341 if (boot_cpu_data.x86 >= 0x10)
2342 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2343 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002344
2345 sysfs_attrs[i] = terminator;
2346
2347 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2348}
2349
Borislav Petkov360b7f32010-10-15 19:25:38 +02002350static void setup_mci_misc_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002351{
2352 struct amd64_pvt *pvt = mci->pvt_info;
2353
2354 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2355 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002356
Borislav Petkov5980bb92011-01-07 16:26:49 +01002357 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002358 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2359
Borislav Petkov5980bb92011-01-07 16:26:49 +01002360 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002361 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2362
2363 mci->edac_cap = amd64_determine_edac_cap(pvt);
2364 mci->mod_name = EDAC_MOD_STR;
2365 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkov0092b202010-10-01 19:20:05 +02002366 mci->ctl_name = pvt->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002367 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002368 mci->ctl_page_to_phys = NULL;
2369
Doug Thompson7d6034d2009-04-27 20:01:01 +02002370 /* memory scrubber interface */
2371 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2372 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2373}
2374
Borislav Petkov0092b202010-10-01 19:20:05 +02002375/*
2376 * returns a pointer to the family descriptor on success, NULL otherwise.
2377 */
2378static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002379{
Borislav Petkov0092b202010-10-01 19:20:05 +02002380 u8 fam = boot_cpu_data.x86;
2381 struct amd64_family_type *fam_type = NULL;
2382
2383 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002384 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002385 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002386 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002387 pvt->ctl_name = fam_type->ctl_name;
2388 pvt->min_scrubrate = K8_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002389 break;
2390 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002391 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002392 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkov0092b202010-10-01 19:20:05 +02002393 pvt->ctl_name = fam_type->ctl_name;
2394 pvt->min_scrubrate = F10_MIN_SCRUB_RATE_BITS;
Borislav Petkov395ae782010-10-01 18:38:19 +02002395 break;
2396
2397 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002398 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002399 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002400 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002401
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002402 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2403
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002404 amd64_info("%s %sdetected (node %d).\n", pvt->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002405 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002406 (pvt->ext_model >= K8_REV_F ? "revF or later "
2407 : "revE or earlier ")
2408 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002409 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002410}
2411
Borislav Petkov2299ef72010-10-15 17:44:04 +02002412static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002413{
2414 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002415 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002416 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002417 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002418 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002419
2420 ret = -ENOMEM;
2421 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2422 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002423 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002424
Borislav Petkov360b7f32010-10-15 19:25:38 +02002425 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002426 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002427
Borislav Petkov395ae782010-10-01 18:38:19 +02002428 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002429 fam_type = amd64_per_family_init(pvt);
2430 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002431 goto err_free;
2432
Doug Thompson7d6034d2009-04-27 20:01:01 +02002433 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002434 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002435 if (err)
2436 goto err_free;
2437
Borislav Petkov360b7f32010-10-15 19:25:38 +02002438 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002439
Doug Thompson7d6034d2009-04-27 20:01:01 +02002440 /*
2441 * We need to determine how many memory channels there are. Then use
2442 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002443 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002444 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002445 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002446 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2447 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002448 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002449
2450 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002451 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002452 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002453 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002454
2455 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002456 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002457
Borislav Petkov360b7f32010-10-15 19:25:38 +02002458 setup_mci_misc_attrs(mci);
2459
2460 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002461 mci->edac_cap = EDAC_FLAG_NONE;
2462
Borislav Petkov360b7f32010-10-15 19:25:38 +02002463 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002464
2465 ret = -ENODEV;
2466 if (edac_mc_add_mc(mci)) {
2467 debugf1("failed edac_mc_add_mc()\n");
2468 goto err_add_mc;
2469 }
2470
Borislav Petkov549d0422009-07-24 13:51:42 +02002471 /* register stuff with EDAC MCE */
2472 if (report_gart_errors)
2473 amd_report_gart_errors(true);
2474
2475 amd_register_ecc_decoder(amd64_decode_bus_error);
2476
Borislav Petkov360b7f32010-10-15 19:25:38 +02002477 mcis[nid] = mci;
2478
2479 atomic_inc(&drv_instances);
2480
Doug Thompson7d6034d2009-04-27 20:01:01 +02002481 return 0;
2482
2483err_add_mc:
2484 edac_mc_free(mci);
2485
Borislav Petkov360b7f32010-10-15 19:25:38 +02002486err_siblings:
2487 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002488
Borislav Petkov360b7f32010-10-15 19:25:38 +02002489err_free:
2490 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002491
Borislav Petkov360b7f32010-10-15 19:25:38 +02002492err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002493 return ret;
2494}
2495
Borislav Petkov2299ef72010-10-15 17:44:04 +02002496static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002497 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002498{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002499 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002500 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002501 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002502 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002503
Doug Thompson7d6034d2009-04-27 20:01:01 +02002504 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002505 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002506 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002507 return -EIO;
2508 }
2509
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002510 ret = -ENOMEM;
2511 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2512 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002513 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002514
2515 ecc_stngs[nid] = s;
2516
Borislav Petkov2299ef72010-10-15 17:44:04 +02002517 if (!ecc_enabled(F3, nid)) {
2518 ret = -ENODEV;
2519
2520 if (!ecc_enable_override)
2521 goto err_enable;
2522
2523 amd64_warn("Forcing ECC on!\n");
2524
2525 if (!enable_ecc_error_reporting(s, nid, F3))
2526 goto err_enable;
2527 }
2528
2529 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002530 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002531 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002532 restore_ecc_error_reporting(s, nid, F3);
2533 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002534
2535 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002536
2537err_enable:
2538 kfree(s);
2539 ecc_stngs[nid] = NULL;
2540
2541err_out:
2542 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002543}
2544
2545static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2546{
2547 struct mem_ctl_info *mci;
2548 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002549 u8 nid = get_node_id(pdev);
2550 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2551 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002552
2553 /* Remove from EDAC CORE tracking list */
2554 mci = edac_mc_del_mc(&pdev->dev);
2555 if (!mci)
2556 return;
2557
2558 pvt = mci->pvt_info;
2559
Borislav Petkov360b7f32010-10-15 19:25:38 +02002560 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002561
Borislav Petkov360b7f32010-10-15 19:25:38 +02002562 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002563
Borislav Petkov549d0422009-07-24 13:51:42 +02002564 /* unregister from EDAC MCE */
2565 amd_report_gart_errors(false);
2566 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2567
Borislav Petkov360b7f32010-10-15 19:25:38 +02002568 kfree(ecc_stngs[nid]);
2569 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002570
Doug Thompson7d6034d2009-04-27 20:01:01 +02002571 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002572 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002573 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002574
2575 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002576 edac_mc_free(mci);
2577}
2578
2579/*
2580 * This table is part of the interface for loading drivers for PCI devices. The
2581 * PCI core identifies what devices are on a system during boot, and then
2582 * inquiry this table to see if this driver is for a given device found.
2583 */
2584static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2585 {
2586 .vendor = PCI_VENDOR_ID_AMD,
2587 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2588 .subvendor = PCI_ANY_ID,
2589 .subdevice = PCI_ANY_ID,
2590 .class = 0,
2591 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002592 },
2593 {
2594 .vendor = PCI_VENDOR_ID_AMD,
2595 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2596 .subvendor = PCI_ANY_ID,
2597 .subdevice = PCI_ANY_ID,
2598 .class = 0,
2599 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002600 },
Doug Thompson7d6034d2009-04-27 20:01:01 +02002601 {0, }
2602};
2603MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2604
2605static struct pci_driver amd64_pci_driver = {
2606 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002607 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002608 .remove = __devexit_p(amd64_remove_one_instance),
2609 .id_table = amd64_pci_table,
2610};
2611
Borislav Petkov360b7f32010-10-15 19:25:38 +02002612static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002613{
2614 struct mem_ctl_info *mci;
2615 struct amd64_pvt *pvt;
2616
2617 if (amd64_ctl_pci)
2618 return;
2619
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002620 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002621 if (mci) {
2622
2623 pvt = mci->pvt_info;
2624 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002625 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002626
2627 if (!amd64_ctl_pci) {
2628 pr_warning("%s(): Unable to create PCI control\n",
2629 __func__);
2630
2631 pr_warning("%s(): PCI error report via EDAC not set\n",
2632 __func__);
2633 }
2634 }
2635}
2636
2637static int __init amd64_edac_init(void)
2638{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002639 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002640
2641 edac_printk(KERN_INFO, EDAC_MOD_STR, EDAC_AMD64_VERSION "\n");
2642
2643 opstate_init();
2644
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002645 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b92009-12-21 18:13:01 +01002646 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002647
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002648 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002649 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2650 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002651 if (!(mcis && ecc_stngs))
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002652 goto err_ret;
2653
Borislav Petkov50542252009-12-11 18:14:40 +01002654 msrs = msrs_alloc();
Borislav Petkov56b34b92009-12-21 18:13:01 +01002655 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002656 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002657
Doug Thompson7d6034d2009-04-27 20:01:01 +02002658 err = pci_register_driver(&amd64_pci_driver);
2659 if (err)
Borislav Petkov56b34b92009-12-21 18:13:01 +01002660 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002661
Borislav Petkov56b34b92009-12-21 18:13:01 +01002662 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002663 if (!atomic_read(&drv_instances))
2664 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002665
Borislav Petkov360b7f32010-10-15 19:25:38 +02002666 setup_pci_device();
2667 return 0;
Borislav Petkov56b34b92009-12-21 18:13:01 +01002668
Borislav Petkov360b7f32010-10-15 19:25:38 +02002669err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002670 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002671
Borislav Petkov56b34b92009-12-21 18:13:01 +01002672err_pci:
2673 msrs_free(msrs);
2674 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002675
Borislav Petkov360b7f32010-10-15 19:25:38 +02002676err_free:
2677 kfree(mcis);
2678 mcis = NULL;
2679
2680 kfree(ecc_stngs);
2681 ecc_stngs = NULL;
2682
Borislav Petkov56b34b92009-12-21 18:13:01 +01002683err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002684 return err;
2685}
2686
2687static void __exit amd64_edac_exit(void)
2688{
2689 if (amd64_ctl_pci)
2690 edac_pci_release_generic_ctl(amd64_ctl_pci);
2691
2692 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002693
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002694 kfree(ecc_stngs);
2695 ecc_stngs = NULL;
2696
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002697 kfree(mcis);
2698 mcis = NULL;
2699
Borislav Petkov50542252009-12-11 18:14:40 +01002700 msrs_free(msrs);
2701 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002702}
2703
2704module_init(amd64_edac_init);
2705module_exit(amd64_edac_exit);
2706
2707MODULE_LICENSE("GPL");
2708MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2709 "Dave Peterson, Thayne Harbaugh");
2710MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2711 EDAC_AMD64_VERSION);
2712
2713module_param(edac_op_state, int, 0444);
2714MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");