blob: c67189a4e0b1cfcad607601b11f944d86f824e2e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
42#include <linux/sched.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020043#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050044#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
48#include <asm/io.h>
49
50#define DRV_NAME "ahci"
Jeff Garzik7bdd7202005-11-16 11:06:59 -050051#define DRV_VERSION "1.2"
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53
54enum {
55 AHCI_PCI_BAR = 5,
56 AHCI_MAX_SG = 168, /* hardware max is 64K */
57 AHCI_DMA_BOUNDARY = 0xffffffff,
58 AHCI_USE_CLUSTERING = 0,
59 AHCI_CMD_SLOT_SZ = 32 * 32,
60 AHCI_RX_FIS_SZ = 256,
61 AHCI_CMD_TBL_HDR = 0x80,
Jeff Garzika0ea7322005-06-04 01:13:15 -040062 AHCI_CMD_TBL_CDB = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR + (AHCI_MAX_SG * 16),
64 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_SZ +
65 AHCI_RX_FIS_SZ,
66 AHCI_IRQ_ON_SG = (1 << 31),
67 AHCI_CMD_ATAPI = (1 << 5),
68 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo22b49982006-01-23 21:38:44 +090069 AHCI_CMD_RESET = (1 << 8),
70 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
72 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
73
74 board_ahci = 0,
75
76 /* global controller registers */
77 HOST_CAP = 0x00, /* host capabilities */
78 HOST_CTL = 0x04, /* global host control */
79 HOST_IRQ_STAT = 0x08, /* interrupt status */
80 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
81 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
82
83 /* HOST_CTL bits */
84 HOST_RESET = (1 << 0), /* reset controller; self-clear */
85 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
86 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
87
88 /* HOST_CAP bits */
89 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Tejun Heo22b49982006-01-23 21:38:44 +090090 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92 /* registers for each SATA port */
93 PORT_LST_ADDR = 0x00, /* command list DMA addr */
94 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
95 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
96 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
97 PORT_IRQ_STAT = 0x10, /* interrupt status */
98 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
99 PORT_CMD = 0x18, /* port command */
100 PORT_TFDATA = 0x20, /* taskfile data */
101 PORT_SIG = 0x24, /* device TF signature */
102 PORT_CMD_ISSUE = 0x38, /* command issue */
103 PORT_SCR = 0x28, /* SATA phy register block */
104 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
105 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
106 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
107 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
108
109 /* PORT_IRQ_{STAT,MASK} bits */
110 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
111 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
112 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
113 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
114 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
115 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
116 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
117 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
118
119 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
120 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
121 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
122 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
123 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
124 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
125 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
126 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
127 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
128
129 PORT_IRQ_FATAL = PORT_IRQ_TF_ERR |
130 PORT_IRQ_HBUS_ERR |
131 PORT_IRQ_HBUS_DATA_ERR |
132 PORT_IRQ_IF_ERR,
133 DEF_PORT_IRQ = PORT_IRQ_FATAL | PORT_IRQ_PHYRDY |
134 PORT_IRQ_CONNECT | PORT_IRQ_SG_DONE |
135 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_FIS |
136 PORT_IRQ_DMAS_FIS | PORT_IRQ_PIOS_FIS |
137 PORT_IRQ_D2H_REG_FIS,
138
139 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500140 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
142 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
143 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900144 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
146 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
147 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
148
149 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
150 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
151 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400152
153 /* hpriv->flags bits */
154 AHCI_FLAG_MSI = (1 << 0),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155};
156
157struct ahci_cmd_hdr {
158 u32 opts;
159 u32 status;
160 u32 tbl_addr;
161 u32 tbl_addr_hi;
162 u32 reserved[4];
163};
164
165struct ahci_sg {
166 u32 addr;
167 u32 addr_hi;
168 u32 reserved;
169 u32 flags_size;
170};
171
172struct ahci_host_priv {
173 unsigned long flags;
174 u32 cap; /* cache of HOST_CAP register */
175 u32 port_map; /* cache of HOST_PORTS_IMPL reg */
176};
177
178struct ahci_port_priv {
179 struct ahci_cmd_hdr *cmd_slot;
180 dma_addr_t cmd_slot_dma;
181 void *cmd_tbl;
182 dma_addr_t cmd_tbl_dma;
183 struct ahci_sg *cmd_tbl_sg;
184 void *rx_fis;
185 dma_addr_t rx_fis_dma;
186};
187
188static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
189static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
190static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900191static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs);
193static void ahci_phy_reset(struct ata_port *ap);
194static void ahci_irq_clear(struct ata_port *ap);
195static void ahci_eng_timeout(struct ata_port *ap);
196static int ahci_port_start(struct ata_port *ap);
197static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
199static void ahci_qc_prep(struct ata_queued_cmd *qc);
200static u8 ahci_check_status(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc);
Jeff Garzik907f4672005-05-12 15:03:42 -0400202static void ahci_remove_one (struct pci_dev *pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
Jeff Garzik193515d2005-11-07 00:59:37 -0500204static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700205 .module = THIS_MODULE,
206 .name = DRV_NAME,
207 .ioctl = ata_scsi_ioctl,
208 .queuecommand = ata_scsi_queuecmd,
Tejun Heo35daeb82006-02-10 15:10:48 +0900209 .eh_timed_out = ata_scsi_timed_out,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 .eh_strategy_handler = ata_scsi_error,
211 .can_queue = ATA_DEF_QUEUE,
212 .this_id = ATA_SHT_THIS_ID,
213 .sg_tablesize = AHCI_MAX_SG,
214 .max_sectors = ATA_MAX_SECTORS,
215 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
216 .emulated = ATA_SHT_EMULATED,
217 .use_clustering = AHCI_USE_CLUSTERING,
218 .proc_name = DRV_NAME,
219 .dma_boundary = AHCI_DMA_BOUNDARY,
220 .slave_configure = ata_scsi_slave_config,
221 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
Jeff Garzik057ace52005-10-22 14:27:05 -0400224static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 .port_disable = ata_port_disable,
226
227 .check_status = ahci_check_status,
228 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 .dev_select = ata_noop_dev_select,
230
231 .tf_read = ahci_tf_read,
232
233 .phy_reset = ahci_phy_reset,
234
235 .qc_prep = ahci_qc_prep,
236 .qc_issue = ahci_qc_issue,
237
238 .eng_timeout = ahci_eng_timeout,
239
240 .irq_handler = ahci_interrupt,
241 .irq_clear = ahci_irq_clear,
242
243 .scr_read = ahci_scr_read,
244 .scr_write = ahci_scr_write,
245
246 .port_start = ahci_port_start,
247 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248};
249
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100250static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 /* board_ahci */
252 {
253 .sht = &ahci_sht,
254 .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
255 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
256 ATA_FLAG_PIO_DMA,
Brett Russ7da79312005-09-01 21:53:34 -0400257 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 .udma_mask = 0x7f, /* udma0-6 ; FIXME */
259 .port_ops = &ahci_ops,
260 },
261};
262
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500263static const struct pci_device_id ahci_pci_tbl[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 { PCI_VENDOR_ID_INTEL, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
265 board_ahci }, /* ICH6 */
266 { PCI_VENDOR_ID_INTEL, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
267 board_ahci }, /* ICH6M */
268 { PCI_VENDOR_ID_INTEL, 0x27c1, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
269 board_ahci }, /* ICH7 */
270 { PCI_VENDOR_ID_INTEL, 0x27c5, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
271 board_ahci }, /* ICH7M */
272 { PCI_VENDOR_ID_INTEL, 0x27c3, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
273 board_ahci }, /* ICH7R */
274 { PCI_VENDOR_ID_AL, 0x5288, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
275 board_ahci }, /* ULi M5288 */
Jason Gaston680d3232005-04-16 15:24:45 -0700276 { PCI_VENDOR_ID_INTEL, 0x2681, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
277 board_ahci }, /* ESB2 */
278 { PCI_VENDOR_ID_INTEL, 0x2682, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
279 board_ahci }, /* ESB2 */
280 { PCI_VENDOR_ID_INTEL, 0x2683, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
281 board_ahci }, /* ESB2 */
Jason Gaston3db368f2005-08-10 06:18:43 -0700282 { PCI_VENDOR_ID_INTEL, 0x27c6, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
283 board_ahci }, /* ICH7-M DH */
Jason Gastonf2857572006-01-09 11:09:13 -0800284 { PCI_VENDOR_ID_INTEL, 0x2821, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
285 board_ahci }, /* ICH8 */
286 { PCI_VENDOR_ID_INTEL, 0x2822, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
287 board_ahci }, /* ICH8 */
288 { PCI_VENDOR_ID_INTEL, 0x2824, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
289 board_ahci }, /* ICH8 */
290 { PCI_VENDOR_ID_INTEL, 0x2829, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
291 board_ahci }, /* ICH8M */
292 { PCI_VENDOR_ID_INTEL, 0x282a, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
293 board_ahci }, /* ICH8M */
Jeff Garzikbd120972006-01-29 02:47:03 -0500294 { 0x197b, 0x2360, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
295 board_ahci }, /* JMicron JMB360 */
Jeff Garzik9220a2d2006-01-29 12:40:57 -0500296 { 0x197b, 0x2363, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
297 board_ahci }, /* JMicron JMB363 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 { } /* terminate list */
299};
300
301
302static struct pci_driver ahci_pci_driver = {
303 .name = DRV_NAME,
304 .id_table = ahci_pci_tbl,
305 .probe = ahci_init_one,
Jeff Garzik907f4672005-05-12 15:03:42 -0400306 .remove = ahci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307};
308
309
310static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
311{
312 return base + 0x100 + (port * 0x80);
313}
314
Jeff Garzikea6ba102005-08-30 05:18:18 -0400315static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400317 return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318}
319
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320static int ahci_port_start(struct ata_port *ap)
321{
322 struct device *dev = ap->host_set->dev;
323 struct ahci_host_priv *hpriv = ap->host_set->private_data;
324 struct ahci_port_priv *pp;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400325 void __iomem *mmio = ap->host_set->mmio_base;
326 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
327 void *mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 dma_addr_t mem_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500329 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 pp = kmalloc(sizeof(*pp), GFP_KERNEL);
Tejun Heo0a139e72005-06-26 23:52:50 +0900332 if (!pp)
333 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 memset(pp, 0, sizeof(*pp));
335
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500336 rc = ata_pad_alloc(ap, dev);
337 if (rc) {
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400338 kfree(pp);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500339 return rc;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400340 }
341
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
343 if (!mem) {
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500344 ata_pad_free(ap, dev);
Tejun Heo0a139e72005-06-26 23:52:50 +0900345 kfree(pp);
346 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 }
348 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
349
350 /*
351 * First item in chunk of DMA memory: 32-slot command table,
352 * 32 bytes each in size
353 */
354 pp->cmd_slot = mem;
355 pp->cmd_slot_dma = mem_dma;
356
357 mem += AHCI_CMD_SLOT_SZ;
358 mem_dma += AHCI_CMD_SLOT_SZ;
359
360 /*
361 * Second item: Received-FIS area
362 */
363 pp->rx_fis = mem;
364 pp->rx_fis_dma = mem_dma;
365
366 mem += AHCI_RX_FIS_SZ;
367 mem_dma += AHCI_RX_FIS_SZ;
368
369 /*
370 * Third item: data area for storing a single command
371 * and its scatter-gather table
372 */
373 pp->cmd_tbl = mem;
374 pp->cmd_tbl_dma = mem_dma;
375
376 pp->cmd_tbl_sg = mem + AHCI_CMD_TBL_HDR;
377
378 ap->private_data = pp;
379
380 if (hpriv->cap & HOST_CAP_64)
381 writel((pp->cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
382 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
383 readl(port_mmio + PORT_LST_ADDR); /* flush */
384
385 if (hpriv->cap & HOST_CAP_64)
386 writel((pp->rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
387 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
388 readl(port_mmio + PORT_FIS_ADDR); /* flush */
389
390 writel(PORT_CMD_ICC_ACTIVE | PORT_CMD_FIS_RX |
391 PORT_CMD_POWER_ON | PORT_CMD_SPIN_UP |
392 PORT_CMD_START, port_mmio + PORT_CMD);
393 readl(port_mmio + PORT_CMD); /* flush */
394
395 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396}
397
398
399static void ahci_port_stop(struct ata_port *ap)
400{
401 struct device *dev = ap->host_set->dev;
402 struct ahci_port_priv *pp = ap->private_data;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400403 void __iomem *mmio = ap->host_set->mmio_base;
404 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 u32 tmp;
406
407 tmp = readl(port_mmio + PORT_CMD);
408 tmp &= ~(PORT_CMD_START | PORT_CMD_FIS_RX);
409 writel(tmp, port_mmio + PORT_CMD);
410 readl(port_mmio + PORT_CMD); /* flush */
411
412 /* spec says 500 msecs for each PORT_CMD_{START,FIS_RX} bit, so
413 * this is slightly incorrect.
414 */
415 msleep(500);
416
417 ap->private_data = NULL;
418 dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
419 pp->cmd_slot, pp->cmd_slot_dma);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500420 ata_pad_free(ap, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 kfree(pp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422}
423
424static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
425{
426 unsigned int sc_reg;
427
428 switch (sc_reg_in) {
429 case SCR_STATUS: sc_reg = 0; break;
430 case SCR_CONTROL: sc_reg = 1; break;
431 case SCR_ERROR: sc_reg = 2; break;
432 case SCR_ACTIVE: sc_reg = 3; break;
433 default:
434 return 0xffffffffU;
435 }
436
Al Viro1e4f2a92005-10-21 06:46:02 +0100437 return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
440
441static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
442 u32 val)
443{
444 unsigned int sc_reg;
445
446 switch (sc_reg_in) {
447 case SCR_STATUS: sc_reg = 0; break;
448 case SCR_CONTROL: sc_reg = 1; break;
449 case SCR_ERROR: sc_reg = 2; break;
450 case SCR_ACTIVE: sc_reg = 3; break;
451 default:
452 return;
453 }
454
Al Viro1e4f2a92005-10-21 06:46:02 +0100455 writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456}
457
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900458static int ahci_stop_engine(struct ata_port *ap)
459{
460 void __iomem *mmio = ap->host_set->mmio_base;
461 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
462 int work;
463 u32 tmp;
464
465 tmp = readl(port_mmio + PORT_CMD);
466 tmp &= ~PORT_CMD_START;
467 writel(tmp, port_mmio + PORT_CMD);
468
469 /* wait for engine to stop. TODO: this could be
470 * as long as 500 msec
471 */
472 work = 1000;
473 while (work-- > 0) {
474 tmp = readl(port_mmio + PORT_CMD);
475 if ((tmp & PORT_CMD_LIST_ON) == 0)
476 return 0;
477 udelay(10);
478 }
479
480 return -EIO;
481}
482
483static void ahci_start_engine(struct ata_port *ap)
484{
485 void __iomem *mmio = ap->host_set->mmio_base;
486 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
487 u32 tmp;
488
489 tmp = readl(port_mmio + PORT_CMD);
490 tmp |= PORT_CMD_START;
491 writel(tmp, port_mmio + PORT_CMD);
492 readl(port_mmio + PORT_CMD); /* flush */
493}
494
Tejun Heo422b7592005-12-19 22:37:17 +0900495static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496{
497 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
498 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +0900499 u32 tmp;
500
501 tmp = readl(port_mmio + PORT_SIG);
502 tf.lbah = (tmp >> 24) & 0xff;
503 tf.lbam = (tmp >> 16) & 0xff;
504 tf.lbal = (tmp >> 8) & 0xff;
505 tf.nsect = (tmp) & 0xff;
506
507 return ata_dev_classify(&tf);
508}
509
510static void ahci_phy_reset(struct ata_port *ap)
511{
512 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 struct ata_device *dev = &ap->device[0];
Jeff Garzik02eaa662005-11-12 01:32:19 -0500514 u32 new_tmp, tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
Tejun Heoe0bfd142006-01-23 16:31:53 +0900516 ahci_stop_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 __sata_phy_reset(ap);
Tejun Heoe0bfd142006-01-23 16:31:53 +0900518 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520 if (ap->flags & ATA_FLAG_PORT_DISABLED)
521 return;
522
Tejun Heo422b7592005-12-19 22:37:17 +0900523 dev->class = ahci_dev_classify(ap);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500524 if (!ata_dev_present(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 ata_port_disable(ap);
Jeff Garzik02eaa662005-11-12 01:32:19 -0500526 return;
527 }
528
529 /* Make sure port's ATAPI bit is set appropriately */
530 new_tmp = tmp = readl(port_mmio + PORT_CMD);
531 if (dev->class == ATA_DEV_ATAPI)
532 new_tmp |= PORT_CMD_ATAPI;
533 else
534 new_tmp &= ~PORT_CMD_ATAPI;
535 if (new_tmp != tmp) {
536 writel(new_tmp, port_mmio + PORT_CMD);
537 readl(port_mmio + PORT_CMD); /* flush */
538 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539}
540
541static u8 ahci_check_status(struct ata_port *ap)
542{
Al Viro1e4f2a92005-10-21 06:46:02 +0100543 void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545 return readl(mmio + PORT_TFDATA) & 0xFF;
546}
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
549{
550 struct ahci_port_priv *pp = ap->private_data;
551 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
552
553 ata_tf_from_fis(d2h_fis, tf);
554}
555
Jeff Garzik828d09d2005-11-12 01:27:07 -0500556static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557{
558 struct ahci_port_priv *pp = qc->ap->private_data;
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400559 struct scatterlist *sg;
560 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500561 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563 VPRINTK("ENTER\n");
564
565 /*
566 * Next, the S/G list.
567 */
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400568 ahci_sg = pp->cmd_tbl_sg;
569 ata_for_each_sg(sg, qc) {
570 dma_addr_t addr = sg_dma_address(sg);
571 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400573 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
574 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
575 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -0500576
Jeff Garzikcedc9a42005-10-05 07:13:30 -0400577 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -0500578 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 }
Jeff Garzik828d09d2005-11-12 01:27:07 -0500580
581 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582}
583
584static void ahci_qc_prep(struct ata_queued_cmd *qc)
585{
Jeff Garzika0ea7322005-06-04 01:13:15 -0400586 struct ata_port *ap = qc->ap;
587 struct ahci_port_priv *pp = ap->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 u32 opts;
589 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -0500590 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
592 /*
593 * Fill in command slot information (currently only one slot,
594 * slot 0, is currently since we don't do queueing)
595 */
596
Jeff Garzik828d09d2005-11-12 01:27:07 -0500597 opts = cmd_fis_len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 if (qc->tf.flags & ATA_TFLAG_WRITE)
599 opts |= AHCI_CMD_WRITE;
Jeff Garzika0ea7322005-06-04 01:13:15 -0400600 if (is_atapi_taskfile(&qc->tf))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 opts |= AHCI_CMD_ATAPI;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
603 pp->cmd_slot[0].opts = cpu_to_le32(opts);
604 pp->cmd_slot[0].status = 0;
605 pp->cmd_slot[0].tbl_addr = cpu_to_le32(pp->cmd_tbl_dma & 0xffffffff);
606 pp->cmd_slot[0].tbl_addr_hi = cpu_to_le32((pp->cmd_tbl_dma >> 16) >> 16);
607
608 /*
609 * Fill in command table information. First, the header,
610 * a SATA Register - Host to Device command FIS.
611 */
612 ata_tf_to_fis(&qc->tf, pp->cmd_tbl, 0);
Jeff Garzika0ea7322005-06-04 01:13:15 -0400613 if (opts & AHCI_CMD_ATAPI) {
614 memset(pp->cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
615 memcpy(pp->cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, ap->cdb_len);
616 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
618 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
619 return;
620
Jeff Garzik828d09d2005-11-12 01:27:07 -0500621 n_elem = ahci_fill_sg(qc);
622
623 pp->cmd_slot[0].opts |= cpu_to_le32(n_elem << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624}
625
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500626static void ahci_restart_port(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400628 void __iomem *mmio = ap->host_set->mmio_base;
629 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 u32 tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500632 if ((ap->device[0].class != ATA_DEV_ATAPI) ||
633 ((irq_stat & PORT_IRQ_TF_ERR) == 0))
634 printk(KERN_WARNING "ata%u: port reset, "
635 "p_is %x is %x pis %x cmd %x tf %x ss %x se %x\n",
636 ap->id,
637 irq_stat,
638 readl(mmio + HOST_IRQ_STAT),
639 readl(port_mmio + PORT_IRQ_STAT),
640 readl(port_mmio + PORT_CMD),
641 readl(port_mmio + PORT_TFDATA),
642 readl(port_mmio + PORT_SCR_STAT),
643 readl(port_mmio + PORT_SCR_ERR));
Jeff Garzik9f68a242005-11-15 14:03:47 -0500644
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 /* stop DMA */
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900646 ahci_stop_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
648 /* clear SATA phy error, if any */
649 tmp = readl(port_mmio + PORT_SCR_ERR);
650 writel(tmp, port_mmio + PORT_SCR_ERR);
651
652 /* if DRQ/BSY is set, device needs to be reset.
653 * if so, issue COMRESET
654 */
655 tmp = readl(port_mmio + PORT_TFDATA);
656 if (tmp & (ATA_BUSY | ATA_DRQ)) {
657 writel(0x301, port_mmio + PORT_SCR_CTL);
658 readl(port_mmio + PORT_SCR_CTL); /* flush */
659 udelay(10);
660 writel(0x300, port_mmio + PORT_SCR_CTL);
661 readl(port_mmio + PORT_SCR_CTL); /* flush */
662 }
663
664 /* re-start DMA */
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900665 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666}
667
668static void ahci_eng_timeout(struct ata_port *ap)
669{
Jeff Garzikb8f61532005-08-25 22:01:20 -0400670 struct ata_host_set *host_set = ap->host_set;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400671 void __iomem *mmio = host_set->mmio_base;
672 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 struct ata_queued_cmd *qc;
Jeff Garzikb8f61532005-08-25 22:01:20 -0400674 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675
Jeff Garzik9f68a242005-11-15 14:03:47 -0500676 printk(KERN_WARNING "ata%u: handling error/timeout\n", ap->id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Jeff Garzikb8f61532005-08-25 22:01:20 -0400678 spin_lock_irqsave(&host_set->lock, flags);
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 qc = ata_qc_from_tag(ap, ap->active_tag);
681 if (!qc) {
682 printk(KERN_ERR "ata%u: BUG: timeout without command\n",
683 ap->id);
684 } else {
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500685 ahci_restart_port(ap, readl(port_mmio + PORT_IRQ_STAT));
Tejun Heo11a56d22006-01-23 13:09:36 +0900686 qc->err_mask |= AC_ERR_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 }
688
Jeff Garzikb8f61532005-08-25 22:01:20 -0400689 spin_unlock_irqrestore(&host_set->lock, flags);
Tejun Heoa72ec4c2006-01-23 13:09:37 +0900690
691 if (qc)
692 ata_eh_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693}
694
695static inline int ahci_host_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
696{
Jeff Garzikea6ba102005-08-30 05:18:18 -0400697 void __iomem *mmio = ap->host_set->mmio_base;
698 void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699 u32 status, serr, ci;
700
701 serr = readl(port_mmio + PORT_SCR_ERR);
702 writel(serr, port_mmio + PORT_SCR_ERR);
703
704 status = readl(port_mmio + PORT_IRQ_STAT);
705 writel(status, port_mmio + PORT_IRQ_STAT);
706
707 ci = readl(port_mmio + PORT_CMD_ISSUE);
708 if (likely((ci & 0x1) == 0)) {
709 if (qc) {
Albert Leea22e2eb2005-12-05 15:38:02 +0800710 assert(qc->err_mask == 0);
711 ata_qc_complete(qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 qc = NULL;
713 }
714 }
715
716 if (status & PORT_IRQ_FATAL) {
Jeff Garzikad36d1a2005-11-14 13:56:37 -0500717 unsigned int err_mask;
718 if (status & PORT_IRQ_TF_ERR)
719 err_mask = AC_ERR_DEV;
720 else if (status & PORT_IRQ_IF_ERR)
721 err_mask = AC_ERR_ATA_BUS;
722 else
723 err_mask = AC_ERR_HOST_BUS;
724
Jeff Garzik9f68a242005-11-15 14:03:47 -0500725 /* command processing has stopped due to error; restart */
Jeff Garzikc2cd76f2005-11-16 09:23:30 -0500726 ahci_restart_port(ap, status);
Jeff Garzik9f68a242005-11-15 14:03:47 -0500727
Albert Leea22e2eb2005-12-05 15:38:02 +0800728 if (qc) {
Tejun Heo284b6482006-01-23 13:09:36 +0900729 qc->err_mask |= err_mask;
Albert Leea22e2eb2005-12-05 15:38:02 +0800730 ata_qc_complete(qc);
731 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 }
733
734 return 1;
735}
736
737static void ahci_irq_clear(struct ata_port *ap)
738{
739 /* TODO */
740}
741
742static irqreturn_t ahci_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
743{
744 struct ata_host_set *host_set = dev_instance;
745 struct ahci_host_priv *hpriv;
746 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400747 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 u32 irq_stat, irq_ack = 0;
749
750 VPRINTK("ENTER\n");
751
752 hpriv = host_set->private_data;
753 mmio = host_set->mmio_base;
754
755 /* sigh. 0xffffffff is a valid return from h/w */
756 irq_stat = readl(mmio + HOST_IRQ_STAT);
757 irq_stat &= hpriv->port_map;
758 if (!irq_stat)
759 return IRQ_NONE;
760
761 spin_lock(&host_set->lock);
762
763 for (i = 0; i < host_set->n_ports; i++) {
764 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
Jeff Garzik67846b32005-10-05 02:58:32 -0400766 if (!(irq_stat & (1 << i)))
767 continue;
768
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 ap = host_set->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -0400770 if (ap) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 struct ata_queued_cmd *qc;
772 qc = ata_qc_from_tag(ap, ap->active_tag);
Jeff Garzik67846b32005-10-05 02:58:32 -0400773 if (!ahci_host_intr(ap, qc))
774 if (ata_ratelimit()) {
775 struct pci_dev *pdev =
Jeff Garzika9524a72005-10-30 14:39:11 -0500776 to_pci_dev(ap->host_set->dev);
777 dev_printk(KERN_WARNING, &pdev->dev,
778 "unhandled interrupt on port %u\n",
779 i);
Jeff Garzik67846b32005-10-05 02:58:32 -0400780 }
781
782 VPRINTK("port %u\n", i);
783 } else {
784 VPRINTK("port %u (no irq)\n", i);
785 if (ata_ratelimit()) {
786 struct pci_dev *pdev =
Jeff Garzika9524a72005-10-30 14:39:11 -0500787 to_pci_dev(ap->host_set->dev);
788 dev_printk(KERN_WARNING, &pdev->dev,
789 "interrupt on disabled port %u\n", i);
Jeff Garzik67846b32005-10-05 02:58:32 -0400790 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 }
Jeff Garzik67846b32005-10-05 02:58:32 -0400792
793 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 }
795
796 if (irq_ack) {
797 writel(irq_ack, mmio + HOST_IRQ_STAT);
798 handled = 1;
799 }
800
801 spin_unlock(&host_set->lock);
802
803 VPRINTK("EXIT\n");
804
805 return IRQ_RETVAL(handled);
806}
807
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900808static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809{
810 struct ata_port *ap = qc->ap;
Jeff Garzikea6ba102005-08-30 05:18:18 -0400811 void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 writel(1, port_mmio + PORT_CMD_ISSUE);
814 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
815
816 return 0;
817}
818
819static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
820 unsigned int port_idx)
821{
822 VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
823 base = ahci_port_base_ul(base, port_idx);
824 VPRINTK("base now==0x%lx\n", base);
825
826 port->cmd_addr = base;
827 port->scr_addr = base + PORT_SCR;
828
829 VPRINTK("EXIT\n");
830}
831
832static int ahci_host_init(struct ata_probe_ent *probe_ent)
833{
834 struct ahci_host_priv *hpriv = probe_ent->private_data;
835 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
836 void __iomem *mmio = probe_ent->mmio_base;
837 u32 tmp, cap_save;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700838 unsigned int i, j, using_dac;
839 int rc;
840 void __iomem *port_mmio;
841
842 cap_save = readl(mmio + HOST_CAP);
843 cap_save &= ( (1<<28) | (1<<17) );
844 cap_save |= (1 << 27);
845
846 /* global controller reset */
847 tmp = readl(mmio + HOST_CTL);
848 if ((tmp & HOST_RESET) == 0) {
849 writel(tmp | HOST_RESET, mmio + HOST_CTL);
850 readl(mmio + HOST_CTL); /* flush */
851 }
852
853 /* reset must complete within 1 second, or
854 * the hardware should be considered fried.
855 */
856 ssleep(1);
857
858 tmp = readl(mmio + HOST_CTL);
859 if (tmp & HOST_RESET) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500860 dev_printk(KERN_ERR, &pdev->dev,
861 "controller reset failed (0x%x)\n", tmp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return -EIO;
863 }
864
865 writel(HOST_AHCI_EN, mmio + HOST_CTL);
866 (void) readl(mmio + HOST_CTL); /* flush */
867 writel(cap_save, mmio + HOST_CAP);
868 writel(0xf, mmio + HOST_PORTS_IMPL);
869 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
870
Jeff Garzikbd120972006-01-29 02:47:03 -0500871 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
872 u16 tmp16;
873
874 pci_read_config_word(pdev, 0x92, &tmp16);
875 tmp16 |= 0xf;
876 pci_write_config_word(pdev, 0x92, tmp16);
877 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
879 hpriv->cap = readl(mmio + HOST_CAP);
880 hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
881 probe_ent->n_ports = (hpriv->cap & 0x1f) + 1;
882
883 VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
884 hpriv->cap, hpriv->port_map, probe_ent->n_ports);
885
886 using_dac = hpriv->cap & HOST_CAP_64;
887 if (using_dac &&
888 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
889 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
890 if (rc) {
891 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
892 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500893 dev_printk(KERN_ERR, &pdev->dev,
894 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 return rc;
896 }
897 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 } else {
899 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
900 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500901 dev_printk(KERN_ERR, &pdev->dev,
902 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 return rc;
904 }
905 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
906 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -0500907 dev_printk(KERN_ERR, &pdev->dev,
908 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 return rc;
910 }
911 }
912
913 for (i = 0; i < probe_ent->n_ports; i++) {
914#if 0 /* BIOSen initialize this incorrectly */
915 if (!(hpriv->port_map & (1 << i)))
916 continue;
917#endif
918
919 port_mmio = ahci_port_base(mmio, i);
920 VPRINTK("mmio %p port_mmio %p\n", mmio, port_mmio);
921
922 ahci_setup_port(&probe_ent->port[i],
923 (unsigned long) mmio, i);
924
925 /* make sure port is not active */
926 tmp = readl(port_mmio + PORT_CMD);
927 VPRINTK("PORT_CMD 0x%x\n", tmp);
928 if (tmp & (PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
929 PORT_CMD_FIS_RX | PORT_CMD_START)) {
930 tmp &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON |
931 PORT_CMD_FIS_RX | PORT_CMD_START);
932 writel(tmp, port_mmio + PORT_CMD);
933 readl(port_mmio + PORT_CMD); /* flush */
934
935 /* spec says 500 msecs for each bit, so
936 * this is slightly incorrect.
937 */
938 msleep(500);
939 }
940
941 writel(PORT_CMD_SPIN_UP, port_mmio + PORT_CMD);
942
943 j = 0;
944 while (j < 100) {
945 msleep(10);
946 tmp = readl(port_mmio + PORT_SCR_STAT);
947 if ((tmp & 0xf) == 0x3)
948 break;
949 j++;
950 }
951
952 tmp = readl(port_mmio + PORT_SCR_ERR);
953 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
954 writel(tmp, port_mmio + PORT_SCR_ERR);
955
956 /* ack any pending irq events for this port */
957 tmp = readl(port_mmio + PORT_IRQ_STAT);
958 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
959 if (tmp)
960 writel(tmp, port_mmio + PORT_IRQ_STAT);
961
962 writel(1 << i, mmio + HOST_IRQ_STAT);
963
964 /* set irq mask (enables interrupts) */
965 writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
966 }
967
968 tmp = readl(mmio + HOST_CTL);
969 VPRINTK("HOST_CTL 0x%x\n", tmp);
970 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
971 tmp = readl(mmio + HOST_CTL);
972 VPRINTK("HOST_CTL 0x%x\n", tmp);
973
974 pci_set_master(pdev);
975
976 return 0;
977}
978
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979static void ahci_print_info(struct ata_probe_ent *probe_ent)
980{
981 struct ahci_host_priv *hpriv = probe_ent->private_data;
982 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
Jeff Garzikea6ba102005-08-30 05:18:18 -0400983 void __iomem *mmio = probe_ent->mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984 u32 vers, cap, impl, speed;
985 const char *speed_s;
986 u16 cc;
987 const char *scc_s;
988
989 vers = readl(mmio + HOST_VERSION);
990 cap = hpriv->cap;
991 impl = hpriv->port_map;
992
993 speed = (cap >> 20) & 0xf;
994 if (speed == 1)
995 speed_s = "1.5";
996 else if (speed == 2)
997 speed_s = "3";
998 else
999 speed_s = "?";
1000
1001 pci_read_config_word(pdev, 0x0a, &cc);
1002 if (cc == 0x0101)
1003 scc_s = "IDE";
1004 else if (cc == 0x0106)
1005 scc_s = "SATA";
1006 else if (cc == 0x0104)
1007 scc_s = "RAID";
1008 else
1009 scc_s = "unknown";
1010
Jeff Garzika9524a72005-10-30 14:39:11 -05001011 dev_printk(KERN_INFO, &pdev->dev,
1012 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
1014 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
1016 (vers >> 24) & 0xff,
1017 (vers >> 16) & 0xff,
1018 (vers >> 8) & 0xff,
1019 vers & 0xff,
1020
1021 ((cap >> 8) & 0x1f) + 1,
1022 (cap & 0x1f) + 1,
1023 speed_s,
1024 impl,
1025 scc_s);
1026
Jeff Garzika9524a72005-10-30 14:39:11 -05001027 dev_printk(KERN_INFO, &pdev->dev,
1028 "flags: "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 "%s%s%s%s%s%s"
1030 "%s%s%s%s%s%s%s\n"
1031 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032
1033 cap & (1 << 31) ? "64bit " : "",
1034 cap & (1 << 30) ? "ncq " : "",
1035 cap & (1 << 28) ? "ilck " : "",
1036 cap & (1 << 27) ? "stag " : "",
1037 cap & (1 << 26) ? "pm " : "",
1038 cap & (1 << 25) ? "led " : "",
1039
1040 cap & (1 << 24) ? "clo " : "",
1041 cap & (1 << 19) ? "nz " : "",
1042 cap & (1 << 18) ? "only " : "",
1043 cap & (1 << 17) ? "pmp " : "",
1044 cap & (1 << 15) ? "pio " : "",
1045 cap & (1 << 14) ? "slum " : "",
1046 cap & (1 << 13) ? "part " : ""
1047 );
1048}
1049
1050static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1051{
1052 static int printed_version;
1053 struct ata_probe_ent *probe_ent = NULL;
1054 struct ahci_host_priv *hpriv;
1055 unsigned long base;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001056 void __iomem *mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 unsigned int board_idx = (unsigned int) ent->driver_data;
Jeff Garzik907f4672005-05-12 15:03:42 -04001058 int have_msi, pci_dev_busy = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 int rc;
1060
1061 VPRINTK("ENTER\n");
1062
1063 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001064 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065
1066 rc = pci_enable_device(pdev);
1067 if (rc)
1068 return rc;
1069
1070 rc = pci_request_regions(pdev, DRV_NAME);
1071 if (rc) {
1072 pci_dev_busy = 1;
1073 goto err_out;
1074 }
1075
Jeff Garzik907f4672005-05-12 15:03:42 -04001076 if (pci_enable_msi(pdev) == 0)
1077 have_msi = 1;
1078 else {
1079 pci_intx(pdev, 1);
1080 have_msi = 0;
1081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
1083 probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
1084 if (probe_ent == NULL) {
1085 rc = -ENOMEM;
Jeff Garzik907f4672005-05-12 15:03:42 -04001086 goto err_out_msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 }
1088
1089 memset(probe_ent, 0, sizeof(*probe_ent));
1090 probe_ent->dev = pci_dev_to_dev(pdev);
1091 INIT_LIST_HEAD(&probe_ent->node);
1092
Jeff Garzik374b1872005-08-30 05:42:52 -04001093 mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 if (mmio_base == NULL) {
1095 rc = -ENOMEM;
1096 goto err_out_free_ent;
1097 }
1098 base = (unsigned long) mmio_base;
1099
1100 hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
1101 if (!hpriv) {
1102 rc = -ENOMEM;
1103 goto err_out_iounmap;
1104 }
1105 memset(hpriv, 0, sizeof(*hpriv));
1106
1107 probe_ent->sht = ahci_port_info[board_idx].sht;
1108 probe_ent->host_flags = ahci_port_info[board_idx].host_flags;
1109 probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
1110 probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
1111 probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
1112
1113 probe_ent->irq = pdev->irq;
1114 probe_ent->irq_flags = SA_SHIRQ;
1115 probe_ent->mmio_base = mmio_base;
1116 probe_ent->private_data = hpriv;
1117
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001118 if (have_msi)
1119 hpriv->flags |= AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001120
Jeff Garzikbd120972006-01-29 02:47:03 -05001121 /* JMicron-specific fixup: make sure we're in AHCI mode */
1122 if (pdev->vendor == 0x197b)
1123 pci_write_config_byte(pdev, 0x41, 0xa1);
1124
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125 /* initialize adapter */
1126 rc = ahci_host_init(probe_ent);
1127 if (rc)
1128 goto err_out_hpriv;
1129
1130 ahci_print_info(probe_ent);
1131
1132 /* FIXME: check ata_device_add return value */
1133 ata_device_add(probe_ent);
1134 kfree(probe_ent);
1135
1136 return 0;
1137
1138err_out_hpriv:
1139 kfree(hpriv);
1140err_out_iounmap:
Jeff Garzik374b1872005-08-30 05:42:52 -04001141 pci_iounmap(pdev, mmio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142err_out_free_ent:
1143 kfree(probe_ent);
Jeff Garzik907f4672005-05-12 15:03:42 -04001144err_out_msi:
1145 if (have_msi)
1146 pci_disable_msi(pdev);
1147 else
1148 pci_intx(pdev, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 pci_release_regions(pdev);
1150err_out:
1151 if (!pci_dev_busy)
1152 pci_disable_device(pdev);
1153 return rc;
1154}
1155
Jeff Garzik907f4672005-05-12 15:03:42 -04001156static void ahci_remove_one (struct pci_dev *pdev)
1157{
1158 struct device *dev = pci_dev_to_dev(pdev);
1159 struct ata_host_set *host_set = dev_get_drvdata(dev);
1160 struct ahci_host_priv *hpriv = host_set->private_data;
1161 struct ata_port *ap;
1162 unsigned int i;
1163 int have_msi;
1164
1165 for (i = 0; i < host_set->n_ports; i++) {
1166 ap = host_set->ports[i];
1167
1168 scsi_remove_host(ap->host);
1169 }
1170
Jeff Garzik4b0060f2005-06-04 00:50:22 -04001171 have_msi = hpriv->flags & AHCI_FLAG_MSI;
Jeff Garzik907f4672005-05-12 15:03:42 -04001172 free_irq(host_set->irq, host_set);
Jeff Garzik907f4672005-05-12 15:03:42 -04001173
1174 for (i = 0; i < host_set->n_ports; i++) {
1175 ap = host_set->ports[i];
1176
1177 ata_scsi_release(ap->host);
1178 scsi_host_put(ap->host);
1179 }
1180
Jeff Garzike005f012005-08-30 04:18:28 -04001181 kfree(hpriv);
Jeff Garzik374b1872005-08-30 05:42:52 -04001182 pci_iounmap(pdev, host_set->mmio_base);
Jeff Garzikead5de92005-05-31 11:53:57 -04001183 kfree(host_set);
1184
Jeff Garzik907f4672005-05-12 15:03:42 -04001185 if (have_msi)
1186 pci_disable_msi(pdev);
1187 else
1188 pci_intx(pdev, 0);
1189 pci_release_regions(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001190 pci_disable_device(pdev);
1191 dev_set_drvdata(dev, NULL);
1192}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193
1194static int __init ahci_init(void)
1195{
1196 return pci_module_init(&ahci_pci_driver);
1197}
1198
Linus Torvalds1da177e2005-04-16 15:20:36 -07001199static void __exit ahci_exit(void)
1200{
1201 pci_unregister_driver(&ahci_pci_driver);
1202}
1203
1204
1205MODULE_AUTHOR("Jeff Garzik");
1206MODULE_DESCRIPTION("AHCI SATA low-level driver");
1207MODULE_LICENSE("GPL");
1208MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001209MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
1211module_init(ahci_init);
1212module_exit(ahci_exit);