blob: 2574b86ad2dc29547b67b7880156d5b1c4ab2d9d [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/dmtimer.c
3 *
4 * OMAP Dual-Mode Timers
5 *
Tarun Kanti DebBarma97933d62011-09-20 17:00:17 +05306 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7 * Tarun Kanti DebBarma <tarun.kanti@ti.com>
8 * Thara Gopinath <thara@ti.com>
9 *
10 * dmtimer adaptation to platform_driver.
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * Copyright (C) 2005 Nokia Corporation
Timo Teras77900a22006-06-26 16:16:12 -070013 * OMAP2 support by Juha Yrjola
14 * API improvements and OMAP2 clock framework support by Timo Teras
Tony Lindgren92105bb2005-09-07 17:20:26 +010015 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070016 * Copyright (C) 2009 Texas Instruments
17 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
18 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010019 * This program is free software; you can redistribute it and/or modify it
20 * under the terms of the GNU General Public License as published by the
21 * Free Software Foundation; either version 2 of the License, or (at your
22 * option) any later version.
23 *
24 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
25 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
26 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
27 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
28 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 * You should have received a copy of the GNU General Public License along
34 * with this program; if not, write to the Free Software Foundation, Inc.,
35 * 675 Mass Ave, Cambridge, MA 02139, USA.
36 */
37
Axel Lin869dec12011-11-02 09:49:46 +080038#include <linux/module.h>
Russell Kingfced80c2008-09-06 12:10:45 +010039#include <linux/io.h>
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +053040#include <linux/device.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053041#include <linux/err.h>
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +053042#include <linux/pm_runtime.h>
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053043
Tony Lindgrence491cf2009-10-20 09:40:47 -070044#include <plat/dmtimer.h>
Jon Hunter0b30ec12012-06-05 12:34:56 -050045#include <plat/omap-pm.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010046
Tony Lindgren2c799ce2012-02-24 10:34:35 -080047#include <mach/hardware.h>
48
Jon Hunterb7b4ff72012-06-05 12:34:51 -050049static u32 omap_reserved_systimers;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +053050static LIST_HEAD(omap_timer_list);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053051static DEFINE_SPINLOCK(dm_timer_lock);
Tony Lindgren92105bb2005-09-07 17:20:26 +010052
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053053/**
54 * omap_dm_timer_read_reg - read timer registers in posted and non-posted mode
55 * @timer: timer pointer over which read operation to perform
56 * @reg: lowest byte holds the register offset
57 *
58 * The posted mode bit is encoded in reg. Note that in posted mode write
59 * pending bit must be checked. Otherwise a read of a non completed write
60 * will produce an error.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030061 */
62static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
Tony Lindgren92105bb2005-09-07 17:20:26 +010063{
Tony Lindgrenee17f112011-09-16 15:44:20 -070064 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
65 return __omap_dm_timer_read(timer, reg, timer->posted);
Timo Teras77900a22006-06-26 16:16:12 -070066}
67
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +053068/**
69 * omap_dm_timer_write_reg - write timer registers in posted and non-posted mode
70 * @timer: timer pointer over which write operation is to perform
71 * @reg: lowest byte holds the register offset
72 * @value: data to write into the register
73 *
74 * The posted mode bit is encoded in reg. Note that in posted mode the write
75 * pending bit must be checked. Otherwise a write on a register which has a
76 * pending write will be lost.
Richard Woodruff0f0d0802008-07-03 12:24:30 +030077 */
78static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
79 u32 value)
Timo Teras77900a22006-06-26 16:16:12 -070080{
Tony Lindgrenee17f112011-09-16 15:44:20 -070081 WARN_ON((reg & 0xff) < _OMAP_TIMER_WAKEUP_EN_OFFSET);
82 __omap_dm_timer_write(timer, reg, value, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +010083}
84
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053085static void omap_timer_restore_context(struct omap_dm_timer *timer)
86{
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -080087 if (timer->revision == 1)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053088 __raw_writel(timer->context.tistat, timer->sys_stat);
89
90 __raw_writel(timer->context.tisr, timer->irq_stat);
91 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG,
92 timer->context.twer);
93 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG,
94 timer->context.tcrr);
95 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG,
96 timer->context.tldr);
97 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG,
98 timer->context.tmar);
99 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
100 timer->context.tsicr);
101 __raw_writel(timer->context.tier, timer->irq_ena);
102 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG,
103 timer->context.tclr);
104}
105
Timo Teras77900a22006-06-26 16:16:12 -0700106static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100107{
Timo Teras77900a22006-06-26 16:16:12 -0700108 int c;
109
Tony Lindgrenee17f112011-09-16 15:44:20 -0700110 if (!timer->sys_stat)
111 return;
112
Timo Teras77900a22006-06-26 16:16:12 -0700113 c = 0;
Tony Lindgrenee17f112011-09-16 15:44:20 -0700114 while (!(__raw_readl(timer->sys_stat) & 1)) {
Timo Teras77900a22006-06-26 16:16:12 -0700115 c++;
116 if (c > 100000) {
117 printk(KERN_ERR "Timer failed to reset\n");
118 return;
119 }
120 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100121}
122
Timo Teras77900a22006-06-26 16:16:12 -0700123static void omap_dm_timer_reset(struct omap_dm_timer *timer)
124{
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530125 omap_dm_timer_enable(timer);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530126 if (timer->pdev->id != 1) {
Timo Terase32f7ec2006-06-26 16:16:13 -0700127 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
128 omap_dm_timer_wait_for_reset(timer);
129 }
Timo Teras77900a22006-06-26 16:16:12 -0700130
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530131 __omap_dm_timer_reset(timer, 0, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530132 omap_dm_timer_disable(timer);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300133 timer->posted = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700134}
135
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530136int omap_dm_timer_prepare(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700137{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530138 int ret;
139
Jon Hunterbca45802012-06-05 12:34:58 -0500140 /*
141 * FIXME: OMAP1 devices do not use the clock framework for dmtimers so
142 * do not call clk_get() for these devices.
143 */
144 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
145 timer->fclk = clk_get(&timer->pdev->dev, "fck");
146 if (WARN_ON_ONCE(IS_ERR_OR_NULL(timer->fclk))) {
147 timer->fclk = NULL;
148 dev_err(&timer->pdev->dev, ": No fclk handle.\n");
149 return -EINVAL;
150 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530151 }
152
Jon Hunter66159752012-06-05 12:34:57 -0500153 if (timer->capability & OMAP_TIMER_NEEDS_RESET)
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530154 omap_dm_timer_reset(timer);
155
156 ret = omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
157
158 timer->posted = 1;
159 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700160}
161
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500162static inline u32 omap_dm_timer_reserved_systimer(int id)
163{
164 return (omap_reserved_systimers & (1 << (id - 1))) ? 1 : 0;
165}
166
167int omap_dm_timer_reserve_systimer(int id)
168{
169 if (omap_dm_timer_reserved_systimer(id))
170 return -ENODEV;
171
172 omap_reserved_systimers |= (1 << (id - 1));
173
174 return 0;
175}
176
Timo Teras77900a22006-06-26 16:16:12 -0700177struct omap_dm_timer *omap_dm_timer_request(void)
178{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530179 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700180 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530181 int ret = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700182
183 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530184 list_for_each_entry(t, &omap_timer_list, node) {
185 if (t->reserved)
Timo Teras77900a22006-06-26 16:16:12 -0700186 continue;
187
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530188 timer = t;
Timo Teras83379c82006-06-26 16:16:23 -0700189 timer->reserved = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700190 break;
191 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300192 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530193
194 if (timer) {
195 ret = omap_dm_timer_prepare(timer);
196 if (ret) {
197 timer->reserved = 0;
198 timer = NULL;
199 }
200 }
Timo Teras77900a22006-06-26 16:16:12 -0700201
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530202 if (!timer)
203 pr_debug("%s: timer request failed!\n", __func__);
Timo Teras83379c82006-06-26 16:16:23 -0700204
Timo Teras77900a22006-06-26 16:16:12 -0700205 return timer;
206}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700207EXPORT_SYMBOL_GPL(omap_dm_timer_request);
Timo Teras77900a22006-06-26 16:16:12 -0700208
209struct omap_dm_timer *omap_dm_timer_request_specific(int id)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100210{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530211 struct omap_dm_timer *timer = NULL, *t;
Timo Teras77900a22006-06-26 16:16:12 -0700212 unsigned long flags;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530213 int ret = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100214
Timo Teras77900a22006-06-26 16:16:12 -0700215 spin_lock_irqsave(&dm_timer_lock, flags);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530216 list_for_each_entry(t, &omap_timer_list, node) {
217 if (t->pdev->id == id && !t->reserved) {
218 timer = t;
219 timer->reserved = 1;
220 break;
221 }
Timo Teras77900a22006-06-26 16:16:12 -0700222 }
Timo Kokkonenc5491d12012-08-12 13:45:34 +0300223 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100224
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530225 if (timer) {
226 ret = omap_dm_timer_prepare(timer);
227 if (ret) {
228 timer->reserved = 0;
229 timer = NULL;
230 }
231 }
Timo Teras77900a22006-06-26 16:16:12 -0700232
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530233 if (!timer)
234 pr_debug("%s: timer%d request failed!\n", __func__, id);
Timo Teras83379c82006-06-26 16:16:23 -0700235
Timo Teras77900a22006-06-26 16:16:12 -0700236 return timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100237}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700238EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100239
Jon Hunter373fe0b2012-09-06 15:28:00 -0500240/**
241 * omap_dm_timer_request_by_cap - Request a timer by capability
242 * @cap: Bit mask of capabilities to match
243 *
244 * Find a timer based upon capabilities bit mask. Callers of this function
245 * should use the definitions found in the plat/dmtimer.h file under the
246 * comment "timer capabilities used in hwmod database". Returns pointer to
247 * timer handle on success and a NULL pointer on failure.
248 */
249struct omap_dm_timer *omap_dm_timer_request_by_cap(u32 cap)
250{
251 struct omap_dm_timer *timer = NULL, *t;
252 unsigned long flags;
253
254 if (!cap)
255 return NULL;
256
257 spin_lock_irqsave(&dm_timer_lock, flags);
258 list_for_each_entry(t, &omap_timer_list, node) {
259 if ((!t->reserved) && ((t->capability & cap) == cap)) {
260 /*
261 * If timer is not NULL, we have already found one timer
262 * but it was not an exact match because it had more
263 * capabilites that what was required. Therefore,
264 * unreserve the last timer found and see if this one
265 * is a better match.
266 */
267 if (timer)
268 timer->reserved = 0;
269
270 timer = t;
271 timer->reserved = 1;
272
273 /* Exit loop early if we find an exact match */
274 if (t->capability == cap)
275 break;
276 }
277 }
278 spin_unlock_irqrestore(&dm_timer_lock, flags);
279
280 if (timer && omap_dm_timer_prepare(timer)) {
281 timer->reserved = 0;
282 timer = NULL;
283 }
284
285 if (!timer)
286 pr_debug("%s: timer request failed!\n", __func__);
287
288 return timer;
289}
290EXPORT_SYMBOL_GPL(omap_dm_timer_request_by_cap);
291
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530292int omap_dm_timer_free(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700293{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530294 if (unlikely(!timer))
295 return -EINVAL;
296
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530297 clk_put(timer->fclk);
Timo Terasfa4bb622006-09-25 12:41:35 +0300298
Timo Teras77900a22006-06-26 16:16:12 -0700299 WARN_ON(!timer->reserved);
300 timer->reserved = 0;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530301 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700302}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700303EXPORT_SYMBOL_GPL(omap_dm_timer_free);
Timo Teras77900a22006-06-26 16:16:12 -0700304
Timo Teras12583a72006-09-25 12:41:42 +0300305void omap_dm_timer_enable(struct omap_dm_timer *timer)
306{
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530307 pm_runtime_get_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300308}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700309EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
Timo Teras12583a72006-09-25 12:41:42 +0300310
311void omap_dm_timer_disable(struct omap_dm_timer *timer)
312{
Jon Hunter54f32a32012-07-13 15:12:03 -0500313 pm_runtime_put_sync(&timer->pdev->dev);
Timo Teras12583a72006-09-25 12:41:42 +0300314}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700315EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
Timo Teras12583a72006-09-25 12:41:42 +0300316
Timo Teras77900a22006-06-26 16:16:12 -0700317int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
318{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530319 if (timer)
320 return timer->irq;
321 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700322}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700323EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
Timo Teras77900a22006-06-26 16:16:12 -0700324
325#if defined(CONFIG_ARCH_OMAP1)
326
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100327/**
328 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
329 * @inputmask: current value of idlect mask
330 */
331__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
332{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530333 int i = 0;
334 struct omap_dm_timer *timer = NULL;
335 unsigned long flags;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100336
337 /* If ARMXOR cannot be idled this function call is unnecessary */
338 if (!(inputmask & (1 << 1)))
339 return inputmask;
340
341 /* If any active timer is using ARMXOR return modified mask */
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530342 spin_lock_irqsave(&dm_timer_lock, flags);
343 list_for_each_entry(timer, &omap_timer_list, node) {
Timo Teras77900a22006-06-26 16:16:12 -0700344 u32 l;
345
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530346 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras77900a22006-06-26 16:16:12 -0700347 if (l & OMAP_TIMER_CTRL_ST) {
348 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100349 inputmask &= ~(1 << 1);
350 else
351 inputmask &= ~(1 << 2);
352 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530353 i++;
Timo Teras77900a22006-06-26 16:16:12 -0700354 }
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530355 spin_unlock_irqrestore(&dm_timer_lock, flags);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100356
357 return inputmask;
358}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700359EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100360
Tony Lindgren140455f2010-02-12 12:26:48 -0800361#else
Timo Teras77900a22006-06-26 16:16:12 -0700362
363struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
364{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530365 if (timer)
366 return timer->fclk;
367 return NULL;
Timo Teras77900a22006-06-26 16:16:12 -0700368}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700369EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
Timo Teras77900a22006-06-26 16:16:12 -0700370
371__u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
372{
373 BUG();
Dirk Behme21218802006-12-06 17:14:00 -0800374
375 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700376}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700377EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
Timo Teras77900a22006-06-26 16:16:12 -0700378
379#endif
380
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530381int omap_dm_timer_trigger(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700382{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530383 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
384 pr_err("%s: timer not available or enabled.\n", __func__);
385 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530386 }
387
Timo Teras77900a22006-06-26 16:16:12 -0700388 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530389 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700390}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700391EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
Timo Teras77900a22006-06-26 16:16:12 -0700392
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530393int omap_dm_timer_start(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700394{
395 u32 l;
396
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530397 if (unlikely(!timer))
398 return -EINVAL;
399
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530400 omap_dm_timer_enable(timer);
401
Jon Hunter1c2d0762012-06-05 12:34:55 -0500402 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500403 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
404 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530405 omap_timer_restore_context(timer);
406 }
407
Timo Teras77900a22006-06-26 16:16:12 -0700408 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
409 if (!(l & OMAP_TIMER_CTRL_ST)) {
410 l |= OMAP_TIMER_CTRL_ST;
411 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
412 }
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530413
414 /* Save the context */
415 timer->context.tclr = l;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530416 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700417}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700418EXPORT_SYMBOL_GPL(omap_dm_timer_start);
Timo Teras77900a22006-06-26 16:16:12 -0700419
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530420int omap_dm_timer_stop(struct omap_dm_timer *timer)
Timo Teras77900a22006-06-26 16:16:12 -0700421{
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700422 unsigned long rate = 0;
Timo Teras77900a22006-06-26 16:16:12 -0700423
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530424 if (unlikely(!timer))
425 return -EINVAL;
426
Jon Hunter66159752012-06-05 12:34:57 -0500427 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET))
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530428 rate = clk_get_rate(timer->fclk);
Tony Lindgrencaf64f22011-03-29 15:54:48 -0700429
Tony Lindgrenee17f112011-09-16 15:44:20 -0700430 __omap_dm_timer_stop(timer, timer->posted, rate);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530431
Jon Hunter0b30ec12012-06-05 12:34:56 -0500432 if (!(timer->capability & OMAP_TIMER_ALWON))
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800433 timer->ctx_loss_count =
Jon Hunter0b30ec12012-06-05 12:34:56 -0500434 omap_pm_get_dev_context_loss_count(&timer->pdev->dev);
Tarun Kanti DebBarmadffc9da2012-03-05 16:11:00 -0800435
436 /*
437 * Since the register values are computed and written within
438 * __omap_dm_timer_stop, we need to use read to retrieve the
439 * context.
440 */
441 timer->context.tclr =
442 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
443 timer->context.tisr = __raw_readl(timer->irq_stat);
444 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530445 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700446}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700447EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
Timo Teras77900a22006-06-26 16:16:12 -0700448
Paul Walmsleyf2480762009-04-23 21:11:10 -0600449int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100450{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530451 int ret;
Jon Hunter2b2d3522012-06-05 12:34:59 -0500452 char *parent_name = NULL;
453 struct clk *fclk, *parent;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530454 struct dmtimer_platform_data *pdata;
455
456 if (unlikely(!timer))
457 return -EINVAL;
458
459 pdata = timer->pdev->dev.platform_data;
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530460
Timo Teras77900a22006-06-26 16:16:12 -0700461 if (source < 0 || source >= 3)
Paul Walmsleyf2480762009-04-23 21:11:10 -0600462 return -EINVAL;
Timo Teras77900a22006-06-26 16:16:12 -0700463
Jon Hunter2b2d3522012-06-05 12:34:59 -0500464 /*
465 * FIXME: Used for OMAP1 devices only because they do not currently
466 * use the clock framework to set the parent clock. To be removed
467 * once OMAP1 migrated to using clock framework for dmtimers
468 */
469 if (pdata->set_timer_src)
470 return pdata->set_timer_src(timer->pdev, source);
471
472 fclk = clk_get(&timer->pdev->dev, "fck");
473 if (IS_ERR_OR_NULL(fclk)) {
474 pr_err("%s: fck not found\n", __func__);
475 return -EINVAL;
476 }
477
478 switch (source) {
479 case OMAP_TIMER_SRC_SYS_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500480 parent_name = "timer_sys_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500481 break;
482
483 case OMAP_TIMER_SRC_32_KHZ:
Jon Hunterc59b5372012-06-05 12:35:00 -0500484 parent_name = "timer_32k_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500485 break;
486
487 case OMAP_TIMER_SRC_EXT_CLK:
Jon Hunterc59b5372012-06-05 12:35:00 -0500488 parent_name = "timer_ext_ck";
Jon Hunter2b2d3522012-06-05 12:34:59 -0500489 break;
490 }
491
492 parent = clk_get(&timer->pdev->dev, parent_name);
493 if (IS_ERR_OR_NULL(parent)) {
494 pr_err("%s: %s not found\n", __func__, parent_name);
495 ret = -EINVAL;
496 goto out;
497 }
498
499 ret = clk_set_parent(fclk, parent);
500 if (IS_ERR_VALUE(ret))
501 pr_err("%s: failed to set %s as parent\n", __func__,
502 parent_name);
503
504 clk_put(parent);
505out:
506 clk_put(fclk);
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530507
508 return ret;
Timo Teras77900a22006-06-26 16:16:12 -0700509}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700510EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
Timo Teras77900a22006-06-26 16:16:12 -0700511
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530512int omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
Timo Teras77900a22006-06-26 16:16:12 -0700513 unsigned int load)
514{
515 u32 l;
516
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530517 if (unlikely(!timer))
518 return -EINVAL;
519
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530520 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700521 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
522 if (autoreload)
523 l |= OMAP_TIMER_CTRL_AR;
524 else
525 l &= ~OMAP_TIMER_CTRL_AR;
526 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
527 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
Richard Woodruff0f0d0802008-07-03 12:24:30 +0300528
Timo Teras77900a22006-06-26 16:16:12 -0700529 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530530 /* Save the context */
531 timer->context.tclr = l;
532 timer->context.tldr = load;
533 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530534 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700535}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700536EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
Timo Teras77900a22006-06-26 16:16:12 -0700537
Richard Woodruff3fddd092008-07-03 12:24:30 +0300538/* Optimized set_load which removes costly spin wait in timer_start */
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530539int omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
Richard Woodruff3fddd092008-07-03 12:24:30 +0300540 unsigned int load)
541{
542 u32 l;
543
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530544 if (unlikely(!timer))
545 return -EINVAL;
546
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530547 omap_dm_timer_enable(timer);
548
Jon Hunter1c2d0762012-06-05 12:34:55 -0500549 if (!(timer->capability & OMAP_TIMER_ALWON)) {
Jon Hunter0b30ec12012-06-05 12:34:56 -0500550 if (omap_pm_get_dev_context_loss_count(&timer->pdev->dev) !=
551 timer->ctx_loss_count)
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530552 omap_timer_restore_context(timer);
553 }
554
Richard Woodruff3fddd092008-07-03 12:24:30 +0300555 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Paul Walmsley64ce2902008-12-10 17:36:34 -0800556 if (autoreload) {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300557 l |= OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800558 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
559 } else {
Richard Woodruff3fddd092008-07-03 12:24:30 +0300560 l &= ~OMAP_TIMER_CTRL_AR;
Paul Walmsley64ce2902008-12-10 17:36:34 -0800561 }
Richard Woodruff3fddd092008-07-03 12:24:30 +0300562 l |= OMAP_TIMER_CTRL_ST;
563
Tony Lindgrenee17f112011-09-16 15:44:20 -0700564 __omap_dm_timer_load_start(timer, l, load, timer->posted);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530565
566 /* Save the context */
567 timer->context.tclr = l;
568 timer->context.tldr = load;
569 timer->context.tcrr = load;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530570 return 0;
Richard Woodruff3fddd092008-07-03 12:24:30 +0300571}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700572EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
Richard Woodruff3fddd092008-07-03 12:24:30 +0300573
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530574int omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
Timo Teras77900a22006-06-26 16:16:12 -0700575 unsigned int match)
576{
577 u32 l;
578
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530579 if (unlikely(!timer))
580 return -EINVAL;
581
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530582 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700583 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
Timo Teras83379c82006-06-26 16:16:23 -0700584 if (enable)
Timo Teras77900a22006-06-26 16:16:12 -0700585 l |= OMAP_TIMER_CTRL_CE;
586 else
587 l &= ~OMAP_TIMER_CTRL_CE;
588 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
589 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530590
591 /* Save the context */
592 timer->context.tclr = l;
593 timer->context.tmar = match;
594 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530595 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100596}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700597EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100598
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530599int omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
Timo Teras77900a22006-06-26 16:16:12 -0700600 int toggle, int trigger)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100601{
Timo Teras77900a22006-06-26 16:16:12 -0700602 u32 l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100603
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530604 if (unlikely(!timer))
605 return -EINVAL;
606
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530607 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700608 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
609 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
610 OMAP_TIMER_CTRL_PT | (0x03 << 10));
611 if (def_on)
612 l |= OMAP_TIMER_CTRL_SCPWM;
613 if (toggle)
614 l |= OMAP_TIMER_CTRL_PT;
615 l |= trigger << 10;
616 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530617
618 /* Save the context */
619 timer->context.tclr = l;
620 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530621 return 0;
Timo Teras77900a22006-06-26 16:16:12 -0700622}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700623EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
Timo Teras77900a22006-06-26 16:16:12 -0700624
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530625int omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
Timo Teras77900a22006-06-26 16:16:12 -0700626{
627 u32 l;
628
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530629 if (unlikely(!timer))
630 return -EINVAL;
631
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530632 omap_dm_timer_enable(timer);
Timo Teras77900a22006-06-26 16:16:12 -0700633 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
634 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
635 if (prescaler >= 0x00 && prescaler <= 0x07) {
636 l |= OMAP_TIMER_CTRL_PRE;
637 l |= prescaler << 2;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100638 }
Timo Teras77900a22006-06-26 16:16:12 -0700639 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530640
641 /* Save the context */
642 timer->context.tclr = l;
643 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530644 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100645}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700646EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100647
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530648int omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
Timo Teras77900a22006-06-26 16:16:12 -0700649 unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100650{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530651 if (unlikely(!timer))
652 return -EINVAL;
653
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530654 omap_dm_timer_enable(timer);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700655 __omap_dm_timer_int_enable(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530656
657 /* Save the context */
658 timer->context.tier = value;
659 timer->context.twer = value;
660 omap_dm_timer_disable(timer);
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530661 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100662}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700663EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100664
665unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
666{
Timo Terasfa4bb622006-09-25 12:41:35 +0300667 unsigned int l;
668
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530669 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
670 pr_err("%s: timer not available or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530671 return 0;
672 }
673
Tony Lindgrenee17f112011-09-16 15:44:20 -0700674 l = __raw_readl(timer->irq_stat);
Timo Terasfa4bb622006-09-25 12:41:35 +0300675
676 return l;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100677}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700678EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100679
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530680int omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100681{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530682 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev)))
683 return -EINVAL;
684
Tony Lindgrenee17f112011-09-16 15:44:20 -0700685 __omap_dm_timer_write_status(timer, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530686 /* Save the context */
687 timer->context.tisr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530688 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100689}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700690EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100691
Tony Lindgren92105bb2005-09-07 17:20:26 +0100692unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
693{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530694 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
695 pr_err("%s: timer not iavailable or enabled.\n", __func__);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530696 return 0;
697 }
698
Tony Lindgrenee17f112011-09-16 15:44:20 -0700699 return __omap_dm_timer_read_counter(timer, timer->posted);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100700}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700701EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100702
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530703int omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
Timo Teras83379c82006-06-26 16:16:23 -0700704{
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530705 if (unlikely(!timer || pm_runtime_suspended(&timer->pdev->dev))) {
706 pr_err("%s: timer not available or enabled.\n", __func__);
707 return -EINVAL;
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530708 }
709
Timo Terasfa4bb622006-09-25 12:41:35 +0300710 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +0530711
712 /* Save the context */
713 timer->context.tcrr = value;
Tarun Kanti DebBarmaab4eb8b2011-09-20 17:00:26 +0530714 return 0;
Timo Teras83379c82006-06-26 16:16:23 -0700715}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700716EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
Timo Teras83379c82006-06-26 16:16:23 -0700717
Timo Teras77900a22006-06-26 16:16:12 -0700718int omap_dm_timers_active(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100719{
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530720 struct omap_dm_timer *timer;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100721
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530722 list_for_each_entry(timer, &omap_timer_list, node) {
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530723 if (!timer->reserved)
Timo Teras12583a72006-09-25 12:41:42 +0300724 continue;
725
Timo Teras77900a22006-06-26 16:16:12 -0700726 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
Timo Terasfa4bb622006-09-25 12:41:35 +0300727 OMAP_TIMER_CTRL_ST) {
Timo Teras77900a22006-06-26 16:16:12 -0700728 return 1;
Timo Terasfa4bb622006-09-25 12:41:35 +0300729 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100730 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100731 return 0;
732}
Timo Kokkonen6c366e32009-03-23 18:07:46 -0700733EXPORT_SYMBOL_GPL(omap_dm_timers_active);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100734
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530735/**
736 * omap_dm_timer_probe - probe function called for every registered device
737 * @pdev: pointer to current timer platform device
738 *
739 * Called by driver framework at the end of device registration for all
740 * timer devices.
741 */
742static int __devinit omap_dm_timer_probe(struct platform_device *pdev)
743{
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530744 unsigned long flags;
745 struct omap_dm_timer *timer;
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530746 struct resource *mem, *irq;
747 struct device *dev = &pdev->dev;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530748 struct dmtimer_platform_data *pdata = pdev->dev.platform_data;
749
750 if (!pdata) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530751 dev_err(dev, "%s: no platform data.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530752 return -ENODEV;
753 }
754
755 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
756 if (unlikely(!irq)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530757 dev_err(dev, "%s: no IRQ resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530758 return -ENODEV;
759 }
760
761 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
762 if (unlikely(!mem)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530763 dev_err(dev, "%s: no memory resource.\n", __func__);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530764 return -ENODEV;
765 }
766
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530767 timer = devm_kzalloc(dev, sizeof(struct omap_dm_timer), GFP_KERNEL);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530768 if (!timer) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530769 dev_err(dev, "%s: memory alloc failed!\n", __func__);
770 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530771 }
772
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530773 timer->io_base = devm_request_and_ioremap(dev, mem);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530774 if (!timer->io_base) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530775 dev_err(dev, "%s: region already claimed.\n", __func__);
776 return -ENOMEM;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530777 }
778
779 timer->id = pdev->id;
780 timer->irq = irq->start;
Jon Hunterb7b4ff72012-06-05 12:34:51 -0500781 timer->reserved = omap_dm_timer_reserved_systimer(timer->id);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530782 timer->pdev = pdev;
Jon Hunterd1c16912012-06-05 12:34:52 -0500783 timer->capability = pdata->timer_capability;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530784
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530785 /* Skip pm_runtime_enable for OMAP1 */
Jon Hunter66159752012-06-05 12:34:57 -0500786 if (!(timer->capability & OMAP_TIMER_NEEDS_RESET)) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530787 pm_runtime_enable(dev);
788 pm_runtime_irq_safe(dev);
Tarun Kanti DebBarmaffe07ce2011-09-20 17:00:21 +0530789 }
790
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700791 if (!timer->reserved) {
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530792 pm_runtime_get_sync(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700793 __omap_dm_timer_init_regs(timer);
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530794 pm_runtime_put(dev);
Tony Lindgren0dad9fa2011-09-21 16:38:51 -0700795 }
796
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530797 /* add the timer element to the list */
798 spin_lock_irqsave(&dm_timer_lock, flags);
799 list_add_tail(&timer->node, &omap_timer_list);
800 spin_unlock_irqrestore(&dm_timer_lock, flags);
801
Tarun Kanti DebBarma74dd9ec2012-04-20 18:09:20 +0530802 dev_dbg(dev, "Device Probed.\n");
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530803
804 return 0;
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530805}
806
807/**
808 * omap_dm_timer_remove - cleanup a registered timer device
809 * @pdev: pointer to current timer platform device
810 *
811 * Called by driver framework whenever a timer device is unregistered.
812 * In addition to freeing platform resources it also deletes the timer
813 * entry from the local list.
814 */
815static int __devexit omap_dm_timer_remove(struct platform_device *pdev)
816{
817 struct omap_dm_timer *timer;
818 unsigned long flags;
819 int ret = -EINVAL;
820
821 spin_lock_irqsave(&dm_timer_lock, flags);
822 list_for_each_entry(timer, &omap_timer_list, node)
823 if (timer->pdev->id == pdev->id) {
824 list_del(&timer->node);
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530825 ret = 0;
826 break;
827 }
828 spin_unlock_irqrestore(&dm_timer_lock, flags);
829
830 return ret;
831}
832
833static struct platform_driver omap_dm_timer_driver = {
834 .probe = omap_dm_timer_probe,
Arnd Bergmann4c23c8d2011-10-01 18:42:47 +0200835 .remove = __devexit_p(omap_dm_timer_remove),
Tarun Kanti DebBarmadf284722011-09-20 17:00:19 +0530836 .driver = {
837 .name = "omap_timer",
838 },
839};
840
841static int __init omap_dm_timer_driver_init(void)
842{
843 return platform_driver_register(&omap_dm_timer_driver);
844}
845
846static void __exit omap_dm_timer_driver_exit(void)
847{
848 platform_driver_unregister(&omap_dm_timer_driver);
849}
850
851early_platform_init("earlytimer", &omap_dm_timer_driver);
852module_init(omap_dm_timer_driver_init);
853module_exit(omap_dm_timer_driver_exit);
854
855MODULE_DESCRIPTION("OMAP Dual-Mode Timer Driver");
856MODULE_LICENSE("GPL");
857MODULE_ALIAS("platform:" DRIVER_NAME);
858MODULE_AUTHOR("Texas Instruments Inc");