blob: f19f33c4e3364d6ec57178dc0cdbefd68295288c [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
43#include <linux/version.h>
44#include <linux/module.h>
45#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020046#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020047#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020048#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020049#include <linux/netdevice.h>
50#include <linux/cache.h>
51#include <linux/pci.h>
52#include <linux/ethtool.h>
53#include <linux/uaccess.h>
54
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
62
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
64
65
66/******************\
67* Internal defines *
68\******************/
69
70/* Module info */
71MODULE_AUTHOR("Jiri Slaby");
72MODULE_AUTHOR("Nick Kossifidis");
73MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
74MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
75MODULE_LICENSE("Dual BSD/GPL");
Luis R. Rodriguez400ec452008-02-03 21:51:49 -050076MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020077
78
79/* Known PCI ids */
80static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
81 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
82 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
83 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
84 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
85 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
86 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
87 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
88 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
89 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
90 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
91 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
92 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
93 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
94 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
95 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
96 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
97 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
Jiri Slabyfa1c1142007-08-12 17:33:16 +020098 { 0 }
99};
100MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
101
102/* Known SREVs */
103static struct ath5k_srev_name srev_names[] = {
104 { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
105 { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
106 { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
107 { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
108 { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
109 { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
110 { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
111 { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
Nick Kossifidisbb0c9dc2008-03-07 11:52:51 -0500112 { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
113 { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200114 { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
115 { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
116 { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
117 { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
118 { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
119 { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
Nick Kossifidis136bfc72008-04-16 18:42:48 +0300120 { "2425", AR5K_VERSION_VER, AR5K_SREV_VER_AR2425 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200121 { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
122 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
123 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
124 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
125 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
126 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
127 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
128 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidisbb0c9dc2008-03-07 11:52:51 -0500129 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200130 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
131 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
132 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
133 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
134};
135
136/*
137 * Prototypes - PCI stack related functions
138 */
139static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
140 const struct pci_device_id *id);
141static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
142#ifdef CONFIG_PM
143static int ath5k_pci_suspend(struct pci_dev *pdev,
144 pm_message_t state);
145static int ath5k_pci_resume(struct pci_dev *pdev);
146#else
147#define ath5k_pci_suspend NULL
148#define ath5k_pci_resume NULL
149#endif /* CONFIG_PM */
150
John W. Linville04a9e452008-02-01 16:03:45 -0500151static struct pci_driver ath5k_pci_driver = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200152 .name = "ath5k_pci",
153 .id_table = ath5k_pci_id_table,
154 .probe = ath5k_pci_probe,
155 .remove = __devexit_p(ath5k_pci_remove),
156 .suspend = ath5k_pci_suspend,
157 .resume = ath5k_pci_resume,
158};
159
160
161
162/*
163 * Prototypes - MAC 802.11 stack related functions
164 */
Johannes Berge039fa42008-05-15 12:55:29 +0200165static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200166static int ath5k_reset(struct ieee80211_hw *hw);
167static int ath5k_start(struct ieee80211_hw *hw);
168static void ath5k_stop(struct ieee80211_hw *hw);
169static int ath5k_add_interface(struct ieee80211_hw *hw,
170 struct ieee80211_if_init_conf *conf);
171static void ath5k_remove_interface(struct ieee80211_hw *hw,
172 struct ieee80211_if_init_conf *conf);
173static int ath5k_config(struct ieee80211_hw *hw,
174 struct ieee80211_conf *conf);
Johannes Berg32bfd352007-12-19 01:31:26 +0100175static int ath5k_config_interface(struct ieee80211_hw *hw,
176 struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200177 struct ieee80211_if_conf *conf);
178static void ath5k_configure_filter(struct ieee80211_hw *hw,
179 unsigned int changed_flags,
180 unsigned int *new_flags,
181 int mc_count, struct dev_mc_list *mclist);
182static int ath5k_set_key(struct ieee80211_hw *hw,
183 enum set_key_cmd cmd,
184 const u8 *local_addr, const u8 *addr,
185 struct ieee80211_key_conf *key);
186static int ath5k_get_stats(struct ieee80211_hw *hw,
187 struct ieee80211_low_level_stats *stats);
188static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
189 struct ieee80211_tx_queue_stats *stats);
190static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
191static void ath5k_reset_tsf(struct ieee80211_hw *hw);
192static int ath5k_beacon_update(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +0200193 struct sk_buff *skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200194
195static struct ieee80211_ops ath5k_hw_ops = {
196 .tx = ath5k_tx,
197 .start = ath5k_start,
198 .stop = ath5k_stop,
199 .add_interface = ath5k_add_interface,
200 .remove_interface = ath5k_remove_interface,
201 .config = ath5k_config,
202 .config_interface = ath5k_config_interface,
203 .configure_filter = ath5k_configure_filter,
204 .set_key = ath5k_set_key,
205 .get_stats = ath5k_get_stats,
206 .conf_tx = NULL,
207 .get_tx_stats = ath5k_get_tx_stats,
208 .get_tsf = ath5k_get_tsf,
209 .reset_tsf = ath5k_reset_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200210};
211
212/*
213 * Prototypes - Internal functions
214 */
215/* Attach detach */
216static int ath5k_attach(struct pci_dev *pdev,
217 struct ieee80211_hw *hw);
218static void ath5k_detach(struct pci_dev *pdev,
219 struct ieee80211_hw *hw);
220/* Channel/mode setup */
221static inline short ath5k_ieee2mhz(short chan);
222static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
223 const struct ath5k_rate_table *rt,
224 unsigned int max);
225static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
226 struct ieee80211_channel *channels,
227 unsigned int mode,
228 unsigned int max);
229static int ath5k_getchannels(struct ieee80211_hw *hw);
230static int ath5k_chan_set(struct ath5k_softc *sc,
231 struct ieee80211_channel *chan);
232static void ath5k_setcurmode(struct ath5k_softc *sc,
233 unsigned int mode);
234static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500235static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
236
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200237/* Descriptor setup */
238static int ath5k_desc_alloc(struct ath5k_softc *sc,
239 struct pci_dev *pdev);
240static void ath5k_desc_free(struct ath5k_softc *sc,
241 struct pci_dev *pdev);
242/* Buffers setup */
243static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
244 struct ath5k_buf *bf);
245static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200246 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200247static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
248 struct ath5k_buf *bf)
249{
250 BUG_ON(!bf);
251 if (!bf->skb)
252 return;
253 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
254 PCI_DMA_TODEVICE);
255 dev_kfree_skb(bf->skb);
256 bf->skb = NULL;
257}
258
259/* Queues setup */
260static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
261 int qtype, int subtype);
262static int ath5k_beaconq_setup(struct ath5k_hw *ah);
263static int ath5k_beaconq_config(struct ath5k_softc *sc);
264static void ath5k_txq_drainq(struct ath5k_softc *sc,
265 struct ath5k_txq *txq);
266static void ath5k_txq_cleanup(struct ath5k_softc *sc);
267static void ath5k_txq_release(struct ath5k_softc *sc);
268/* Rx handling */
269static int ath5k_rx_start(struct ath5k_softc *sc);
270static void ath5k_rx_stop(struct ath5k_softc *sc);
271static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
272 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900273 struct sk_buff *skb,
274 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275static void ath5k_tasklet_rx(unsigned long data);
276/* Tx handling */
277static void ath5k_tx_processq(struct ath5k_softc *sc,
278 struct ath5k_txq *txq);
279static void ath5k_tasklet_tx(unsigned long data);
280/* Beacon handling */
281static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200282 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200283static void ath5k_beacon_send(struct ath5k_softc *sc);
284static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900285static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286
287static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
288{
289 u64 tsf = ath5k_hw_get_tsf64(ah);
290
291 if ((tsf & 0x7fff) < rstamp)
292 tsf -= 0x8000;
293
294 return (tsf & ~0x7fff) | rstamp;
295}
296
297/* Interrupt handling */
298static int ath5k_init(struct ath5k_softc *sc);
299static int ath5k_stop_locked(struct ath5k_softc *sc);
300static int ath5k_stop_hw(struct ath5k_softc *sc);
301static irqreturn_t ath5k_intr(int irq, void *dev_id);
302static void ath5k_tasklet_reset(unsigned long data);
303
304static void ath5k_calibrate(unsigned long data);
305/* LED functions */
Bob Copeland3a078872008-06-25 22:35:28 -0400306static int ath5k_init_leds(struct ath5k_softc *sc);
307static void ath5k_led_enable(struct ath5k_softc *sc);
308static void ath5k_led_off(struct ath5k_softc *sc);
309static void ath5k_unregister_leds(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200310
311/*
312 * Module init/exit functions
313 */
314static int __init
315init_ath5k_pci(void)
316{
317 int ret;
318
319 ath5k_debug_init();
320
John W. Linville04a9e452008-02-01 16:03:45 -0500321 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200322 if (ret) {
323 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
324 return ret;
325 }
326
327 return 0;
328}
329
330static void __exit
331exit_ath5k_pci(void)
332{
John W. Linville04a9e452008-02-01 16:03:45 -0500333 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200334
335 ath5k_debug_finish();
336}
337
338module_init(init_ath5k_pci);
339module_exit(exit_ath5k_pci);
340
341
342/********************\
343* PCI Initialization *
344\********************/
345
346static const char *
347ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
348{
349 const char *name = "xxxxx";
350 unsigned int i;
351
352 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
353 if (srev_names[i].sr_type != type)
354 continue;
355 if ((val & 0xff) < srev_names[i + 1].sr_val) {
356 name = srev_names[i].sr_name;
357 break;
358 }
359 }
360
361 return name;
362}
363
364static int __devinit
365ath5k_pci_probe(struct pci_dev *pdev,
366 const struct pci_device_id *id)
367{
368 void __iomem *mem;
369 struct ath5k_softc *sc;
370 struct ieee80211_hw *hw;
371 int ret;
372 u8 csz;
373
374 ret = pci_enable_device(pdev);
375 if (ret) {
376 dev_err(&pdev->dev, "can't enable device\n");
377 goto err;
378 }
379
380 /* XXX 32-bit addressing only */
381 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
382 if (ret) {
383 dev_err(&pdev->dev, "32-bit DMA not available\n");
384 goto err_dis;
385 }
386
387 /*
388 * Cache line size is used to size and align various
389 * structures used to communicate with the hardware.
390 */
391 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
392 if (csz == 0) {
393 /*
394 * Linux 2.4.18 (at least) writes the cache line size
395 * register as a 16-bit wide register which is wrong.
396 * We must have this setup properly for rx buffer
397 * DMA to work so force a reasonable value here if it
398 * comes up zero.
399 */
400 csz = L1_CACHE_BYTES / sizeof(u32);
401 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
402 }
403 /*
404 * The default setting of latency timer yields poor results,
405 * set it to the value used by other systems. It may be worth
406 * tweaking this setting more.
407 */
408 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
409
410 /* Enable bus mastering */
411 pci_set_master(pdev);
412
413 /*
414 * Disable the RETRY_TIMEOUT register (0x41) to keep
415 * PCI Tx retries from interfering with C3 CPU state.
416 */
417 pci_write_config_byte(pdev, 0x41, 0);
418
419 ret = pci_request_region(pdev, 0, "ath5k");
420 if (ret) {
421 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
422 goto err_dis;
423 }
424
425 mem = pci_iomap(pdev, 0, 0);
426 if (!mem) {
427 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
428 ret = -EIO;
429 goto err_reg;
430 }
431
432 /*
433 * Allocate hw (mac80211 main struct)
434 * and hw->priv (driver private data)
435 */
436 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
437 if (hw == NULL) {
438 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
439 ret = -ENOMEM;
440 goto err_map;
441 }
442
443 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
444
445 /* Initialize driver private data */
446 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200447 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
448 IEEE80211_HW_SIGNAL_DBM |
449 IEEE80211_HW_NOISE_DBM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200450 hw->extra_tx_headroom = 2;
451 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200452 sc = hw->priv;
453 sc->hw = hw;
454 sc->pdev = pdev;
455
456 ath5k_debug_init_device(sc);
457
458 /*
459 * Mark the device as detached to avoid processing
460 * interrupts until setup is complete.
461 */
462 __set_bit(ATH_STAT_INVALID, sc->status);
463
464 sc->iobase = mem; /* So we can unmap it on detach */
465 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
466 sc->opmode = IEEE80211_IF_TYPE_STA;
467 mutex_init(&sc->lock);
468 spin_lock_init(&sc->rxbuflock);
469 spin_lock_init(&sc->txbuflock);
470
471 /* Set private data */
472 pci_set_drvdata(pdev, hw);
473
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200474 /* Setup interrupt handler */
475 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
476 if (ret) {
477 ATH5K_ERR(sc, "request_irq failed\n");
478 goto err_free;
479 }
480
481 /* Initialize device */
482 sc->ah = ath5k_hw_attach(sc, id->driver_data);
483 if (IS_ERR(sc->ah)) {
484 ret = PTR_ERR(sc->ah);
485 goto err_irq;
486 }
487
488 /* Finish private driver data initialization */
489 ret = ath5k_attach(pdev, hw);
490 if (ret)
491 goto err_ah;
492
493 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
494 ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
495 sc->ah->ah_mac_srev,
496 sc->ah->ah_phy_revision);
497
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500498 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200499 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500500 if (sc->ah->ah_radio_5ghz_revision &&
501 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200502 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500503 if (!test_bit(AR5K_MODE_11A,
504 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200505 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500506 ath5k_chip_name(AR5K_VERSION_RAD,
507 sc->ah->ah_radio_5ghz_revision),
508 sc->ah->ah_radio_5ghz_revision);
509 /* No 2GHz support (5110 and some
510 * 5Ghz only cards) -> report 5Ghz radio */
511 } else if (!test_bit(AR5K_MODE_11B,
512 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200513 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500514 ath5k_chip_name(AR5K_VERSION_RAD,
515 sc->ah->ah_radio_5ghz_revision),
516 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200517 /* Multiband radio */
518 } else {
519 ATH5K_INFO(sc, "RF%s multiband radio found"
520 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500521 ath5k_chip_name(AR5K_VERSION_RAD,
522 sc->ah->ah_radio_5ghz_revision),
523 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200524 }
525 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500526 /* Multi chip radio (RF5111 - RF2111) ->
527 * report both 2GHz/5GHz radios */
528 else if (sc->ah->ah_radio_5ghz_revision &&
529 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200530 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500531 ath5k_chip_name(AR5K_VERSION_RAD,
532 sc->ah->ah_radio_5ghz_revision),
533 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200534 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500535 ath5k_chip_name(AR5K_VERSION_RAD,
536 sc->ah->ah_radio_2ghz_revision),
537 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200538 }
539 }
540
541
542 /* ready to process interrupts */
543 __clear_bit(ATH_STAT_INVALID, sc->status);
544
545 return 0;
546err_ah:
547 ath5k_hw_detach(sc->ah);
548err_irq:
549 free_irq(pdev->irq, sc);
550err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200551 ieee80211_free_hw(hw);
552err_map:
553 pci_iounmap(pdev, mem);
554err_reg:
555 pci_release_region(pdev, 0);
556err_dis:
557 pci_disable_device(pdev);
558err:
559 return ret;
560}
561
562static void __devexit
563ath5k_pci_remove(struct pci_dev *pdev)
564{
565 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
566 struct ath5k_softc *sc = hw->priv;
567
568 ath5k_debug_finish_device(sc);
569 ath5k_detach(pdev, hw);
570 ath5k_hw_detach(sc->ah);
571 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200572 pci_iounmap(pdev, sc->iobase);
573 pci_release_region(pdev, 0);
574 pci_disable_device(pdev);
575 ieee80211_free_hw(hw);
576}
577
578#ifdef CONFIG_PM
579static int
580ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
581{
582 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
583 struct ath5k_softc *sc = hw->priv;
584
Bob Copeland3a078872008-06-25 22:35:28 -0400585 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200586
587 ath5k_stop_hw(sc);
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200588
589 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200590 pci_save_state(pdev);
591 pci_disable_device(pdev);
592 pci_set_power_state(pdev, PCI_D3hot);
593
594 return 0;
595}
596
597static int
598ath5k_pci_resume(struct pci_dev *pdev)
599{
600 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
601 struct ath5k_softc *sc = hw->priv;
John W. Linville247ae442008-01-21 15:36:05 -0500602 struct ath5k_hw *ah = sc->ah;
603 int i, err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200604
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200605 pci_restore_state(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200606
607 err = pci_enable_device(pdev);
608 if (err)
609 return err;
610
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200611 /*
612 * Suspend/Resume resets the PCI configuration space, so we have to
613 * re-disable the RETRY_TIMEOUT register (0x41) to keep
614 * PCI Tx retries from interfering with C3 CPU state
615 */
616 pci_write_config_byte(pdev, 0x41, 0);
617
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200618 err = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
619 if (err) {
620 ATH5K_ERR(sc, "request_irq failed\n");
Michael Karcher37465c82008-08-07 19:34:01 +0200621 goto err_no_irq;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200622 }
623
624 err = ath5k_init(sc);
625 if (err)
626 goto err_irq;
Bob Copeland3a078872008-06-25 22:35:28 -0400627 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200628
John W. Linville247ae442008-01-21 15:36:05 -0500629 /*
630 * Reset the key cache since some parts do not
631 * reset the contents on initial power up or resume.
632 *
633 * FIXME: This may need to be revisited when mac80211 becomes
634 * aware of suspend/resume.
635 */
636 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
637 ath5k_hw_reset_key(ah, i);
638
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639 return 0;
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200640err_irq:
641 free_irq(pdev->irq, sc);
Michael Karcher37465c82008-08-07 19:34:01 +0200642err_no_irq:
Jiri Slaby3e4242b2008-07-15 17:44:21 +0200643 pci_disable_device(pdev);
644 return err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200645}
646#endif /* CONFIG_PM */
647
648
649
650/***********************\
651* Driver Initialization *
652\***********************/
653
654static int
655ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
656{
657 struct ath5k_softc *sc = hw->priv;
658 struct ath5k_hw *ah = sc->ah;
659 u8 mac[ETH_ALEN];
660 unsigned int i;
661 int ret;
662
663 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
664
665 /*
666 * Check if the MAC has multi-rate retry support.
667 * We do this by trying to setup a fake extended
668 * descriptor. MAC's that don't have support will
669 * return false w/o doing anything. MAC's that do
670 * support it will return true w/o doing anything.
671 */
Jiri Slabyb9887632008-02-15 21:58:52 +0100672 ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
673 if (ret < 0)
674 goto err;
675 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200676 __set_bit(ATH_STAT_MRRETRY, sc->status);
677
678 /*
679 * Reset the key cache since some parts do not
680 * reset the contents on initial power up.
681 */
John W. Linvillec65638a2008-01-21 15:36:04 -0500682 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200683 ath5k_hw_reset_key(ah, i);
684
685 /*
686 * Collect the channel list. The 802.11 layer
687 * is resposible for filtering this list based
688 * on settings like the phy mode and regulatory
689 * domain restrictions.
690 */
691 ret = ath5k_getchannels(hw);
692 if (ret) {
693 ATH5K_ERR(sc, "can't get channels\n");
694 goto err;
695 }
696
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500697 /* Set *_rates so we can map hw rate index */
698 ath5k_set_total_hw_rates(sc);
699
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200700 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500701 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
702 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200703 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500704 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705
706 /*
707 * Allocate tx+rx descriptors and populate the lists.
708 */
709 ret = ath5k_desc_alloc(sc, pdev);
710 if (ret) {
711 ATH5K_ERR(sc, "can't allocate descriptors\n");
712 goto err;
713 }
714
715 /*
716 * Allocate hardware transmit queues: one queue for
717 * beacon frames and one data queue for each QoS
718 * priority. Note that hw functions handle reseting
719 * these queues at the needed time.
720 */
721 ret = ath5k_beaconq_setup(ah);
722 if (ret < 0) {
723 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
724 goto err_desc;
725 }
726 sc->bhalq = ret;
727
728 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
729 if (IS_ERR(sc->txq)) {
730 ATH5K_ERR(sc, "can't setup xmit queue\n");
731 ret = PTR_ERR(sc->txq);
732 goto err_bhal;
733 }
734
735 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
736 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
737 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
738 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739
740 ath5k_hw_get_lladdr(ah, mac);
741 SET_IEEE80211_PERM_ADDR(hw, mac);
742 /* All MAC address bits matter for ACKs */
743 memset(sc->bssidmask, 0xff, ETH_ALEN);
744 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
745
746 ret = ieee80211_register_hw(hw);
747 if (ret) {
748 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
749 goto err_queues;
750 }
751
Bob Copeland3a078872008-06-25 22:35:28 -0400752 ath5k_init_leds(sc);
753
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754 return 0;
755err_queues:
756 ath5k_txq_release(sc);
757err_bhal:
758 ath5k_hw_release_tx_queue(ah, sc->bhalq);
759err_desc:
760 ath5k_desc_free(sc, pdev);
761err:
762 return ret;
763}
764
765static void
766ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
767{
768 struct ath5k_softc *sc = hw->priv;
769
770 /*
771 * NB: the order of these is important:
772 * o call the 802.11 layer before detaching ath5k_hw to
773 * insure callbacks into the driver to delete global
774 * key cache entries can be handled
775 * o reclaim the tx queue data structures after calling
776 * the 802.11 layer as we'll get called back to reclaim
777 * node state and potentially want to use them
778 * o to cleanup the tx queues the hal is called, so detach
779 * it last
780 * XXX: ??? detach ath5k_hw ???
781 * Other than that, it's straightforward...
782 */
783 ieee80211_unregister_hw(hw);
784 ath5k_desc_free(sc, pdev);
785 ath5k_txq_release(sc);
786 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400787 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200788
789 /*
790 * NB: can't reclaim these until after ieee80211_ifdetach
791 * returns because we'll get called back to reclaim node
792 * state and potentially want to use them.
793 */
794}
795
796
797
798
799/********************\
800* Channel/mode setup *
801\********************/
802
803/*
804 * Convert IEEE channel number to MHz frequency.
805 */
806static inline short
807ath5k_ieee2mhz(short chan)
808{
809 if (chan <= 14 || chan >= 27)
810 return ieee80211chan2mhz(chan);
811 else
812 return 2212 + chan * 20;
813}
814
815static unsigned int
816ath5k_copy_rates(struct ieee80211_rate *rates,
817 const struct ath5k_rate_table *rt,
818 unsigned int max)
819{
820 unsigned int i, count;
821
822 if (rt == NULL)
823 return 0;
824
825 for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500826 rates[count].bitrate = rt->rates[i].rate_kbps / 100;
827 rates[count].hw_value = rt->rates[i].rate_code;
828 rates[count].flags = rt->rates[i].modulation;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200829 count++;
830 max--;
831 }
832
833 return count;
834}
835
836static unsigned int
837ath5k_copy_channels(struct ath5k_hw *ah,
838 struct ieee80211_channel *channels,
839 unsigned int mode,
840 unsigned int max)
841{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500842 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200843
844 if (!test_bit(mode, ah->ah_modes))
845 return 0;
846
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200847 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500848 case AR5K_MODE_11A:
849 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200850 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500851 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200852 chfreq = CHANNEL_5GHZ;
853 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500854 case AR5K_MODE_11B:
855 case AR5K_MODE_11G:
856 case AR5K_MODE_11G_TURBO:
857 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200858 chfreq = CHANNEL_2GHZ;
859 break;
860 default:
861 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
862 return 0;
863 }
864
865 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500866 ch = i + 1 ;
867 freq = ath5k_ieee2mhz(ch);
868
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200869 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500870 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871 continue;
872
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500873 /* Write channel info and increment counter */
874 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500875 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
876 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500877 switch (mode) {
878 case AR5K_MODE_11A:
879 case AR5K_MODE_11G:
880 channels[count].hw_value = chfreq | CHANNEL_OFDM;
881 break;
882 case AR5K_MODE_11A_TURBO:
883 case AR5K_MODE_11G_TURBO:
884 channels[count].hw_value = chfreq |
885 CHANNEL_OFDM | CHANNEL_TURBO;
886 break;
887 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500888 channels[count].hw_value = CHANNEL_B;
889 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200890
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200891 count++;
892 max--;
893 }
894
895 return count;
896}
897
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200898static int
899ath5k_getchannels(struct ieee80211_hw *hw)
900{
901 struct ath5k_softc *sc = hw->priv;
902 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500903 struct ieee80211_supported_band *sbands = sc->sbands;
904 const struct ath5k_rate_table *hw_rates;
905 unsigned int max_r, max_c, count_r, count_c;
906 int mode2g = AR5K_MODE_11G;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200907
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500908 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200909
910 max_r = ARRAY_SIZE(sc->rates);
911 max_c = ARRAY_SIZE(sc->channels);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500912 count_r = count_c = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200913
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500914 /* 2GHz band */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500915 if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500916 mode2g = AR5K_MODE_11B;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500917 if (!test_bit(AR5K_MODE_11B,
918 sc->ah->ah_capabilities.cap_mode))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500919 mode2g = -1;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200920 }
921
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500922 if (mode2g > 0) {
923 struct ieee80211_supported_band *sband =
924 &sbands[IEEE80211_BAND_2GHZ];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200925
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500926 sband->bitrates = sc->rates;
927 sband->channels = sc->channels;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200928
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500929 sband->band = IEEE80211_BAND_2GHZ;
930 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
931 mode2g, max_c);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200932
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500933 hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
934 sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500935 hw_rates, max_r);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500936
937 count_c = sband->n_channels;
938 count_r = sband->n_bitrates;
939
940 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
941
942 max_r -= count_r;
943 max_c -= count_c;
944
945 }
946
947 /* 5GHz band */
948
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500949 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
950 struct ieee80211_supported_band *sband =
951 &sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500952
953 sband->bitrates = &sc->rates[count_r];
954 sband->channels = &sc->channels[count_c];
955
956 sband->band = IEEE80211_BAND_5GHZ;
957 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
958 AR5K_MODE_11A, max_c);
959
960 hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
961 sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500962 hw_rates, max_r);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500963
964 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
965 }
966
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500967 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500968
969 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200970}
971
972/*
973 * Set/change channels. If the channel is really being changed,
974 * it's done by reseting the chip. To accomplish this we must
975 * first cleanup any pending DMA, then restart stuff after a la
976 * ath5k_init.
977 */
978static int
979ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
980{
981 struct ath5k_hw *ah = sc->ah;
982 int ret;
983
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500984 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
985 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200986
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500987 if (chan->center_freq != sc->curchan->center_freq ||
988 chan->hw_value != sc->curchan->hw_value) {
989
990 sc->curchan = chan;
991 sc->curband = &sc->sbands[chan->band];
992
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200993 /*
994 * To switch channels clear any pending DMA operations;
995 * wait long enough for the RX fifo to drain, reset the
996 * hardware at the new frequency, and then re-enable
997 * the relevant bits of the h/w.
998 */
999 ath5k_hw_set_intr(ah, 0); /* disable interrupts */
1000 ath5k_txq_cleanup(sc); /* clear pending tx frames */
1001 ath5k_rx_stop(sc); /* turn off frame recv */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001002 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001003 if (ret) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001004 ATH5K_ERR(sc, "%s: unable to reset channel "
1005 "(%u Mhz)\n", __func__, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001006 return ret;
1007 }
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001008
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001009 ath5k_hw_set_txpower_limit(sc->ah, 0);
1010
1011 /*
1012 * Re-enable rx framework.
1013 */
1014 ret = ath5k_rx_start(sc);
1015 if (ret) {
1016 ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
1017 __func__);
1018 return ret;
1019 }
1020
1021 /*
1022 * Change channels and update the h/w rate map
1023 * if we're switching; e.g. 11a to 11b/g.
1024 *
1025 * XXX needed?
1026 */
1027/* ath5k_chan_change(sc, chan); */
1028
1029 ath5k_beacon_config(sc);
1030 /*
1031 * Re-enable interrupts.
1032 */
1033 ath5k_hw_set_intr(ah, sc->imask);
1034 }
1035
1036 return 0;
1037}
1038
1039static void
1040ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1041{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001042 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001043
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001044 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001045 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1046 } else {
1047 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1048 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001049}
1050
1051static void
1052ath5k_mode_setup(struct ath5k_softc *sc)
1053{
1054 struct ath5k_hw *ah = sc->ah;
1055 u32 rfilt;
1056
1057 /* configure rx filter */
1058 rfilt = sc->filter_flags;
1059 ath5k_hw_set_rx_filter(ah, rfilt);
1060
1061 if (ath5k_hw_hasbssidmask(ah))
1062 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1063
1064 /* configure operational mode */
1065 ath5k_hw_set_opmode(ah);
1066
1067 ath5k_hw_set_mcast_filter(ah, 0, 0);
1068 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1069}
1070
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001071/*
1072 * Match the hw provided rate index (through descriptors)
1073 * to an index for sc->curband->bitrates, so it can be used
1074 * by the stack.
1075 *
1076 * This one is a little bit tricky but i think i'm right
1077 * about this...
1078 *
1079 * We have 4 rate tables in the following order:
1080 * XR (4 rates)
1081 * 802.11a (8 rates)
1082 * 802.11b (4 rates)
1083 * 802.11g (12 rates)
1084 * that make the hw rate table.
1085 *
1086 * Lets take a 5211 for example that supports a and b modes only.
1087 * First comes the 802.11a table and then 802.11b (total 12 rates).
1088 * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
1089 * if it returns 2 it points to the second 802.11a rate etc.
1090 *
1091 * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
1092 * First comes the XR table, then 802.11a, 802.11b and 802.11g.
1093 * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
1094 */
1095static void
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001096ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001097
1098 struct ath5k_hw *ah = sc->ah;
1099
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001100 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001101 sc->a_rates = 8;
1102
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001103 if (test_bit(AR5K_MODE_11B, ah->ah_modes))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001104 sc->b_rates = 4;
1105
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001106 if (test_bit(AR5K_MODE_11G, ah->ah_modes))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001107 sc->g_rates = 12;
1108
1109 /* XXX: Need to see what what happens when
1110 xr disable bits in eeprom are set */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001111 if (ah->ah_version >= AR5K_AR5212)
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001112 sc->xr_rates = 4;
1113
1114}
1115
1116static inline int
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001117ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001118
1119 int mac80211_rix;
1120
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001121 if(sc->curband->band == IEEE80211_BAND_2GHZ) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001122 /* We setup a g ratetable for both b/g modes */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001123 mac80211_rix =
1124 hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001125 } else {
1126 mac80211_rix = hw_rix - sc->xr_rates;
1127 }
1128
1129 /* Something went wrong, fallback to basic rate for this band */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001130 if ((mac80211_rix >= sc->curband->n_bitrates) ||
1131 (mac80211_rix <= 0 ))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001132 mac80211_rix = 1;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001133
1134 return mac80211_rix;
1135}
1136
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001137
1138
1139
1140/***************\
1141* Buffers setup *
1142\***************/
1143
1144static int
1145ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1146{
1147 struct ath5k_hw *ah = sc->ah;
1148 struct sk_buff *skb = bf->skb;
1149 struct ath5k_desc *ds;
1150
1151 if (likely(skb == NULL)) {
1152 unsigned int off;
1153
1154 /*
1155 * Allocate buffer with headroom_needed space for the
1156 * fake physical layer header at the start.
1157 */
1158 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1159 if (unlikely(skb == NULL)) {
1160 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1161 sc->rxbufsize + sc->cachelsz - 1);
1162 return -ENOMEM;
1163 }
1164 /*
1165 * Cache-line-align. This is important (for the
1166 * 5210 at least) as not doing so causes bogus data
1167 * in rx'd frames.
1168 */
1169 off = ((unsigned long)skb->data) % sc->cachelsz;
1170 if (off != 0)
1171 skb_reserve(skb, sc->cachelsz - off);
1172
1173 bf->skb = skb;
1174 bf->skbaddr = pci_map_single(sc->pdev,
1175 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001176 if (unlikely(pci_dma_mapping_error(sc->pdev, bf->skbaddr))) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001177 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1178 dev_kfree_skb(skb);
1179 bf->skb = NULL;
1180 return -ENOMEM;
1181 }
1182 }
1183
1184 /*
1185 * Setup descriptors. For receive we always terminate
1186 * the descriptor list with a self-linked entry so we'll
1187 * not get overrun under high load (as can happen with a
1188 * 5212 when ANI processing enables PHY error frames).
1189 *
1190 * To insure the last descriptor is self-linked we create
1191 * each descriptor as self-linked and add it to the end. As
1192 * each additional descriptor is added the previous self-linked
1193 * entry is ``fixed'' naturally. This should be safe even
1194 * if DMA is happening. When processing RX interrupts we
1195 * never remove/process the last, self-linked, entry on the
1196 * descriptor list. This insures the hardware always has
1197 * someplace to write a new frame.
1198 */
1199 ds = bf->desc;
1200 ds->ds_link = bf->daddr; /* link to self */
1201 ds->ds_data = bf->skbaddr;
1202 ath5k_hw_setup_rx_desc(ah, ds,
1203 skb_tailroom(skb), /* buffer size */
1204 0);
1205
1206 if (sc->rxlink != NULL)
1207 *sc->rxlink = bf->daddr;
1208 sc->rxlink = &ds->ds_link;
1209 return 0;
1210}
1211
1212static int
Johannes Berge039fa42008-05-15 12:55:29 +02001213ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001214{
1215 struct ath5k_hw *ah = sc->ah;
1216 struct ath5k_txq *txq = sc->txq;
1217 struct ath5k_desc *ds = bf->desc;
1218 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001219 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001220 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
1221 int ret;
1222
1223 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001224
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001225 /* XXX endianness */
1226 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1227 PCI_DMA_TODEVICE);
1228
Johannes Berge039fa42008-05-15 12:55:29 +02001229 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001230 flags |= AR5K_TXDESC_NOACK;
1231
Bruno Randolf281c56d2008-02-05 18:44:55 +09001232 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001233
Johannes Bergd0f09802008-07-29 11:32:07 +02001234 if (info->control.hw_key) {
Johannes Berge039fa42008-05-15 12:55:29 +02001235 keyidx = info->control.hw_key->hw_key_idx;
1236 pktlen += info->control.icv_len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001237 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001238 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1239 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001240 (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001241 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
1242 info->control.retry_limit, keyidx, 0, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001243 if (ret)
1244 goto err_unmap;
1245
1246 ds->ds_link = 0;
1247 ds->ds_data = bf->skbaddr;
1248
1249 spin_lock_bh(&txq->lock);
1250 list_add_tail(&bf->list, &txq->q);
Johannes Berg57ffc582008-04-29 17:18:59 +02001251 sc->tx_stats[txq->qnum].len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001252 if (txq->link == NULL) /* is this first packet? */
1253 ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
1254 else /* no, so only link it */
1255 *txq->link = bf->daddr;
1256
1257 txq->link = &ds->ds_link;
1258 ath5k_hw_tx_start(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001259 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001260 spin_unlock_bh(&txq->lock);
1261
1262 return 0;
1263err_unmap:
1264 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1265 return ret;
1266}
1267
1268/*******************\
1269* Descriptors setup *
1270\*******************/
1271
1272static int
1273ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1274{
1275 struct ath5k_desc *ds;
1276 struct ath5k_buf *bf;
1277 dma_addr_t da;
1278 unsigned int i;
1279 int ret;
1280
1281 /* allocate descriptors */
1282 sc->desc_len = sizeof(struct ath5k_desc) *
1283 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1284 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1285 if (sc->desc == NULL) {
1286 ATH5K_ERR(sc, "can't allocate descriptors\n");
1287 ret = -ENOMEM;
1288 goto err;
1289 }
1290 ds = sc->desc;
1291 da = sc->desc_daddr;
1292 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1293 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1294
1295 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1296 sizeof(struct ath5k_buf), GFP_KERNEL);
1297 if (bf == NULL) {
1298 ATH5K_ERR(sc, "can't allocate bufptr\n");
1299 ret = -ENOMEM;
1300 goto err_free;
1301 }
1302 sc->bufptr = bf;
1303
1304 INIT_LIST_HEAD(&sc->rxbuf);
1305 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1306 bf->desc = ds;
1307 bf->daddr = da;
1308 list_add_tail(&bf->list, &sc->rxbuf);
1309 }
1310
1311 INIT_LIST_HEAD(&sc->txbuf);
1312 sc->txbuf_len = ATH_TXBUF;
1313 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1314 da += sizeof(*ds)) {
1315 bf->desc = ds;
1316 bf->daddr = da;
1317 list_add_tail(&bf->list, &sc->txbuf);
1318 }
1319
1320 /* beacon buffer */
1321 bf->desc = ds;
1322 bf->daddr = da;
1323 sc->bbuf = bf;
1324
1325 return 0;
1326err_free:
1327 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1328err:
1329 sc->desc = NULL;
1330 return ret;
1331}
1332
1333static void
1334ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1335{
1336 struct ath5k_buf *bf;
1337
1338 ath5k_txbuf_free(sc, sc->bbuf);
1339 list_for_each_entry(bf, &sc->txbuf, list)
1340 ath5k_txbuf_free(sc, bf);
1341 list_for_each_entry(bf, &sc->rxbuf, list)
1342 ath5k_txbuf_free(sc, bf);
1343
1344 /* Free memory associated with all descriptors */
1345 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1346
1347 kfree(sc->bufptr);
1348 sc->bufptr = NULL;
1349}
1350
1351
1352
1353
1354
1355/**************\
1356* Queues setup *
1357\**************/
1358
1359static struct ath5k_txq *
1360ath5k_txq_setup(struct ath5k_softc *sc,
1361 int qtype, int subtype)
1362{
1363 struct ath5k_hw *ah = sc->ah;
1364 struct ath5k_txq *txq;
1365 struct ath5k_txq_info qi = {
1366 .tqi_subtype = subtype,
1367 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1368 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1369 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1370 };
1371 int qnum;
1372
1373 /*
1374 * Enable interrupts only for EOL and DESC conditions.
1375 * We mark tx descriptors to receive a DESC interrupt
1376 * when a tx queue gets deep; otherwise waiting for the
1377 * EOL to reap descriptors. Note that this is done to
1378 * reduce interrupt load and this only defers reaping
1379 * descriptors, never transmitting frames. Aside from
1380 * reducing interrupts this also permits more concurrency.
1381 * The only potential downside is if the tx queue backs
1382 * up in which case the top half of the kernel may backup
1383 * due to a lack of tx descriptors.
1384 */
1385 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1386 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1387 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1388 if (qnum < 0) {
1389 /*
1390 * NB: don't print a message, this happens
1391 * normally on parts with too few tx queues
1392 */
1393 return ERR_PTR(qnum);
1394 }
1395 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1396 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1397 qnum, ARRAY_SIZE(sc->txqs));
1398 ath5k_hw_release_tx_queue(ah, qnum);
1399 return ERR_PTR(-EINVAL);
1400 }
1401 txq = &sc->txqs[qnum];
1402 if (!txq->setup) {
1403 txq->qnum = qnum;
1404 txq->link = NULL;
1405 INIT_LIST_HEAD(&txq->q);
1406 spin_lock_init(&txq->lock);
1407 txq->setup = true;
1408 }
1409 return &sc->txqs[qnum];
1410}
1411
1412static int
1413ath5k_beaconq_setup(struct ath5k_hw *ah)
1414{
1415 struct ath5k_txq_info qi = {
1416 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1417 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1418 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1419 /* NB: for dynamic turbo, don't enable any other interrupts */
1420 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1421 };
1422
1423 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1424}
1425
1426static int
1427ath5k_beaconq_config(struct ath5k_softc *sc)
1428{
1429 struct ath5k_hw *ah = sc->ah;
1430 struct ath5k_txq_info qi;
1431 int ret;
1432
1433 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1434 if (ret)
1435 return ret;
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001436 if (sc->opmode == IEEE80211_IF_TYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001437 /*
1438 * Always burst out beacon and CAB traffic
1439 * (aifs = cwmin = cwmax = 0)
1440 */
1441 qi.tqi_aifs = 0;
1442 qi.tqi_cw_min = 0;
1443 qi.tqi_cw_max = 0;
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001444 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
1445 /*
1446 * Adhoc mode; backoff between 0 and (2 * cw_min).
1447 */
1448 qi.tqi_aifs = 0;
1449 qi.tqi_cw_min = 0;
1450 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001451 }
1452
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001453 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1454 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1455 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1456
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001457 ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
1458 if (ret) {
1459 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1460 "hardware queue!\n", __func__);
1461 return ret;
1462 }
1463
1464 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1465}
1466
1467static void
1468ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1469{
1470 struct ath5k_buf *bf, *bf0;
1471
1472 /*
1473 * NB: this assumes output has been stopped and
1474 * we do not need to block ath5k_tx_tasklet
1475 */
1476 spin_lock_bh(&txq->lock);
1477 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001478 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001479
1480 ath5k_txbuf_free(sc, bf);
1481
1482 spin_lock_bh(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001483 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001484 list_move_tail(&bf->list, &sc->txbuf);
1485 sc->txbuf_len++;
1486 spin_unlock_bh(&sc->txbuflock);
1487 }
1488 txq->link = NULL;
1489 spin_unlock_bh(&txq->lock);
1490}
1491
1492/*
1493 * Drain the transmit queues and reclaim resources.
1494 */
1495static void
1496ath5k_txq_cleanup(struct ath5k_softc *sc)
1497{
1498 struct ath5k_hw *ah = sc->ah;
1499 unsigned int i;
1500
1501 /* XXX return value */
1502 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1503 /* don't touch the hardware if marked invalid */
1504 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1505 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
1506 ath5k_hw_get_tx_buf(ah, sc->bhalq));
1507 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1508 if (sc->txqs[i].setup) {
1509 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1510 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1511 "link %p\n",
1512 sc->txqs[i].qnum,
1513 ath5k_hw_get_tx_buf(ah,
1514 sc->txqs[i].qnum),
1515 sc->txqs[i].link);
1516 }
1517 }
Johannes Berg36d68252008-05-15 12:55:26 +02001518 ieee80211_wake_queues(sc->hw); /* XXX move to callers */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001519
1520 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1521 if (sc->txqs[i].setup)
1522 ath5k_txq_drainq(sc, &sc->txqs[i]);
1523}
1524
1525static void
1526ath5k_txq_release(struct ath5k_softc *sc)
1527{
1528 struct ath5k_txq *txq = sc->txqs;
1529 unsigned int i;
1530
1531 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1532 if (txq->setup) {
1533 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1534 txq->setup = false;
1535 }
1536}
1537
1538
1539
1540
1541/*************\
1542* RX Handling *
1543\*************/
1544
1545/*
1546 * Enable the receive h/w following a reset.
1547 */
1548static int
1549ath5k_rx_start(struct ath5k_softc *sc)
1550{
1551 struct ath5k_hw *ah = sc->ah;
1552 struct ath5k_buf *bf;
1553 int ret;
1554
1555 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1556
1557 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1558 sc->cachelsz, sc->rxbufsize);
1559
1560 sc->rxlink = NULL;
1561
1562 spin_lock_bh(&sc->rxbuflock);
1563 list_for_each_entry(bf, &sc->rxbuf, list) {
1564 ret = ath5k_rxbuf_setup(sc, bf);
1565 if (ret != 0) {
1566 spin_unlock_bh(&sc->rxbuflock);
1567 goto err;
1568 }
1569 }
1570 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1571 spin_unlock_bh(&sc->rxbuflock);
1572
1573 ath5k_hw_put_rx_buf(ah, bf->daddr);
1574 ath5k_hw_start_rx(ah); /* enable recv descriptors */
1575 ath5k_mode_setup(sc); /* set filters, etc. */
1576 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1577
1578 return 0;
1579err:
1580 return ret;
1581}
1582
1583/*
1584 * Disable the receive h/w in preparation for a reset.
1585 */
1586static void
1587ath5k_rx_stop(struct ath5k_softc *sc)
1588{
1589 struct ath5k_hw *ah = sc->ah;
1590
1591 ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
1592 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1593 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001594
1595 ath5k_debug_printrxbuffs(sc, ah);
1596
1597 sc->rxlink = NULL; /* just in case */
1598}
1599
1600static unsigned int
1601ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001602 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001603{
1604 struct ieee80211_hdr *hdr = (void *)skb->data;
1605 unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
1606
Bruno Randolfb47f4072008-03-05 18:35:45 +09001607 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1608 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001609 return RX_FLAG_DECRYPTED;
1610
1611 /* Apparently when a default key is used to decrypt the packet
1612 the hw does not set the index used to decrypt. In such cases
1613 get the index from the packet. */
Harvey Harrison24b56e72008-06-14 23:33:38 -07001614 if (ieee80211_has_protected(hdr->frame_control) &&
1615 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1616 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001617 keyix = skb->data[hlen + 3] >> 6;
1618
1619 if (test_bit(keyix, sc->keymap))
1620 return RX_FLAG_DECRYPTED;
1621 }
1622
1623 return 0;
1624}
1625
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001626
1627static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001628ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1629 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001630{
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001631 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001632 u32 hw_tu;
1633 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1634
Harvey Harrison24b56e72008-06-14 23:33:38 -07001635 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001636 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001637 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1638 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001639 * Received an IBSS beacon with the same BSSID. Hardware *must*
1640 * have updated the local TSF. We have to work around various
1641 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001642 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001643 tsf = ath5k_hw_get_tsf64(sc->ah);
1644 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1645 hw_tu = TSF_TO_TU(tsf);
1646
1647 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1648 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001649 (unsigned long long)bc_tstamp,
1650 (unsigned long long)rxs->mactime,
1651 (unsigned long long)(rxs->mactime - bc_tstamp),
1652 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001653
1654 /*
1655 * Sometimes the HW will give us a wrong tstamp in the rx
1656 * status, causing the timestamp extension to go wrong.
1657 * (This seems to happen especially with beacon frames bigger
1658 * than 78 byte (incl. FCS))
1659 * But we know that the receive timestamp must be later than the
1660 * timestamp of the beacon since HW must have synced to that.
1661 *
1662 * NOTE: here we assume mactime to be after the frame was
1663 * received, not like mac80211 which defines it at the start.
1664 */
1665 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001666 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001667 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001668 (unsigned long long)rxs->mactime,
1669 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001670 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001671 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001672
1673 /*
1674 * Local TSF might have moved higher than our beacon timers,
1675 * in that case we have to update them to continue sending
1676 * beacons. This also takes care of synchronizing beacon sending
1677 * times with other stations.
1678 */
1679 if (hw_tu >= sc->nexttbtt)
1680 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001681 }
1682}
1683
1684
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001685static void
1686ath5k_tasklet_rx(unsigned long data)
1687{
1688 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001689 struct ath5k_rx_status rs = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001690 struct sk_buff *skb;
1691 struct ath5k_softc *sc = (void *)data;
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001692 struct ath5k_buf *bf, *bf_last;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694 int ret;
1695 int hdrlen;
1696 int pad;
1697
1698 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001699 if (list_empty(&sc->rxbuf)) {
1700 ATH5K_WARN(sc, "empty rx buf pool\n");
1701 goto unlock;
1702 }
1703 bf_last = list_entry(sc->rxbuf.prev, struct ath5k_buf, list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001704 do {
Bob Copelandd6894b52008-05-12 21:16:44 -04001705 rxs.flag = 0;
1706
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001707 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1708 BUG_ON(bf->skb == NULL);
1709 skb = bf->skb;
1710 ds = bf->desc;
1711
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001712 /*
1713 * last buffer must not be freed to ensure proper hardware
1714 * function. When the hardware finishes also a packet next to
1715 * it, we are sure, it doesn't use it anymore and we can go on.
1716 */
1717 if (bf_last == bf)
1718 bf->flags |= 1;
1719 if (bf->flags) {
1720 struct ath5k_buf *bf_next = list_entry(bf->list.next,
1721 struct ath5k_buf, list);
1722 ret = sc->ah->ah_proc_rx_desc(sc->ah, bf_next->desc,
1723 &rs);
1724 if (ret)
1725 break;
1726 bf->flags &= ~1;
1727 /* skip the overwritten one (even status is martian) */
1728 goto next;
1729 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001730
Bruno Randolfb47f4072008-03-05 18:35:45 +09001731 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001732 if (unlikely(ret == -EINPROGRESS))
1733 break;
1734 else if (unlikely(ret)) {
1735 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001736 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001737 return;
1738 }
1739
Bruno Randolfb47f4072008-03-05 18:35:45 +09001740 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001741 ATH5K_WARN(sc, "unsupported jumbo\n");
1742 goto next;
1743 }
1744
Bruno Randolfb47f4072008-03-05 18:35:45 +09001745 if (unlikely(rs.rs_status)) {
1746 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001747 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001748 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001749 /*
1750 * Decrypt error. If the error occurred
1751 * because there was no hardware key, then
1752 * let the frame through so the upper layers
1753 * can process it. This is necessary for 5210
1754 * parts which have no way to setup a ``clear''
1755 * key cache entry.
1756 *
1757 * XXX do key cache faulting
1758 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001759 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1760 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001761 goto accept;
1762 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001763 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001764 rxs.flag |= RX_FLAG_MMIC_ERROR;
1765 goto accept;
1766 }
1767
1768 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001769 if ((rs.rs_status &
1770 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001771 sc->opmode != IEEE80211_IF_TYPE_MNTR)
1772 goto next;
1773 }
1774accept:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001775 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1776 PCI_DMA_FROMDEVICE);
1777 bf->skb = NULL;
1778
Bruno Randolfb47f4072008-03-05 18:35:45 +09001779 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001780
1781 /*
1782 * the hardware adds a padding to 4 byte boundaries between
1783 * the header and the payload data if the header length is
1784 * not multiples of 4 - remove it
1785 */
1786 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1787 if (hdrlen & 3) {
1788 pad = hdrlen % 4;
1789 memmove(skb->data + pad, skb->data, hdrlen);
1790 skb_pull(skb, pad);
1791 }
1792
Bruno Randolfc0e18992008-01-21 11:09:46 +09001793 /*
1794 * always extend the mac timestamp, since this information is
1795 * also needed for proper IBSS merging.
1796 *
1797 * XXX: it might be too late to do it here, since rs_tstamp is
1798 * 15bit only. that means TSF extension has to be done within
1799 * 32768usec (about 32ms). it might be necessary to move this to
1800 * the interrupt handler, like it is done in madwifi.
Bruno Randolfe14296c2008-03-05 18:36:05 +09001801 *
1802 * Unfortunately we don't know when the hardware takes the rx
1803 * timestamp (beginning of phy frame, data frame, end of rx?).
1804 * The only thing we know is that it is hardware specific...
1805 * On AR5213 it seems the rx timestamp is at the end of the
1806 * frame, but i'm not sure.
1807 *
1808 * NOTE: mac80211 defines mactime at the beginning of the first
1809 * data symbol. Since we don't have any time references it's
1810 * impossible to comply to that. This affects IBSS merge only
1811 * right now, so it's not too bad...
Bruno Randolfc0e18992008-01-21 11:09:46 +09001812 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001813 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001814 rxs.flag |= RX_FLAG_TSFT;
1815
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001816 rxs.freq = sc->curchan->center_freq;
1817 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001818
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001819 rxs.noise = sc->ah->ah_noise_floor;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001820 rxs.signal = rxs.noise + rs.rs_rssi;
1821 rxs.qual = rs.rs_rssi * 100 / 64;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001822
Bruno Randolfb47f4072008-03-05 18:35:45 +09001823 rxs.antenna = rs.rs_antenna;
1824 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1825 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826
1827 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1828
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001829 /* check beacons in IBSS mode */
1830 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001831 ath5k_check_ibss_tsf(sc, skb, &rxs);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001832
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001833 __ieee80211_rx(sc->hw, skb, &rxs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001834next:
1835 list_move_tail(&bf->list, &sc->rxbuf);
1836 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001837unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838 spin_unlock(&sc->rxbuflock);
1839}
1840
1841
1842
1843
1844/*************\
1845* TX Handling *
1846\*************/
1847
1848static void
1849ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1850{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001851 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001852 struct ath5k_buf *bf, *bf0;
1853 struct ath5k_desc *ds;
1854 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02001855 struct ieee80211_tx_info *info;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001856 int ret;
1857
1858 spin_lock(&txq->lock);
1859 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1860 ds = bf->desc;
1861
Bruno Randolfb47f4072008-03-05 18:35:45 +09001862 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863 if (unlikely(ret == -EINPROGRESS))
1864 break;
1865 else if (unlikely(ret)) {
1866 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1867 ret, txq->qnum);
1868 break;
1869 }
1870
1871 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001872 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001873 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02001874
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001875 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1876 PCI_DMA_TODEVICE);
1877
Johannes Berge039fa42008-05-15 12:55:29 +02001878 info->status.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001879 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001880 sc->ll_stats.dot11ACKFailureCount++;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001881 if (ts.ts_status & AR5K_TXERR_XRETRY)
Johannes Berge039fa42008-05-15 12:55:29 +02001882 info->status.excessive_retries = 1;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001883 else if (ts.ts_status & AR5K_TXERR_FILT)
Johannes Berge039fa42008-05-15 12:55:29 +02001884 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001885 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02001886 info->flags |= IEEE80211_TX_STAT_ACK;
1887 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001888 }
1889
Johannes Berge039fa42008-05-15 12:55:29 +02001890 ieee80211_tx_status(sc->hw, skb);
Johannes Berg57ffc582008-04-29 17:18:59 +02001891 sc->tx_stats[txq->qnum].count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001892
1893 spin_lock(&sc->txbuflock);
Johannes Berg57ffc582008-04-29 17:18:59 +02001894 sc->tx_stats[txq->qnum].len--;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001895 list_move_tail(&bf->list, &sc->txbuf);
1896 sc->txbuf_len++;
1897 spin_unlock(&sc->txbuflock);
1898 }
1899 if (likely(list_empty(&txq->q)))
1900 txq->link = NULL;
1901 spin_unlock(&txq->lock);
1902 if (sc->txbuf_len > ATH_TXBUF / 5)
1903 ieee80211_wake_queues(sc->hw);
1904}
1905
1906static void
1907ath5k_tasklet_tx(unsigned long data)
1908{
1909 struct ath5k_softc *sc = (void *)data;
1910
1911 ath5k_tx_processq(sc, sc->txq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001912}
1913
1914
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001915/*****************\
1916* Beacon handling *
1917\*****************/
1918
1919/*
1920 * Setup the beacon frame for transmit.
1921 */
1922static int
Johannes Berge039fa42008-05-15 12:55:29 +02001923ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001924{
1925 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001926 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001927 struct ath5k_hw *ah = sc->ah;
1928 struct ath5k_desc *ds;
1929 int ret, antenna = 0;
1930 u32 flags;
1931
1932 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1933 PCI_DMA_TODEVICE);
1934 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1935 "skbaddr %llx\n", skb, skb->data, skb->len,
1936 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001937 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001938 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1939 return -EIO;
1940 }
1941
1942 ds = bf->desc;
1943
1944 flags = AR5K_TXDESC_NOACK;
1945 if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
1946 ds->ds_link = bf->daddr; /* self-linked */
1947 flags |= AR5K_TXDESC_VEOL;
1948 /*
1949 * Let hardware handle antenna switching if txantenna is not set
1950 */
1951 } else {
1952 ds->ds_link = 0;
1953 /*
1954 * Switch antenna every 4 beacons if txantenna is not set
1955 * XXX assumes two antennas
1956 */
1957 if (antenna == 0)
1958 antenna = sc->bsent & 4 ? 2 : 1;
1959 }
1960
1961 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001962 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001963 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001964 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001965 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001966 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001967 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001968 if (ret)
1969 goto err_unmap;
1970
1971 return 0;
1972err_unmap:
1973 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1974 return ret;
1975}
1976
1977/*
1978 * Transmit a beacon frame at SWBA. Dynamic updates to the
1979 * frame contents are done as needed and the slot time is
1980 * also adjusted based on current state.
1981 *
1982 * this is usually called from interrupt context (ath5k_intr())
1983 * but also from ath5k_beacon_config() in IBSS mode which in turn
1984 * can be called from a tasklet and user context
1985 */
1986static void
1987ath5k_beacon_send(struct ath5k_softc *sc)
1988{
1989 struct ath5k_buf *bf = sc->bbuf;
1990 struct ath5k_hw *ah = sc->ah;
1991
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001992 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001993
1994 if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
1995 sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
1996 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1997 return;
1998 }
1999 /*
2000 * Check if the previous beacon has gone out. If
2001 * not don't don't try to post another, skip this
2002 * period and wait for the next. Missed beacons
2003 * indicate a problem and should not occur. If we
2004 * miss too many consecutive beacons reset the device.
2005 */
2006 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2007 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002008 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002009 "missed %u consecutive beacons\n", sc->bmisscount);
2010 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002011 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002012 "stuck beacon time (%u missed)\n",
2013 sc->bmisscount);
2014 tasklet_schedule(&sc->restq);
2015 }
2016 return;
2017 }
2018 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002019 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020 "resume beacon xmit after %u misses\n",
2021 sc->bmisscount);
2022 sc->bmisscount = 0;
2023 }
2024
2025 /*
2026 * Stop any current dma and put the new frame on the queue.
2027 * This should never fail since we check above that no frames
2028 * are still pending on the queue.
2029 */
2030 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2031 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2032 /* NB: hw still stops DMA, so proceed */
2033 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002034
2035 ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
2036 ath5k_hw_tx_start(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002037 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002038 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2039
2040 sc->bsent++;
2041}
2042
2043
Bruno Randolf9804b982008-01-19 18:17:59 +09002044/**
2045 * ath5k_beacon_update_timers - update beacon timers
2046 *
2047 * @sc: struct ath5k_softc pointer we are operating on
2048 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2049 * beacon timer update based on the current HW TSF.
2050 *
2051 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2052 * of a received beacon or the current local hardware TSF and write it to the
2053 * beacon timer registers.
2054 *
2055 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002056 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002057 * when we otherwise know we have to update the timers, but we keep it in this
2058 * function to have it all together in one place.
2059 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002060static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002061ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062{
2063 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002064 u32 nexttbtt, intval, hw_tu, bc_tu;
2065 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002066
2067 intval = sc->bintval & AR5K_BEACON_PERIOD;
2068 if (WARN_ON(!intval))
2069 return;
2070
Bruno Randolf9804b982008-01-19 18:17:59 +09002071 /* beacon TSF converted to TU */
2072 bc_tu = TSF_TO_TU(bc_tsf);
2073
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002074 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002075 hw_tsf = ath5k_hw_get_tsf64(ah);
2076 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077
Bruno Randolf9804b982008-01-19 18:17:59 +09002078#define FUDGE 3
2079 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2080 if (bc_tsf == -1) {
2081 /*
2082 * no beacons received, called internally.
2083 * just need to refresh timers based on HW TSF.
2084 */
2085 nexttbtt = roundup(hw_tu + FUDGE, intval);
2086 } else if (bc_tsf == 0) {
2087 /*
2088 * no beacon received, probably called by ath5k_reset_tsf().
2089 * reset TSF to start with 0.
2090 */
2091 nexttbtt = intval;
2092 intval |= AR5K_BEACON_RESET_TSF;
2093 } else if (bc_tsf > hw_tsf) {
2094 /*
2095 * beacon received, SW merge happend but HW TSF not yet updated.
2096 * not possible to reconfigure timers yet, but next time we
2097 * receive a beacon with the same BSSID, the hardware will
2098 * automatically update the TSF and then we need to reconfigure
2099 * the timers.
2100 */
2101 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2102 "need to wait for HW TSF sync\n");
2103 return;
2104 } else {
2105 /*
2106 * most important case for beacon synchronization between STA.
2107 *
2108 * beacon received and HW TSF has been already updated by HW.
2109 * update next TBTT based on the TSF of the beacon, but make
2110 * sure it is ahead of our local TSF timer.
2111 */
2112 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2113 }
2114#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002115
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002116 sc->nexttbtt = nexttbtt;
2117
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002118 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002119 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002120
2121 /*
2122 * debugging output last in order to preserve the time critical aspect
2123 * of this function
2124 */
2125 if (bc_tsf == -1)
2126 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2127 "reconfigured timers based on HW TSF\n");
2128 else if (bc_tsf == 0)
2129 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2130 "reset HW TSF and timers\n");
2131 else
2132 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2133 "updated timers based on beacon TSF\n");
2134
2135 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002136 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2137 (unsigned long long) bc_tsf,
2138 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002139 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2140 intval & AR5K_BEACON_PERIOD,
2141 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2142 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002143}
2144
2145
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002146/**
2147 * ath5k_beacon_config - Configure the beacon queues and interrupts
2148 *
2149 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002150 *
2151 * When operating in station mode we want to receive a BMISS interrupt when we
2152 * stop seeing beacons from the AP we've associated with so we can look for
2153 * another AP to associate with.
2154 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002155 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002156 * interrupts to detect TSF updates only.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002157 *
2158 * AP mode is missing.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002159 */
2160static void
2161ath5k_beacon_config(struct ath5k_softc *sc)
2162{
2163 struct ath5k_hw *ah = sc->ah;
2164
2165 ath5k_hw_set_intr(ah, 0);
2166 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002167 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002168
2169 if (sc->opmode == IEEE80211_IF_TYPE_STA) {
2170 sc->imask |= AR5K_INT_BMISS;
2171 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2172 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002173 * In IBSS mode we use a self-linked tx descriptor and let the
2174 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002175 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002176 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002177 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002178 */
2179 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002180
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002181 sc->imask |= AR5K_INT_SWBA;
2182
2183 if (ath5k_hw_hasveol(ah))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002184 ath5k_beacon_send(sc);
2185 }
2186 /* TODO else AP */
2187
2188 ath5k_hw_set_intr(ah, sc->imask);
2189}
2190
2191
2192/********************\
2193* Interrupt handling *
2194\********************/
2195
2196static int
2197ath5k_init(struct ath5k_softc *sc)
2198{
2199 int ret;
2200
2201 mutex_lock(&sc->lock);
2202
2203 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2204
2205 /*
2206 * Stop anything previously setup. This is safe
2207 * no matter this is the first time through or not.
2208 */
2209 ath5k_stop_locked(sc);
2210
2211 /*
2212 * The basic interface to setting the hardware in a good
2213 * state is ``reset''. On return the hardware is known to
2214 * be powered up and with interrupts disabled. This must
2215 * be followed by initialization of the appropriate bits
2216 * and then setup of the interrupt mask.
2217 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002218 sc->curchan = sc->hw->conf.channel;
2219 sc->curband = &sc->sbands[sc->curchan->band];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002220 ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
2221 if (ret) {
2222 ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
2223 goto done;
2224 }
2225 /*
2226 * This is needed only to setup initial state
2227 * but it's best done after a reset.
2228 */
2229 ath5k_hw_set_txpower_limit(sc->ah, 0);
2230
2231 /*
2232 * Setup the hardware after reset: the key cache
2233 * is filled as needed and the receive engine is
2234 * set going. Frame transmit is handled entirely
2235 * in the frame output path; there's nothing to do
2236 * here except setup the interrupt mask.
2237 */
2238 ret = ath5k_rx_start(sc);
2239 if (ret)
2240 goto done;
2241
2242 /*
2243 * Enable interrupts.
2244 */
2245 sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
Nick Kossifidis194828a2008-04-16 18:49:02 +03002246 AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL |
2247 AR5K_INT_MIB;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002248
2249 ath5k_hw_set_intr(sc->ah, sc->imask);
2250 /* Set ack to be sent at low bit-rates */
2251 ath5k_hw_set_ack_bitrate_high(sc->ah, false);
2252
2253 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2254 msecs_to_jiffies(ath5k_calinterval * 1000)));
2255
2256 ret = 0;
2257done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002258 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002259 mutex_unlock(&sc->lock);
2260 return ret;
2261}
2262
2263static int
2264ath5k_stop_locked(struct ath5k_softc *sc)
2265{
2266 struct ath5k_hw *ah = sc->ah;
2267
2268 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2269 test_bit(ATH_STAT_INVALID, sc->status));
2270
2271 /*
2272 * Shutdown the hardware and driver:
2273 * stop output from above
2274 * disable interrupts
2275 * turn off timers
2276 * turn off the radio
2277 * clear transmit machinery
2278 * clear receive machinery
2279 * drain and release tx queues
2280 * reclaim beacon resources
2281 * power down hardware
2282 *
2283 * Note that some of this work is not possible if the
2284 * hardware is gone (invalid).
2285 */
2286 ieee80211_stop_queues(sc->hw);
2287
2288 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002289 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002290 ath5k_hw_set_intr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002291 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002292 }
2293 ath5k_txq_cleanup(sc);
2294 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2295 ath5k_rx_stop(sc);
2296 ath5k_hw_phy_disable(ah);
2297 } else
2298 sc->rxlink = NULL;
2299
2300 return 0;
2301}
2302
2303/*
2304 * Stop the device, grabbing the top-level lock to protect
2305 * against concurrent entry through ath5k_init (which can happen
2306 * if another thread does a system call and the thread doing the
2307 * stop is preempted).
2308 */
2309static int
2310ath5k_stop_hw(struct ath5k_softc *sc)
2311{
2312 int ret;
2313
2314 mutex_lock(&sc->lock);
2315 ret = ath5k_stop_locked(sc);
2316 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2317 /*
2318 * Set the chip in full sleep mode. Note that we are
2319 * careful to do this only when bringing the interface
2320 * completely to a stop. When the chip is in this state
2321 * it must be carefully woken up or references to
2322 * registers in the PCI clock domain may freeze the bus
2323 * (and system). This varies by chip and is mostly an
2324 * issue with newer parts that go to sleep more quickly.
2325 */
2326 if (sc->ah->ah_mac_srev >= 0x78) {
2327 /*
2328 * XXX
2329 * don't put newer MAC revisions > 7.8 to sleep because
2330 * of the above mentioned problems
2331 */
2332 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2333 "not putting device to sleep\n");
2334 } else {
2335 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2336 "putting device to full sleep\n");
2337 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2338 }
2339 }
2340 ath5k_txbuf_free(sc, sc->bbuf);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002341 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002342 mutex_unlock(&sc->lock);
2343
2344 del_timer_sync(&sc->calib_tim);
Jiri Slaby10488f82008-07-15 17:44:19 +02002345 tasklet_kill(&sc->rxtq);
2346 tasklet_kill(&sc->txtq);
2347 tasklet_kill(&sc->restq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002348
2349 return ret;
2350}
2351
2352static irqreturn_t
2353ath5k_intr(int irq, void *dev_id)
2354{
2355 struct ath5k_softc *sc = dev_id;
2356 struct ath5k_hw *ah = sc->ah;
2357 enum ath5k_int status;
2358 unsigned int counter = 1000;
2359
2360 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2361 !ath5k_hw_is_intr_pending(ah)))
2362 return IRQ_NONE;
2363
2364 do {
2365 /*
2366 * Figure out the reason(s) for the interrupt. Note
2367 * that get_isr returns a pseudo-ISR that may include
2368 * bits we haven't explicitly enabled so we mask the
2369 * value to insure we only process bits we requested.
2370 */
2371 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2372 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2373 status, sc->imask);
2374 status &= sc->imask; /* discard unasked for bits */
2375 if (unlikely(status & AR5K_INT_FATAL)) {
2376 /*
2377 * Fatal errors are unrecoverable.
2378 * Typically these are caused by DMA errors.
2379 */
2380 tasklet_schedule(&sc->restq);
2381 } else if (unlikely(status & AR5K_INT_RXORN)) {
2382 tasklet_schedule(&sc->restq);
2383 } else {
2384 if (status & AR5K_INT_SWBA) {
2385 /*
2386 * Software beacon alert--time to send a beacon.
2387 * Handle beacon transmission directly; deferring
2388 * this is too slow to meet timing constraints
2389 * under load.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002390 *
2391 * In IBSS mode we use this interrupt just to
2392 * keep track of the next TBTT (target beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002393 * transmission time) in order to detect wether
2394 * automatic TSF updates happened.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002395 */
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002396 if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2397 /* XXX: only if VEOL suppported */
2398 u64 tsf = ath5k_hw_get_tsf64(ah);
2399 sc->nexttbtt += sc->bintval;
2400 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002401 "SWBA nexttbtt: %x hw_tu: %x "
2402 "TSF: %llx\n",
2403 sc->nexttbtt,
2404 TSF_TO_TU(tsf),
2405 (unsigned long long) tsf);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002406 } else {
2407 ath5k_beacon_send(sc);
2408 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002409 }
2410 if (status & AR5K_INT_RXEOL) {
2411 /*
2412 * NB: the hardware should re-read the link when
2413 * RXE bit is written, but it doesn't work at
2414 * least on older hardware revs.
2415 */
2416 sc->rxlink = NULL;
2417 }
2418 if (status & AR5K_INT_TXURN) {
2419 /* bump tx trigger level */
2420 ath5k_hw_update_tx_triglevel(ah, true);
2421 }
2422 if (status & AR5K_INT_RX)
2423 tasklet_schedule(&sc->rxtq);
2424 if (status & AR5K_INT_TX)
2425 tasklet_schedule(&sc->txtq);
2426 if (status & AR5K_INT_BMISS) {
2427 }
2428 if (status & AR5K_INT_MIB) {
Nick Kossifidis194828a2008-04-16 18:49:02 +03002429 /*
2430 * These stats are also used for ANI i think
2431 * so how about updating them more often ?
2432 */
2433 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002434 }
2435 }
2436 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2437
2438 if (unlikely(!counter))
2439 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2440
2441 return IRQ_HANDLED;
2442}
2443
2444static void
2445ath5k_tasklet_reset(unsigned long data)
2446{
2447 struct ath5k_softc *sc = (void *)data;
2448
2449 ath5k_reset(sc->hw);
2450}
2451
2452/*
2453 * Periodically recalibrate the PHY to account
2454 * for temperature/environment changes.
2455 */
2456static void
2457ath5k_calibrate(unsigned long data)
2458{
2459 struct ath5k_softc *sc = (void *)data;
2460 struct ath5k_hw *ah = sc->ah;
2461
2462 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002463 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2464 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002465
2466 if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2467 /*
2468 * Rfgain is out of bounds, reset the chip
2469 * to load new gain values.
2470 */
2471 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
2472 ath5k_reset(sc->hw);
2473 }
2474 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2475 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002476 ieee80211_frequency_to_channel(
2477 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002478
2479 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2480 msecs_to_jiffies(ath5k_calinterval * 1000)));
2481}
2482
2483
2484
2485/***************\
2486* LED functions *
2487\***************/
2488
2489static void
Bob Copeland3a078872008-06-25 22:35:28 -04002490ath5k_led_enable(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002491{
Bob Copeland3a078872008-06-25 22:35:28 -04002492 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
2493 ath5k_hw_set_gpio_output(sc->ah, sc->led_pin);
2494 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495 }
2496}
2497
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498static void
Bob Copeland3a078872008-06-25 22:35:28 -04002499ath5k_led_on(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002500{
Bob Copeland3a078872008-06-25 22:35:28 -04002501 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002502 return;
Bob Copeland3a078872008-06-25 22:35:28 -04002503 ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
2504}
2505
2506static void
2507ath5k_led_off(struct ath5k_softc *sc)
2508{
2509 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2510 return;
2511 ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
2512}
2513
2514static void
2515ath5k_led_brightness_set(struct led_classdev *led_dev,
2516 enum led_brightness brightness)
2517{
2518 struct ath5k_led *led = container_of(led_dev, struct ath5k_led,
2519 led_dev);
2520
2521 if (brightness == LED_OFF)
2522 ath5k_led_off(led->sc);
2523 else
2524 ath5k_led_on(led->sc);
2525}
2526
2527static int
2528ath5k_register_led(struct ath5k_softc *sc, struct ath5k_led *led,
2529 const char *name, char *trigger)
2530{
2531 int err;
2532
2533 led->sc = sc;
2534 strncpy(led->name, name, sizeof(led->name));
2535 led->led_dev.name = led->name;
2536 led->led_dev.default_trigger = trigger;
2537 led->led_dev.brightness_set = ath5k_led_brightness_set;
2538
2539 err = led_classdev_register(&sc->pdev->dev, &led->led_dev);
2540 if (err)
2541 {
2542 ATH5K_WARN(sc, "could not register LED %s\n", name);
2543 led->sc = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002544 }
Bob Copeland3a078872008-06-25 22:35:28 -04002545 return err;
2546}
2547
2548static void
2549ath5k_unregister_led(struct ath5k_led *led)
2550{
2551 if (!led->sc)
2552 return;
2553 led_classdev_unregister(&led->led_dev);
2554 ath5k_led_off(led->sc);
2555 led->sc = NULL;
2556}
2557
2558static void
2559ath5k_unregister_leds(struct ath5k_softc *sc)
2560{
2561 ath5k_unregister_led(&sc->rx_led);
2562 ath5k_unregister_led(&sc->tx_led);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002563}
2564
2565
Bob Copeland3a078872008-06-25 22:35:28 -04002566static int
2567ath5k_init_leds(struct ath5k_softc *sc)
2568{
2569 int ret = 0;
2570 struct ieee80211_hw *hw = sc->hw;
2571 struct pci_dev *pdev = sc->pdev;
2572 char name[ATH5K_LED_MAX_NAME_LEN + 1];
2573
Bob Copeland3a078872008-06-25 22:35:28 -04002574 /*
2575 * Auto-enable soft led processing for IBM cards and for
2576 * 5211 minipci cards.
2577 */
2578 if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
2579 pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
2580 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2581 sc->led_pin = 0;
Bob Copeland734b5aa2008-07-15 13:07:16 -04002582 sc->led_on = 0; /* active low */
Bob Copeland3a078872008-06-25 22:35:28 -04002583 }
2584 /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
2585 if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
2586 __set_bit(ATH_STAT_LEDSOFT, sc->status);
2587 sc->led_pin = 1;
Bob Copeland734b5aa2008-07-15 13:07:16 -04002588 sc->led_on = 1; /* active high */
Bob Copeland3a078872008-06-25 22:35:28 -04002589 }
2590 if (!test_bit(ATH_STAT_LEDSOFT, sc->status))
2591 goto out;
2592
2593 ath5k_led_enable(sc);
2594
2595 snprintf(name, sizeof(name), "ath5k-%s::rx", wiphy_name(hw->wiphy));
2596 ret = ath5k_register_led(sc, &sc->rx_led, name,
2597 ieee80211_get_rx_led_name(hw));
2598 if (ret)
2599 goto out;
2600
2601 snprintf(name, sizeof(name), "ath5k-%s::tx", wiphy_name(hw->wiphy));
2602 ret = ath5k_register_led(sc, &sc->tx_led, name,
2603 ieee80211_get_tx_led_name(hw));
2604out:
2605 return ret;
2606}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002607
2608
2609/********************\
2610* Mac80211 functions *
2611\********************/
2612
2613static int
Johannes Berge039fa42008-05-15 12:55:29 +02002614ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002615{
2616 struct ath5k_softc *sc = hw->priv;
2617 struct ath5k_buf *bf;
2618 unsigned long flags;
2619 int hdrlen;
2620 int pad;
2621
2622 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2623
2624 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2625 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2626
2627 /*
2628 * the hardware expects the header padded to 4 byte boundaries
2629 * if this is not the case we add the padding after the header
2630 */
2631 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2632 if (hdrlen & 3) {
2633 pad = hdrlen % 4;
2634 if (skb_headroom(skb) < pad) {
2635 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
2636 " headroom to pad %d\n", hdrlen, pad);
2637 return -1;
2638 }
2639 skb_push(skb, pad);
2640 memmove(skb->data, skb->data+pad, hdrlen);
2641 }
2642
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643 spin_lock_irqsave(&sc->txbuflock, flags);
2644 if (list_empty(&sc->txbuf)) {
2645 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2646 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002647 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002648 return -1;
2649 }
2650 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2651 list_del(&bf->list);
2652 sc->txbuf_len--;
2653 if (list_empty(&sc->txbuf))
2654 ieee80211_stop_queues(hw);
2655 spin_unlock_irqrestore(&sc->txbuflock, flags);
2656
2657 bf->skb = skb;
2658
Johannes Berge039fa42008-05-15 12:55:29 +02002659 if (ath5k_txbuf_setup(sc, bf)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002660 bf->skb = NULL;
2661 spin_lock_irqsave(&sc->txbuflock, flags);
2662 list_add_tail(&bf->list, &sc->txbuf);
2663 sc->txbuf_len++;
2664 spin_unlock_irqrestore(&sc->txbuflock, flags);
2665 dev_kfree_skb_any(skb);
2666 return 0;
2667 }
2668
2669 return 0;
2670}
2671
2672static int
2673ath5k_reset(struct ieee80211_hw *hw)
2674{
2675 struct ath5k_softc *sc = hw->priv;
2676 struct ath5k_hw *ah = sc->ah;
2677 int ret;
2678
2679 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002680
2681 ath5k_hw_set_intr(ah, 0);
2682 ath5k_txq_cleanup(sc);
2683 ath5k_rx_stop(sc);
2684
2685 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
2686 if (unlikely(ret)) {
2687 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2688 goto err;
2689 }
2690 ath5k_hw_set_txpower_limit(sc->ah, 0);
2691
2692 ret = ath5k_rx_start(sc);
2693 if (unlikely(ret)) {
2694 ATH5K_ERR(sc, "can't start recv logic\n");
2695 goto err;
2696 }
2697 /*
2698 * We may be doing a reset in response to an ioctl
2699 * that changes the channel so update any state that
2700 * might change as a result.
2701 *
2702 * XXX needed?
2703 */
2704/* ath5k_chan_change(sc, c); */
2705 ath5k_beacon_config(sc);
2706 /* intrs are started by ath5k_beacon_config */
2707
2708 ieee80211_wake_queues(hw);
2709
2710 return 0;
2711err:
2712 return ret;
2713}
2714
2715static int ath5k_start(struct ieee80211_hw *hw)
2716{
2717 return ath5k_init(hw->priv);
2718}
2719
2720static void ath5k_stop(struct ieee80211_hw *hw)
2721{
2722 ath5k_stop_hw(hw->priv);
2723}
2724
2725static int ath5k_add_interface(struct ieee80211_hw *hw,
2726 struct ieee80211_if_init_conf *conf)
2727{
2728 struct ath5k_softc *sc = hw->priv;
2729 int ret;
2730
2731 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002732 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733 ret = 0;
2734 goto end;
2735 }
2736
Johannes Berg32bfd352007-12-19 01:31:26 +01002737 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002738
2739 switch (conf->type) {
2740 case IEEE80211_IF_TYPE_STA:
2741 case IEEE80211_IF_TYPE_IBSS:
2742 case IEEE80211_IF_TYPE_MNTR:
2743 sc->opmode = conf->type;
2744 break;
2745 default:
2746 ret = -EOPNOTSUPP;
2747 goto end;
2748 }
2749 ret = 0;
2750end:
2751 mutex_unlock(&sc->lock);
2752 return ret;
2753}
2754
2755static void
2756ath5k_remove_interface(struct ieee80211_hw *hw,
2757 struct ieee80211_if_init_conf *conf)
2758{
2759 struct ath5k_softc *sc = hw->priv;
2760
2761 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002762 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002763 goto end;
2764
Johannes Berg32bfd352007-12-19 01:31:26 +01002765 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002766end:
2767 mutex_unlock(&sc->lock);
2768}
2769
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002770/*
2771 * TODO: Phy disable/diversity etc
2772 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002773static int
2774ath5k_config(struct ieee80211_hw *hw,
2775 struct ieee80211_conf *conf)
2776{
2777 struct ath5k_softc *sc = hw->priv;
2778
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002779 sc->bintval = conf->beacon_int;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002780 sc->power_level = conf->power_level;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002781
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002782 return ath5k_chan_set(sc, conf->channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002783}
2784
2785static int
Johannes Berg32bfd352007-12-19 01:31:26 +01002786ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002787 struct ieee80211_if_conf *conf)
2788{
2789 struct ath5k_softc *sc = hw->priv;
2790 struct ath5k_hw *ah = sc->ah;
2791 int ret;
2792
2793 /* Set to a reasonable value. Note that this will
2794 * be set to mac80211's value at ath5k_config(). */
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002795 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002796 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002797 if (sc->vif != vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002798 ret = -EIO;
2799 goto unlock;
2800 }
2801 if (conf->bssid) {
2802 /* Cache for later use during resets */
2803 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2804 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2805 * a clean way of letting us retrieve this yet. */
2806 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002807 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002808 }
Johannes Berg9d139c82008-07-09 14:40:37 +02002809
2810 if (conf->changed & IEEE80211_IFCC_BEACON &&
2811 vif->type == IEEE80211_IF_TYPE_IBSS) {
2812 struct sk_buff *beacon = ieee80211_beacon_get(hw, vif);
2813 if (!beacon) {
2814 ret = -ENOMEM;
2815 goto unlock;
2816 }
2817 /* call old handler for now */
2818 ath5k_beacon_update(hw, beacon);
2819 }
2820
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002821 mutex_unlock(&sc->lock);
2822
2823 return ath5k_reset(hw);
2824unlock:
2825 mutex_unlock(&sc->lock);
2826 return ret;
2827}
2828
2829#define SUPPORTED_FIF_FLAGS \
2830 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2831 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2832 FIF_BCN_PRBRESP_PROMISC
2833/*
2834 * o always accept unicast, broadcast, and multicast traffic
2835 * o multicast traffic for all BSSIDs will be enabled if mac80211
2836 * says it should be
2837 * o maintain current state of phy ofdm or phy cck error reception.
2838 * If the hardware detects any of these type of errors then
2839 * ath5k_hw_get_rx_filter() will pass to us the respective
2840 * hardware filters to be able to receive these type of frames.
2841 * o probe request frames are accepted only when operating in
2842 * hostap, adhoc, or monitor modes
2843 * o enable promiscuous mode according to the interface state
2844 * o accept beacons:
2845 * - when operating in adhoc mode so the 802.11 layer creates
2846 * node table entries for peers,
2847 * - when operating in station mode for collecting rssi data when
2848 * the station is otherwise quiet, or
2849 * - when scanning
2850 */
2851static void ath5k_configure_filter(struct ieee80211_hw *hw,
2852 unsigned int changed_flags,
2853 unsigned int *new_flags,
2854 int mc_count, struct dev_mc_list *mclist)
2855{
2856 struct ath5k_softc *sc = hw->priv;
2857 struct ath5k_hw *ah = sc->ah;
2858 u32 mfilt[2], val, rfilt;
2859 u8 pos;
2860 int i;
2861
2862 mfilt[0] = 0;
2863 mfilt[1] = 0;
2864
2865 /* Only deal with supported flags */
2866 changed_flags &= SUPPORTED_FIF_FLAGS;
2867 *new_flags &= SUPPORTED_FIF_FLAGS;
2868
2869 /* If HW detects any phy or radar errors, leave those filters on.
2870 * Also, always enable Unicast, Broadcasts and Multicast
2871 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2872 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2873 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2874 AR5K_RX_FILTER_MCAST);
2875
2876 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2877 if (*new_flags & FIF_PROMISC_IN_BSS) {
2878 rfilt |= AR5K_RX_FILTER_PROM;
2879 __set_bit(ATH_STAT_PROMISC, sc->status);
2880 }
2881 else
2882 __clear_bit(ATH_STAT_PROMISC, sc->status);
2883 }
2884
2885 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2886 if (*new_flags & FIF_ALLMULTI) {
2887 mfilt[0] = ~0;
2888 mfilt[1] = ~0;
2889 } else {
2890 for (i = 0; i < mc_count; i++) {
2891 if (!mclist)
2892 break;
2893 /* calculate XOR of eight 6-bit values */
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002894 val = get_unaligned_le32(mclist->dmi_addr + 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002895 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002896 val = get_unaligned_le32(mclist->dmi_addr + 3);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002897 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2898 pos &= 0x3f;
2899 mfilt[pos / 32] |= (1 << (pos % 32));
2900 /* XXX: we might be able to just do this instead,
2901 * but not sure, needs testing, if we do use this we'd
2902 * neet to inform below to not reset the mcast */
2903 /* ath5k_hw_set_mcast_filterindex(ah,
2904 * mclist->dmi_addr[5]); */
2905 mclist = mclist->next;
2906 }
2907 }
2908
2909 /* This is the best we can do */
2910 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2911 rfilt |= AR5K_RX_FILTER_PHYERR;
2912
2913 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2914 * and probes for any BSSID, this needs testing */
2915 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2916 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2917
2918 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2919 * set we should only pass on control frames for this
2920 * station. This needs testing. I believe right now this
2921 * enables *all* control frames, which is OK.. but
2922 * but we should see if we can improve on granularity */
2923 if (*new_flags & FIF_CONTROL)
2924 rfilt |= AR5K_RX_FILTER_CONTROL;
2925
2926 /* Additional settings per mode -- this is per ath5k */
2927
2928 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2929
2930 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2931 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2932 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
2933 if (sc->opmode != IEEE80211_IF_TYPE_STA)
2934 rfilt |= AR5K_RX_FILTER_PROBEREQ;
2935 if (sc->opmode != IEEE80211_IF_TYPE_AP &&
2936 test_bit(ATH_STAT_PROMISC, sc->status))
2937 rfilt |= AR5K_RX_FILTER_PROM;
2938 if (sc->opmode == IEEE80211_IF_TYPE_STA ||
2939 sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2940 rfilt |= AR5K_RX_FILTER_BEACON;
2941 }
2942
2943 /* Set filters */
2944 ath5k_hw_set_rx_filter(ah,rfilt);
2945
2946 /* Set multicast bits */
2947 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2948 /* Set the cached hw filter flags, this will alter actually
2949 * be set in HW */
2950 sc->filter_flags = rfilt;
2951}
2952
2953static int
2954ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
2955 const u8 *local_addr, const u8 *addr,
2956 struct ieee80211_key_conf *key)
2957{
2958 struct ath5k_softc *sc = hw->priv;
2959 int ret = 0;
2960
2961 switch(key->alg) {
2962 case ALG_WEP:
Luis R. Rodriguez6844e632008-02-03 21:53:20 -05002963 /* XXX: fix hardware encryption, its not working. For now
2964 * allow software encryption */
2965 /* break; */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002966 case ALG_TKIP:
2967 case ALG_CCMP:
2968 return -EOPNOTSUPP;
2969 default:
2970 WARN_ON(1);
2971 return -EINVAL;
2972 }
2973
2974 mutex_lock(&sc->lock);
2975
2976 switch (cmd) {
2977 case SET_KEY:
2978 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
2979 if (ret) {
2980 ATH5K_ERR(sc, "can't set the key\n");
2981 goto unlock;
2982 }
2983 __set_bit(key->keyidx, sc->keymap);
2984 key->hw_key_idx = key->keyidx;
2985 break;
2986 case DISABLE_KEY:
2987 ath5k_hw_reset_key(sc->ah, key->keyidx);
2988 __clear_bit(key->keyidx, sc->keymap);
2989 break;
2990 default:
2991 ret = -EINVAL;
2992 goto unlock;
2993 }
2994
2995unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002996 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002997 mutex_unlock(&sc->lock);
2998 return ret;
2999}
3000
3001static int
3002ath5k_get_stats(struct ieee80211_hw *hw,
3003 struct ieee80211_low_level_stats *stats)
3004{
3005 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003006 struct ath5k_hw *ah = sc->ah;
3007
3008 /* Force update */
3009 ath5k_hw_update_mib_counters(ah, &sc->ll_stats);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003010
3011 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
3012
3013 return 0;
3014}
3015
3016static int
3017ath5k_get_tx_stats(struct ieee80211_hw *hw,
3018 struct ieee80211_tx_queue_stats *stats)
3019{
3020 struct ath5k_softc *sc = hw->priv;
3021
3022 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
3023
3024 return 0;
3025}
3026
3027static u64
3028ath5k_get_tsf(struct ieee80211_hw *hw)
3029{
3030 struct ath5k_softc *sc = hw->priv;
3031
3032 return ath5k_hw_get_tsf64(sc->ah);
3033}
3034
3035static void
3036ath5k_reset_tsf(struct ieee80211_hw *hw)
3037{
3038 struct ath5k_softc *sc = hw->priv;
3039
Bruno Randolf9804b982008-01-19 18:17:59 +09003040 /*
3041 * in IBSS mode we need to update the beacon timers too.
3042 * this will also reset the TSF if we call it with 0
3043 */
3044 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
3045 ath5k_beacon_update_timers(sc, 0);
3046 else
3047 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003048}
3049
3050static int
Johannes Berge039fa42008-05-15 12:55:29 +02003051ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003052{
3053 struct ath5k_softc *sc = hw->priv;
3054 int ret;
3055
3056 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3057
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003058 if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
3059 ret = -EIO;
3060 goto end;
3061 }
3062
3063 ath5k_txbuf_free(sc, sc->bbuf);
3064 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003065 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003066 if (ret)
3067 sc->bbuf->skb = NULL;
Jiri Slaby274c7c32008-07-15 17:44:20 +02003068 else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003069 ath5k_beacon_config(sc);
Jiri Slaby274c7c32008-07-15 17:44:20 +02003070 mmiowb();
3071 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003072
3073end:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003074 return ret;
3075}
3076