blob: b924bcc32dcdce6c7753afb6c11e91c5e182c778 [file] [log] [blame]
Russell Kingf6b0fa02011-02-06 15:48:39 +00001#include <linux/linkage.h>
Russell King941aefa2011-02-11 11:32:19 +00002#include <linux/threads.h>
Russell Kingf6b0fa02011-02-06 15:48:39 +00003#include <asm/asm-offsets.h>
4#include <asm/assembler.h>
5#include <asm/glue-cache.h>
6#include <asm/glue-proc.h>
7#include <asm/system.h>
8 .text
9
10/*
11 * Save CPU state for a suspend
12 * r1 = v:p offset
Russell King3799bbe2011-06-13 15:28:40 +010013 * r2 = suspend function arg0
Russell Kingf6b0fa02011-02-06 15:48:39 +000014 * r3 = virtual return function
15 * Note: sp is decremented to allocate space for CPU state on stack
Russell King5fa94c82011-06-13 15:04:14 +010016 * r0-r3,ip,lr corrupted
Russell Kingf6b0fa02011-02-06 15:48:39 +000017 */
18ENTRY(cpu_suspend)
Russell King2fefbcd2011-06-13 13:45:34 +010019 stmfd sp!, {r3}
Russell King5fa94c82011-06-13 15:04:14 +010020 stmfd sp!, {r4 - r11}
Russell Kingf6b0fa02011-02-06 15:48:39 +000021#ifdef MULTI_CPU
22 ldr r10, =processor
Russell King8111eaa2011-06-13 15:25:11 +010023 ldr r5, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
Russell Kingf6b0fa02011-02-06 15:48:39 +000024 ldr ip, [r10, #CPU_DO_RESUME] @ virtual resume function
Russell King3fd431b2011-06-13 13:53:06 +010025#else
Russell King8111eaa2011-06-13 15:25:11 +010026 ldr r5, =cpu_suspend_size
Russell King3fd431b2011-06-13 13:53:06 +010027 ldr ip, =cpu_do_resume
28#endif
Russell King8111eaa2011-06-13 15:25:11 +010029 mov r6, sp @ current virtual SP
30 sub sp, sp, r5 @ allocate CPU state on stack
Russell Kingf6b0fa02011-02-06 15:48:39 +000031 mov r0, sp @ save pointer
32 add ip, ip, r1 @ convert resume fn to phys
Russell King8111eaa2011-06-13 15:25:11 +010033 stmfd sp!, {r1, r6, ip} @ save v:p, virt SP, phys resume fn
34 ldr r5, =sleep_save_sp
35 add r6, sp, r1 @ convert SP to phys
Russell King3799bbe2011-06-13 15:28:40 +010036 stmfd sp!, {r2, lr} @ save suspend func arg and pointer
Russell King941aefa2011-02-11 11:32:19 +000037#ifdef CONFIG_SMP
38 ALT_SMP(mrc p15, 0, lr, c0, c0, 5)
39 ALT_UP(mov lr, #0)
40 and lr, lr, #15
Russell King8111eaa2011-06-13 15:25:11 +010041 str r6, [r5, lr, lsl #2] @ save phys SP
Russell King941aefa2011-02-11 11:32:19 +000042#else
Russell King8111eaa2011-06-13 15:25:11 +010043 str r6, [r5] @ save phys SP
Russell King941aefa2011-02-11 11:32:19 +000044#endif
Russell King3fd431b2011-06-13 13:53:06 +010045#ifdef MULTI_CPU
Russell Kingf6b0fa02011-02-06 15:48:39 +000046 mov lr, pc
47 ldr pc, [r10, #CPU_DO_SUSPEND] @ save CPU state
48#else
Russell Kingf6b0fa02011-02-06 15:48:39 +000049 bl cpu_do_suspend
50#endif
51
52 @ flush data cache
53#ifdef MULTI_CACHE
54 ldr r10, =cpu_cache
Russell King3799bbe2011-06-13 15:28:40 +010055 mov lr, pc
Russell Kingf6b0fa02011-02-06 15:48:39 +000056 ldr pc, [r10, #CACHE_FLUSH_KERN_ALL]
57#else
Russell King3799bbe2011-06-13 15:28:40 +010058 bl __cpuc_flush_kern_all
Russell Kingf6b0fa02011-02-06 15:48:39 +000059#endif
Russell King3799bbe2011-06-13 15:28:40 +010060 ldmfd sp!, {r0, pc} @ call suspend fn
Russell Kingf6b0fa02011-02-06 15:48:39 +000061ENDPROC(cpu_suspend)
62 .ltorg
63
64/*
65 * r0 = control register value
66 * r1 = v:p offset (preserved by cpu_do_resume)
67 * r2 = phys page table base
68 * r3 = L1 section flags
69 */
70ENTRY(cpu_resume_mmu)
71 adr r4, cpu_resume_turn_mmu_on
72 mov r4, r4, lsr #20
73 orr r3, r3, r4, lsl #20
74 ldr r5, [r2, r4, lsl #2] @ save old mapping
75 str r3, [r2, r4, lsl #2] @ setup 1:1 mapping for mmu code
76 sub r2, r2, r1
77 ldr r3, =cpu_resume_after_mmu
78 bic r1, r0, #CR_C @ ensure D-cache is disabled
79 b cpu_resume_turn_mmu_on
80ENDPROC(cpu_resume_mmu)
81 .ltorg
82 .align 5
83cpu_resume_turn_mmu_on:
84 mcr p15, 0, r1, c1, c0, 0 @ turn on MMU, I-cache, etc
85 mrc p15, 0, r1, c0, c0, 0 @ read id reg
86 mov r1, r1
87 mov r1, r1
88 mov pc, r3 @ jump to virtual address
89ENDPROC(cpu_resume_turn_mmu_on)
90cpu_resume_after_mmu:
91 str r5, [r2, r4, lsl #2] @ restore old mapping
92 mcr p15, 0, r0, c1, c0, 0 @ turn on D-cache
Russell King5fa94c82011-06-13 15:04:14 +010093 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +000094ENDPROC(cpu_resume_after_mmu)
95
96/*
97 * Note: Yes, part of the following code is located into the .data section.
98 * This is to allow sleep_save_sp to be accessed with a relative load
99 * while we can't rely on any MMU translation. We could have put
100 * sleep_save_sp in the .text section as well, but some setups might
101 * insist on it to be truly read-only.
102 */
103 .data
104 .align
105ENTRY(cpu_resume)
Russell King941aefa2011-02-11 11:32:19 +0000106#ifdef CONFIG_SMP
107 adr r0, sleep_save_sp
108 ALT_SMP(mrc p15, 0, r1, c0, c0, 5)
109 ALT_UP(mov r1, #0)
110 and r1, r1, #15
111 ldr r0, [r0, r1, lsl #2] @ stack phys addr
112#else
Russell Kingf6b0fa02011-02-06 15:48:39 +0000113 ldr r0, sleep_save_sp @ stack phys addr
Russell King941aefa2011-02-11 11:32:19 +0000114#endif
Nicolas Pitrefb4fe872011-03-22 19:09:14 +0100115 setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
Russell King2fefbcd2011-06-13 13:45:34 +0100116 @ load v:p, stack, resume fn
117 ARM( ldmia r0!, {r1, sp, pc} )
118THUMB( ldmia r0!, {r1, r2, r3} )
Nicolas Pitrefb4fe872011-03-22 19:09:14 +0100119THUMB( mov sp, r2 )
Russell King2fefbcd2011-06-13 13:45:34 +0100120THUMB( bx r3 )
Russell Kingf6b0fa02011-02-06 15:48:39 +0000121ENDPROC(cpu_resume)
122
123sleep_save_sp:
Russell King941aefa2011-02-11 11:32:19 +0000124 .rept CONFIG_NR_CPUS
125 .long 0 @ preserve stack phys ptr here
126 .endr