blob: 68e5b73d22ab73dd29a104a1b3bf5a3a7480b503 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
49#define ByteOp (1<<0) /* 8-bit operands. */
50/* Destination operand type. */
51#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020054#define DstAcc (4<<1) /* Destination Accumulator */
Gleb Natapova682e352010-03-18 15:20:21 +020055#define DstDI (5<<1) /* Destination is in ES:(E)DI */
Gleb Natapov6550e1f2010-03-21 13:08:21 +020056#define DstMem64 (6<<1) /* 64bit memory operand */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020057#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
85#define GroupMask 0xff /* Group number stored in bits 0:7 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
95#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080096
Avi Kivity83babbc2010-07-26 14:37:39 +030097#define X2(x) (x), (x)
98#define X3(x) X2(x), (x)
99#define X4(x) X2(x), X2(x)
100#define X5(x) X4(x), (x)
101#define X6(x) X4(x), X2(x)
102#define X7(x) X4(x), X3(x)
103#define X8(x) X4(x), X4(x)
104#define X16(x) X8(x), X8(x)
105
Avi Kivity43bb19c2008-01-18 12:46:50 +0200106enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200107 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +0200108 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200109 Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200110};
111
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100112static u32 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800113 /* 0x00 - 0x07 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200114 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800115 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300116 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300117 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800118 /* 0x08 - 0x0F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200119 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800120 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal94677e62009-08-28 16:41:44 +0200121 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
122 ImplicitOps | Stack | No64, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800123 /* 0x10 - 0x17 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200124 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800125 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300126 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300127 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800128 /* 0x18 - 0x1F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200129 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800130 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300131 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300132 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800133 /* 0x20 - 0x27 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200134 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800135 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Wei Yongjune97e8832010-07-06 16:51:09 +0800136 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800137 /* 0x28 - 0x2F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200138 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800139 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamalabc19082010-05-12 01:39:21 +0300140 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800141 /* 0x30 - 0x37 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200142 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800143 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal222b7c52010-05-12 01:39:22 +0300144 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800145 /* 0x38 - 0x3F */
146 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
147 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouvenin8a9fee62008-09-12 13:51:15 +0200148 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
149 0, 0,
Avi Kivity749358a2010-07-26 14:37:40 +0300150 /* 0x40 - 0x4F */
151 X16(DstReg),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300152 /* 0x50 - 0x57 */
Avi Kivity38491862010-07-26 14:37:41 +0300153 X8(SrcReg | Stack),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300154 /* 0x58 - 0x5F */
Avi Kivity38491862010-07-26 14:37:41 +0300155 X8(DstReg | Stack),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700156 /* 0x60 - 0x67 */
Mohammed Gamalabcf14b2009-09-01 15:28:11 +0200157 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
158 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700159 0, 0, 0, 0,
160 /* 0x68 - 0x6F */
Avi Kivity91ed7a02008-05-29 14:38:38 +0300161 SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
Gleb Natapov79729952010-03-18 15:20:24 +0200162 DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
163 SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300164 /* 0x70 - 0x77 */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300165 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
166 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300167 /* 0x78 - 0x7F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300168 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
169 SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800170 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200171 Group | Group1_80, Group | Group1_81,
172 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800173 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200174 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800175 /* 0x88 - 0x8F */
176 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
177 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Wei Yongjunb16b2b72010-07-06 16:52:53 +0800178 DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
Wei Yongjuna5046e62010-07-06 16:49:05 +0800179 ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300180 /* 0x90 - 0x97 */
181 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
182 /* 0x98 - 0x9F */
Gleb Natapov414e6272010-04-28 19:15:26 +0300183 0, 0, SrcImmFAddr | No64, 0,
Gleb Natapov06541692009-04-12 13:36:20 +0300184 ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800185 /* 0xA0 - 0xA7 */
Wei Yongjun5d55f292010-07-07 17:43:35 +0800186 ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
187 ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
Gleb Natapova682e352010-03-18 15:20:21 +0200188 ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
189 ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800190 /* 0xA8 - 0xAF */
Mohammed Gamaldfb507c2010-05-11 22:22:40 +0300191 DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
Gleb Natapova682e352010-03-18 15:20:21 +0200192 ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
193 ByteOp | DstDI | String, DstDI | String,
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300194 /* 0xB0 - 0xB7 */
195 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
196 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
197 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
198 ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
199 /* 0xB8 - 0xBF */
200 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
201 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
202 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
203 DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800204 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300205 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200206 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300207 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800208 /* 0xC8 - 0xCF */
Gleb Natapove637b822009-04-12 13:36:52 +0300209 0, 0, 0, ImplicitOps | Stack,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300210 ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800211 /* 0xD0 - 0xD7 */
212 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
213 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
214 0, 0, 0, 0,
215 /* 0xD8 - 0xDF */
216 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300217 /* 0xE0 - 0xE7 */
Mohammed Gamala6a30342008-09-06 17:22:29 +0300218 0, 0, 0, 0,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200219 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
220 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300221 /* 0xE8 - 0xEF */
Gleb Natapovd53c4772009-04-12 13:36:36 +0300222 SrcImm | Stack, SrcImm | ImplicitOps,
Gleb Natapov414e6272010-04-28 19:15:26 +0300223 SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200224 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
225 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800226 /* 0xF0 - 0xF7 */
227 0, 0, 0, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200228 ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800229 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700230 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Mohammed Gamalfb4616f2008-09-01 04:52:24 +0300231 ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800232};
233
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100234static u32 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800235 /* 0x00 - 0x0F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200236 0, Group | GroupDual | Group7, 0, 0,
237 0, ImplicitOps, ImplicitOps | Priv, 0,
238 ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
239 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800240 /* 0x10 - 0x1F */
241 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
242 /* 0x20 - 0x2F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200243 ModRM | ImplicitOps | Priv, ModRM | Priv,
244 ModRM | ImplicitOps | Priv, ModRM | Priv,
245 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800246 0, 0, 0, 0, 0, 0, 0, 0,
247 /* 0x30 - 0x3F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200248 ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
249 ImplicitOps, ImplicitOps | Priv, 0, 0,
Andre Przywarae99f0502009-06-17 15:50:33 +0200250 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800251 /* 0x40 - 0x47 */
252 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
253 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
254 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
255 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
256 /* 0x48 - 0x4F */
257 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
258 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
259 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
260 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
261 /* 0x50 - 0x5F */
262 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
263 /* 0x60 - 0x6F */
264 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
265 /* 0x70 - 0x7F */
266 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
267 /* 0x80 - 0x8F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300268 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
269 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800270 /* 0x90 - 0x9F */
271 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
272 /* 0xA0 - 0xA7 */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300273 ImplicitOps | Stack, ImplicitOps | Stack,
274 0, DstMem | SrcReg | ModRM | BitOp,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100275 DstMem | SrcReg | Src2ImmByte | ModRM,
276 DstMem | SrcReg | Src2CL | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800277 /* 0xA8 - 0xAF */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300278 ImplicitOps | Stack, ImplicitOps | Stack,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200279 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100280 DstMem | SrcReg | Src2ImmByte | ModRM,
281 DstMem | SrcReg | Src2CL | ModRM,
282 ModRM, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800283 /* 0xB0 - 0xB7 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200284 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
285 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800286 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
287 DstReg | SrcMem16 | ModRM | Mov,
288 /* 0xB8 - 0xBF */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200289 0, 0,
290 Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800291 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
292 DstReg | SrcMem16 | ModRM | Mov,
293 /* 0xC0 - 0xCF */
Gleb Natapov60a29d42010-02-10 14:21:30 +0200294 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
295 0, 0, 0, Group | GroupDual | Group9,
Sheng Yanga012e652007-10-15 14:24:20 +0800296 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800297 /* 0xD0 - 0xDF */
298 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
299 /* 0xE0 - 0xEF */
300 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
301 /* 0xF0 - 0xFF */
302 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
303};
304
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100305static u32 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200306 [Group1_80*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200307 ByteOp | DstMem | SrcImm | ModRM | Lock,
308 ByteOp | DstMem | SrcImm | ModRM | Lock,
309 ByteOp | DstMem | SrcImm | ModRM | Lock,
310 ByteOp | DstMem | SrcImm | ModRM | Lock,
311 ByteOp | DstMem | SrcImm | ModRM | Lock,
312 ByteOp | DstMem | SrcImm | ModRM | Lock,
313 ByteOp | DstMem | SrcImm | ModRM | Lock,
314 ByteOp | DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200315 [Group1_81*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200316 DstMem | SrcImm | ModRM | Lock,
317 DstMem | SrcImm | ModRM | Lock,
318 DstMem | SrcImm | ModRM | Lock,
319 DstMem | SrcImm | ModRM | Lock,
320 DstMem | SrcImm | ModRM | Lock,
321 DstMem | SrcImm | ModRM | Lock,
322 DstMem | SrcImm | ModRM | Lock,
323 DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200324 [Group1_82*8] =
Gleb Natapove424e192010-02-11 12:41:10 +0200325 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
326 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
327 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
328 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
329 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
330 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
331 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
332 ByteOp | DstMem | SrcImm | ModRM | No64,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200333 [Group1_83*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200334 DstMem | SrcImmByte | ModRM | Lock,
335 DstMem | SrcImmByte | ModRM | Lock,
336 DstMem | SrcImmByte | ModRM | Lock,
337 DstMem | SrcImmByte | ModRM | Lock,
338 DstMem | SrcImmByte | ModRM | Lock,
339 DstMem | SrcImmByte | ModRM | Lock,
340 DstMem | SrcImmByte | ModRM | Lock,
341 DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200342 [Group1A*8] =
343 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200344 [Group3_Byte*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800345 ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200346 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
347 0, 0, 0, 0,
348 [Group3*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800349 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
Avi Kivity6eb06cb2008-08-21 17:41:39 +0300350 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200351 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200352 [Group4*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300353 ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
Avi Kivityfd607542008-01-18 13:12:26 +0200354 0, 0, 0, 0, 0, 0,
355 [Group5*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300356 DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
Mohammed Gamald19292e2008-09-08 21:47:19 +0300357 SrcMem | ModRM | Stack, 0,
Gleb Natapov414e6272010-04-28 19:15:26 +0300358 SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
Gleb Natapovea798492010-02-25 16:36:43 +0200359 SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200360 [Group7*8] =
Gleb Natapove92805a2010-02-10 14:21:35 +0200361 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300362 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200363 SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
Gleb Natapov2db2c2e2010-02-10 14:21:29 +0200364 [Group8*8] =
365 0, 0, 0, 0,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200366 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
367 DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200368 [Group9*8] =
Gleb Natapov6550e1f2010-03-21 13:08:21 +0200369 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200370};
371
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100372static u32 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200373 [Group7*8] =
Gleb Natapov835e6b82010-03-03 17:53:05 +0200374 SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300375 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapov835e6b82010-03-03 17:53:05 +0200376 SrcMem16 | ModRM | Mov | Priv, 0,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200377 [Group9*8] =
378 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200379};
380
Avi Kivity6aa8b732006-12-10 02:21:36 -0800381/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200382#define EFLG_ID (1<<21)
383#define EFLG_VIP (1<<20)
384#define EFLG_VIF (1<<19)
385#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200386#define EFLG_VM (1<<17)
387#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200388#define EFLG_IOPL (3<<12)
389#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800390#define EFLG_OF (1<<11)
391#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200392#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200393#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800394#define EFLG_SF (1<<7)
395#define EFLG_ZF (1<<6)
396#define EFLG_AF (1<<4)
397#define EFLG_PF (1<<2)
398#define EFLG_CF (1<<0)
399
400/*
401 * Instruction emulation:
402 * Most instructions are emulated directly via a fragment of inline assembly
403 * code. This allows us to save/restore EFLAGS and thus very easily pick up
404 * any modified flags.
405 */
406
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800407#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800408#define _LO32 "k" /* force 32-bit operand */
409#define _STK "%%rsp" /* stack pointer */
410#elif defined(__i386__)
411#define _LO32 "" /* force 32-bit operand */
412#define _STK "%%esp" /* stack pointer */
413#endif
414
415/*
416 * These EFLAGS bits are restored from saved value during emulation, and
417 * any changes are written back to the saved value after emulation.
418 */
419#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
420
421/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200422#define _PRE_EFLAGS(_sav, _msk, _tmp) \
423 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
424 "movl %"_sav",%"_LO32 _tmp"; " \
425 "push %"_tmp"; " \
426 "push %"_tmp"; " \
427 "movl %"_msk",%"_LO32 _tmp"; " \
428 "andl %"_LO32 _tmp",("_STK"); " \
429 "pushf; " \
430 "notl %"_LO32 _tmp"; " \
431 "andl %"_LO32 _tmp",("_STK"); " \
432 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
433 "pop %"_tmp"; " \
434 "orl %"_LO32 _tmp",("_STK"); " \
435 "popf; " \
436 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800437
438/* After executing instruction: write-back necessary bits in EFLAGS. */
439#define _POST_EFLAGS(_sav, _msk, _tmp) \
440 /* _sav |= EFLAGS & _msk; */ \
441 "pushf; " \
442 "pop %"_tmp"; " \
443 "andl %"_msk",%"_LO32 _tmp"; " \
444 "orl %"_LO32 _tmp",%"_sav"; "
445
Avi Kivitydda96d82008-11-26 15:14:10 +0200446#ifdef CONFIG_X86_64
447#define ON64(x) x
448#else
449#define ON64(x)
450#endif
451
Avi Kivity6b7ad612008-11-26 15:30:45 +0200452#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
453 do { \
454 __asm__ __volatile__ ( \
455 _PRE_EFLAGS("0", "4", "2") \
456 _op _suffix " %"_x"3,%1; " \
457 _POST_EFLAGS("0", "4", "2") \
458 : "=m" (_eflags), "=m" ((_dst).val), \
459 "=&r" (_tmp) \
460 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200461 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200462
463
Avi Kivity6aa8b732006-12-10 02:21:36 -0800464/* Raw emulation: instruction has two explicit operands. */
465#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200466 do { \
467 unsigned long _tmp; \
468 \
469 switch ((_dst).bytes) { \
470 case 2: \
471 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
472 break; \
473 case 4: \
474 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
475 break; \
476 case 8: \
477 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
478 break; \
479 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800480 } while (0)
481
482#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
483 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200484 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400485 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800486 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200487 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800488 break; \
489 default: \
490 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
491 _wx, _wy, _lx, _ly, _qx, _qy); \
492 break; \
493 } \
494 } while (0)
495
496/* Source operand is byte-sized and may be restricted to just %cl. */
497#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
498 __emulate_2op(_op, _src, _dst, _eflags, \
499 "b", "c", "b", "c", "b", "c", "b", "c")
500
501/* Source operand is byte, word, long or quad sized. */
502#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
503 __emulate_2op(_op, _src, _dst, _eflags, \
504 "b", "q", "w", "r", _LO32, "r", "", "r")
505
506/* Source operand is word, long or quad sized. */
507#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
508 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
509 "w", "r", _LO32, "r", "", "r")
510
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100511/* Instruction has three operands and one operand is stored in ECX register */
512#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
513 do { \
514 unsigned long _tmp; \
515 _type _clv = (_cl).val; \
516 _type _srcv = (_src).val; \
517 _type _dstv = (_dst).val; \
518 \
519 __asm__ __volatile__ ( \
520 _PRE_EFLAGS("0", "5", "2") \
521 _op _suffix " %4,%1 \n" \
522 _POST_EFLAGS("0", "5", "2") \
523 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
524 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
525 ); \
526 \
527 (_cl).val = (unsigned long) _clv; \
528 (_src).val = (unsigned long) _srcv; \
529 (_dst).val = (unsigned long) _dstv; \
530 } while (0)
531
532#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
533 do { \
534 switch ((_dst).bytes) { \
535 case 2: \
536 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
537 "w", unsigned short); \
538 break; \
539 case 4: \
540 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
541 "l", unsigned int); \
542 break; \
543 case 8: \
544 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
545 "q", unsigned long)); \
546 break; \
547 } \
548 } while (0)
549
Avi Kivitydda96d82008-11-26 15:14:10 +0200550#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800551 do { \
552 unsigned long _tmp; \
553 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200554 __asm__ __volatile__ ( \
555 _PRE_EFLAGS("0", "3", "2") \
556 _op _suffix " %1; " \
557 _POST_EFLAGS("0", "3", "2") \
558 : "=m" (_eflags), "+m" ((_dst).val), \
559 "=&r" (_tmp) \
560 : "i" (EFLAGS_MASK)); \
561 } while (0)
562
563/* Instruction has only one explicit operand (no source operand). */
564#define emulate_1op(_op, _dst, _eflags) \
565 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400566 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200567 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
568 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
569 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
570 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800571 } \
572 } while (0)
573
Avi Kivity6aa8b732006-12-10 02:21:36 -0800574/* Fetch next part of the instruction being emulated. */
575#define insn_fetch(_type, _size, _eip) \
576({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200577 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200578 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800579 goto done; \
580 (_eip) += (_size); \
581 (_type)_x; \
582})
583
Gleb Natapov414e6272010-04-28 19:15:26 +0300584#define insn_fetch_arr(_arr, _size, _eip) \
585({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
586 if (rc != X86EMUL_CONTINUE) \
587 goto done; \
588 (_eip) += (_size); \
589})
590
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800591static inline unsigned long ad_mask(struct decode_cache *c)
592{
593 return (1UL << (c->ad_bytes << 3)) - 1;
594}
595
Avi Kivity6aa8b732006-12-10 02:21:36 -0800596/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800597static inline unsigned long
598address_mask(struct decode_cache *c, unsigned long reg)
599{
600 if (c->ad_bytes == sizeof(unsigned long))
601 return reg;
602 else
603 return reg & ad_mask(c);
604}
605
606static inline unsigned long
607register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
608{
609 return base + address_mask(c, reg);
610}
611
Harvey Harrison7a9572752008-02-19 07:40:41 -0800612static inline void
613register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
614{
615 if (c->ad_bytes == sizeof(unsigned long))
616 *reg += inc;
617 else
618 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
619}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800620
Harvey Harrison7a9572752008-02-19 07:40:41 -0800621static inline void jmp_rel(struct decode_cache *c, int rel)
622{
623 register_address_increment(c, &c->eip, rel);
624}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300625
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300626static void set_seg_override(struct decode_cache *c, int seg)
627{
628 c->has_seg_override = true;
629 c->seg_override = seg;
630}
631
Gleb Natapov79168fd2010-04-28 19:15:30 +0300632static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
633 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300634{
635 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
636 return 0;
637
Gleb Natapov79168fd2010-04-28 19:15:30 +0300638 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300639}
640
641static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300642 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300643 struct decode_cache *c)
644{
645 if (!c->has_seg_override)
646 return 0;
647
Gleb Natapov79168fd2010-04-28 19:15:30 +0300648 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300649}
650
Gleb Natapov79168fd2010-04-28 19:15:30 +0300651static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
652 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300653{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300654 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300655}
656
Gleb Natapov79168fd2010-04-28 19:15:30 +0300657static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
658 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300659{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300660 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300661}
662
Gleb Natapov54b84862010-04-28 19:15:44 +0300663static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
664 u32 error, bool valid)
665{
666 ctxt->exception = vec;
667 ctxt->error_code = error;
668 ctxt->error_code_valid = valid;
669 ctxt->restart = false;
670}
671
672static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
673{
674 emulate_exception(ctxt, GP_VECTOR, err, true);
675}
676
677static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
678 int err)
679{
680 ctxt->cr2 = addr;
681 emulate_exception(ctxt, PF_VECTOR, err, true);
682}
683
684static void emulate_ud(struct x86_emulate_ctxt *ctxt)
685{
686 emulate_exception(ctxt, UD_VECTOR, 0, false);
687}
688
689static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
690{
691 emulate_exception(ctxt, TS_VECTOR, err, true);
692}
693
Avi Kivity62266862007-11-20 13:15:52 +0200694static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
695 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300696 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200697{
698 struct fetch_cache *fc = &ctxt->decode.fetch;
699 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300700 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200701
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300702 if (eip == fc->end) {
703 cur_size = fc->end - fc->start;
704 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
705 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
706 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900707 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200708 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300709 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200710 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300711 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900712 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200713}
714
715static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
716 struct x86_emulate_ops *ops,
717 unsigned long eip, void *dest, unsigned size)
718{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900719 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200720
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200721 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200722 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200723 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200724 while (size--) {
725 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900726 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200727 return rc;
728 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900729 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200730}
731
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000732/*
733 * Given the 'reg' portion of a ModRM byte, and a register block, return a
734 * pointer into the block that addresses the relevant register.
735 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
736 */
737static void *decode_register(u8 modrm_reg, unsigned long *regs,
738 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800739{
740 void *p;
741
742 p = &regs[modrm_reg];
743 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
744 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
745 return p;
746}
747
748static int read_descriptor(struct x86_emulate_ctxt *ctxt,
749 struct x86_emulate_ops *ops,
750 void *ptr,
751 u16 *size, unsigned long *address, int op_bytes)
752{
753 int rc;
754
755 if (op_bytes == 2)
756 op_bytes = 3;
757 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300758 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200759 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900760 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800761 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300762 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200763 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800764 return rc;
765}
766
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300767static int test_cc(unsigned int condition, unsigned int flags)
768{
769 int rc = 0;
770
771 switch ((condition & 15) >> 1) {
772 case 0: /* o */
773 rc |= (flags & EFLG_OF);
774 break;
775 case 1: /* b/c/nae */
776 rc |= (flags & EFLG_CF);
777 break;
778 case 2: /* z/e */
779 rc |= (flags & EFLG_ZF);
780 break;
781 case 3: /* be/na */
782 rc |= (flags & (EFLG_CF|EFLG_ZF));
783 break;
784 case 4: /* s */
785 rc |= (flags & EFLG_SF);
786 break;
787 case 5: /* p/pe */
788 rc |= (flags & EFLG_PF);
789 break;
790 case 7: /* le/ng */
791 rc |= (flags & EFLG_ZF);
792 /* fall through */
793 case 6: /* l/nge */
794 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
795 break;
796 }
797
798 /* Odd condition identifiers (lsb == 1) have inverted sense. */
799 return (!!rc ^ (condition & 1));
800}
801
Avi Kivity3c118e22007-10-31 10:27:04 +0200802static void decode_register_operand(struct operand *op,
803 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200804 int inhibit_bytereg)
805{
Avi Kivity33615aa2007-10-31 11:15:56 +0200806 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200807 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200808
809 if (!(c->d & ModRM))
810 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200811 op->type = OP_REG;
812 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200813 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200814 op->val = *(u8 *)op->ptr;
815 op->bytes = 1;
816 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200817 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200818 op->bytes = c->op_bytes;
819 switch (op->bytes) {
820 case 2:
821 op->val = *(u16 *)op->ptr;
822 break;
823 case 4:
824 op->val = *(u32 *)op->ptr;
825 break;
826 case 8:
827 op->val = *(u64 *) op->ptr;
828 break;
829 }
830 }
831 op->orig_val = op->val;
832}
833
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200834static int decode_modrm(struct x86_emulate_ctxt *ctxt,
835 struct x86_emulate_ops *ops)
836{
837 struct decode_cache *c = &ctxt->decode;
838 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700839 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900840 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200841
842 if (c->rex_prefix) {
843 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
844 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
845 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
846 }
847
848 c->modrm = insn_fetch(u8, 1, c->eip);
849 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
850 c->modrm_reg |= (c->modrm & 0x38) >> 3;
851 c->modrm_rm |= (c->modrm & 0x07);
852 c->modrm_ea = 0;
853 c->use_modrm_ea = 1;
854
855 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300856 c->modrm_ptr = decode_register(c->modrm_rm,
857 c->regs, c->d & ByteOp);
858 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200859 return rc;
860 }
861
862 if (c->ad_bytes == 2) {
863 unsigned bx = c->regs[VCPU_REGS_RBX];
864 unsigned bp = c->regs[VCPU_REGS_RBP];
865 unsigned si = c->regs[VCPU_REGS_RSI];
866 unsigned di = c->regs[VCPU_REGS_RDI];
867
868 /* 16-bit ModR/M decode. */
869 switch (c->modrm_mod) {
870 case 0:
871 if (c->modrm_rm == 6)
872 c->modrm_ea += insn_fetch(u16, 2, c->eip);
873 break;
874 case 1:
875 c->modrm_ea += insn_fetch(s8, 1, c->eip);
876 break;
877 case 2:
878 c->modrm_ea += insn_fetch(u16, 2, c->eip);
879 break;
880 }
881 switch (c->modrm_rm) {
882 case 0:
883 c->modrm_ea += bx + si;
884 break;
885 case 1:
886 c->modrm_ea += bx + di;
887 break;
888 case 2:
889 c->modrm_ea += bp + si;
890 break;
891 case 3:
892 c->modrm_ea += bp + di;
893 break;
894 case 4:
895 c->modrm_ea += si;
896 break;
897 case 5:
898 c->modrm_ea += di;
899 break;
900 case 6:
901 if (c->modrm_mod != 0)
902 c->modrm_ea += bp;
903 break;
904 case 7:
905 c->modrm_ea += bx;
906 break;
907 }
908 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
909 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300910 if (!c->has_seg_override)
911 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200912 c->modrm_ea = (u16)c->modrm_ea;
913 } else {
914 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700915 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200916 sib = insn_fetch(u8, 1, c->eip);
917 index_reg |= (sib >> 3) & 7;
918 base_reg |= sib & 7;
919 scale = sib >> 6;
920
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700921 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
922 c->modrm_ea += insn_fetch(s32, 4, c->eip);
923 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200924 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700925 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200926 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700927 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
928 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700929 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700930 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200931 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200932 switch (c->modrm_mod) {
933 case 0:
934 if (c->modrm_rm == 5)
935 c->modrm_ea += insn_fetch(s32, 4, c->eip);
936 break;
937 case 1:
938 c->modrm_ea += insn_fetch(s8, 1, c->eip);
939 break;
940 case 2:
941 c->modrm_ea += insn_fetch(s32, 4, c->eip);
942 break;
943 }
944 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200945done:
946 return rc;
947}
948
949static int decode_abs(struct x86_emulate_ctxt *ctxt,
950 struct x86_emulate_ops *ops)
951{
952 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900953 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200954
955 switch (c->ad_bytes) {
956 case 2:
957 c->modrm_ea = insn_fetch(u16, 2, c->eip);
958 break;
959 case 4:
960 c->modrm_ea = insn_fetch(u32, 4, c->eip);
961 break;
962 case 8:
963 c->modrm_ea = insn_fetch(u64, 8, c->eip);
964 break;
965 }
966done:
967 return rc;
968}
969
Avi Kivity6aa8b732006-12-10 02:21:36 -0800970int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200971x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800972{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200973 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900974 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200976 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800977
Avi Kivity6aa8b732006-12-10 02:21:36 -0800978
Gleb Natapov5cd21912010-03-18 15:20:26 +0200979 /* we cannot decode insn before we complete previous rep insn */
980 WARN_ON(ctxt->restart);
981
Gleb Natapov063db062010-03-18 15:20:06 +0200982 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300983 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300984 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800985
986 switch (mode) {
987 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200988 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200990 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991 break;
992 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200993 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800995#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800996 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200997 def_op_bytes = 4;
998 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800999 break;
1000#endif
1001 default:
1002 return -1;
1003 }
1004
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001005 c->op_bytes = def_op_bytes;
1006 c->ad_bytes = def_ad_bytes;
1007
Avi Kivity6aa8b732006-12-10 02:21:36 -08001008 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001009 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001010 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001011 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001012 /* switch between 2/4 bytes */
1013 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001014 break;
1015 case 0x67: /* address-size override */
1016 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001017 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001018 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001019 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001020 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001021 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001023 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001024 case 0x2e: /* CS override */
1025 case 0x36: /* SS override */
1026 case 0x3e: /* DS override */
1027 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028 break;
1029 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001030 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001031 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001032 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001033 case 0x40 ... 0x4f: /* REX */
1034 if (mode != X86EMUL_MODE_PROT64)
1035 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001036 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001037 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001038 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001039 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001040 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001041 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001042 c->rep_prefix = REPNE_PREFIX;
1043 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001045 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001046 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001047 default:
1048 goto done_prefixes;
1049 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001050
1051 /* Any legacy prefix after a REX prefix nullifies its effect. */
1052
Avi Kivity33615aa2007-10-31 11:15:56 +02001053 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001054 }
1055
1056done_prefixes:
1057
1058 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001059 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001060 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001061 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001062
1063 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001064 c->d = opcode_table[c->b];
1065 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001066 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001067 if (c->b == 0x0f) {
1068 c->twobyte = 1;
1069 c->b = insn_fetch(u8, 1, c->eip);
1070 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001071 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001072 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001073
Avi Kivitye09d0822008-01-18 12:38:59 +02001074 if (c->d & Group) {
1075 group = c->d & GroupMask;
1076 c->modrm = insn_fetch(u8, 1, c->eip);
1077 --c->eip;
1078
1079 group = (group << 3) + ((c->modrm >> 3) & 7);
1080 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
1081 c->d = group2_table[group];
1082 else
1083 c->d = group_table[group];
1084 }
1085
1086 /* Unrecognised? */
1087 if (c->d == 0) {
1088 DPRINTF("Cannot emulate %02x\n", c->b);
1089 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001090 }
1091
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001092 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1093 c->op_bytes = 8;
1094
Avi Kivity6aa8b732006-12-10 02:21:36 -08001095 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001096 if (c->d & ModRM)
1097 rc = decode_modrm(ctxt, ops);
1098 else if (c->d & MemAbs)
1099 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001100 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001101 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001102
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001103 if (!c->has_seg_override)
1104 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001105
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001106 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001107 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001108
1109 if (c->ad_bytes != 8)
1110 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001111
1112 if (c->rip_relative)
1113 c->modrm_ea += c->eip;
1114
Avi Kivity6aa8b732006-12-10 02:21:36 -08001115 /*
1116 * Decode and fetch the source operand: register, memory
1117 * or immediate.
1118 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001119 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001120 case SrcNone:
1121 break;
1122 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001123 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001124 break;
1125 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001126 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001127 goto srcmem_common;
1128 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001129 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001130 goto srcmem_common;
1131 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001132 c->src.bytes = (c->d & ByteOp) ? 1 :
1133 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001134 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001135 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001136 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001137 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001138 /*
1139 * For instructions with a ModR/M byte, switch to register
1140 * access if Mod = 3.
1141 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001142 if ((c->d & ModRM) && c->modrm_mod == 3) {
1143 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001144 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001145 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001146 break;
1147 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001148 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001149 c->src.ptr = (unsigned long *)c->modrm_ea;
1150 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001151 break;
1152 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001153 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001154 c->src.type = OP_IMM;
1155 c->src.ptr = (unsigned long *)c->eip;
1156 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1157 if (c->src.bytes == 8)
1158 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001159 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001160 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001161 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001162 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001163 break;
1164 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001165 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001166 break;
1167 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001168 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001169 break;
1170 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001171 if ((c->d & SrcMask) == SrcImmU) {
1172 switch (c->src.bytes) {
1173 case 1:
1174 c->src.val &= 0xff;
1175 break;
1176 case 2:
1177 c->src.val &= 0xffff;
1178 break;
1179 case 4:
1180 c->src.val &= 0xffffffff;
1181 break;
1182 }
1183 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001184 break;
1185 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001186 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001187 c->src.type = OP_IMM;
1188 c->src.ptr = (unsigned long *)c->eip;
1189 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001190 if ((c->d & SrcMask) == SrcImmByte)
1191 c->src.val = insn_fetch(s8, 1, c->eip);
1192 else
1193 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001194 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001195 case SrcAcc:
1196 c->src.type = OP_REG;
1197 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1198 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1199 switch (c->src.bytes) {
1200 case 1:
1201 c->src.val = *(u8 *)c->src.ptr;
1202 break;
1203 case 2:
1204 c->src.val = *(u16 *)c->src.ptr;
1205 break;
1206 case 4:
1207 c->src.val = *(u32 *)c->src.ptr;
1208 break;
1209 case 8:
1210 c->src.val = *(u64 *)c->src.ptr;
1211 break;
1212 }
1213 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001214 case SrcOne:
1215 c->src.bytes = 1;
1216 c->src.val = 1;
1217 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001218 case SrcSI:
1219 c->src.type = OP_MEM;
1220 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1221 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001222 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001223 c->regs[VCPU_REGS_RSI]);
1224 c->src.val = 0;
1225 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001226 case SrcImmFAddr:
1227 c->src.type = OP_IMM;
1228 c->src.ptr = (unsigned long *)c->eip;
1229 c->src.bytes = c->op_bytes + 2;
1230 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1231 break;
1232 case SrcMemFAddr:
1233 c->src.type = OP_MEM;
1234 c->src.ptr = (unsigned long *)c->modrm_ea;
1235 c->src.bytes = c->op_bytes + 2;
1236 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001237 }
1238
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001239 /*
1240 * Decode and fetch the second source operand: register, memory
1241 * or immediate.
1242 */
1243 switch (c->d & Src2Mask) {
1244 case Src2None:
1245 break;
1246 case Src2CL:
1247 c->src2.bytes = 1;
1248 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1249 break;
1250 case Src2ImmByte:
1251 c->src2.type = OP_IMM;
1252 c->src2.ptr = (unsigned long *)c->eip;
1253 c->src2.bytes = 1;
1254 c->src2.val = insn_fetch(u8, 1, c->eip);
1255 break;
1256 case Src2One:
1257 c->src2.bytes = 1;
1258 c->src2.val = 1;
1259 break;
1260 }
1261
Avi Kivity038e51d2007-01-22 20:40:40 -08001262 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001263 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001264 case ImplicitOps:
1265 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001266 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001267 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001268 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001269 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001270 break;
1271 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001272 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001273 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001274 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001275 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001276 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001277 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001278 break;
1279 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001280 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001281 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001282 if ((c->d & DstMask) == DstMem64)
1283 c->dst.bytes = 8;
1284 else
1285 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001286 c->dst.val = 0;
1287 if (c->d & BitOp) {
1288 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1289
1290 c->dst.ptr = (void *)c->dst.ptr +
1291 (c->src.val & mask) / 8;
1292 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001293 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001294 case DstAcc:
1295 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001296 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001297 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001298 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001299 case 1:
1300 c->dst.val = *(u8 *)c->dst.ptr;
1301 break;
1302 case 2:
1303 c->dst.val = *(u16 *)c->dst.ptr;
1304 break;
1305 case 4:
1306 c->dst.val = *(u32 *)c->dst.ptr;
1307 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001308 case 8:
1309 c->dst.val = *(u64 *)c->dst.ptr;
1310 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001311 }
1312 c->dst.orig_val = c->dst.val;
1313 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001314 case DstDI:
1315 c->dst.type = OP_MEM;
1316 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1317 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001318 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001319 c->regs[VCPU_REGS_RDI]);
1320 c->dst.val = 0;
1321 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001322 }
1323
1324done:
1325 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1326}
1327
Gleb Natapov9de41572010-04-28 19:15:22 +03001328static int read_emulated(struct x86_emulate_ctxt *ctxt,
1329 struct x86_emulate_ops *ops,
1330 unsigned long addr, void *dest, unsigned size)
1331{
1332 int rc;
1333 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001334 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001335
1336 while (size) {
1337 int n = min(size, 8u);
1338 size -= n;
1339 if (mc->pos < mc->end)
1340 goto read_cached;
1341
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001342 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1343 ctxt->vcpu);
1344 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001345 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001346 if (rc != X86EMUL_CONTINUE)
1347 return rc;
1348 mc->end += n;
1349
1350 read_cached:
1351 memcpy(dest, mc->data + mc->pos, n);
1352 mc->pos += n;
1353 dest += n;
1354 addr += n;
1355 }
1356 return X86EMUL_CONTINUE;
1357}
1358
Gleb Natapov7b262e92010-03-18 15:20:27 +02001359static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1360 struct x86_emulate_ops *ops,
1361 unsigned int size, unsigned short port,
1362 void *dest)
1363{
1364 struct read_cache *rc = &ctxt->decode.io_read;
1365
1366 if (rc->pos == rc->end) { /* refill pio read ahead */
1367 struct decode_cache *c = &ctxt->decode;
1368 unsigned int in_page, n;
1369 unsigned int count = c->rep_prefix ?
1370 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1371 in_page = (ctxt->eflags & EFLG_DF) ?
1372 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1373 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1374 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1375 count);
1376 if (n == 0)
1377 n = 1;
1378 rc->pos = rc->end = 0;
1379 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1380 return 0;
1381 rc->end = n * size;
1382 }
1383
1384 memcpy(dest, rc->data + rc->pos, size);
1385 rc->pos += size;
1386 return 1;
1387}
1388
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001389static u32 desc_limit_scaled(struct desc_struct *desc)
1390{
1391 u32 limit = get_desc_limit(desc);
1392
1393 return desc->g ? (limit << 12) | 0xfff : limit;
1394}
1395
1396static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1397 struct x86_emulate_ops *ops,
1398 u16 selector, struct desc_ptr *dt)
1399{
1400 if (selector & 1 << 2) {
1401 struct desc_struct desc;
1402 memset (dt, 0, sizeof *dt);
1403 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1404 return;
1405
1406 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1407 dt->address = get_desc_base(&desc);
1408 } else
1409 ops->get_gdt(dt, ctxt->vcpu);
1410}
1411
1412/* allowed just for 8 bytes segments */
1413static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1414 struct x86_emulate_ops *ops,
1415 u16 selector, struct desc_struct *desc)
1416{
1417 struct desc_ptr dt;
1418 u16 index = selector >> 3;
1419 int ret;
1420 u32 err;
1421 ulong addr;
1422
1423 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1424
1425 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001426 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001427 return X86EMUL_PROPAGATE_FAULT;
1428 }
1429 addr = dt.address + index * 8;
1430 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1431 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001432 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001433
1434 return ret;
1435}
1436
1437/* allowed just for 8 bytes segments */
1438static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1439 struct x86_emulate_ops *ops,
1440 u16 selector, struct desc_struct *desc)
1441{
1442 struct desc_ptr dt;
1443 u16 index = selector >> 3;
1444 u32 err;
1445 ulong addr;
1446 int ret;
1447
1448 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1449
1450 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001451 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001452 return X86EMUL_PROPAGATE_FAULT;
1453 }
1454
1455 addr = dt.address + index * 8;
1456 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1457 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001458 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001459
1460 return ret;
1461}
1462
1463static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1464 struct x86_emulate_ops *ops,
1465 u16 selector, int seg)
1466{
1467 struct desc_struct seg_desc;
1468 u8 dpl, rpl, cpl;
1469 unsigned err_vec = GP_VECTOR;
1470 u32 err_code = 0;
1471 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1472 int ret;
1473
1474 memset(&seg_desc, 0, sizeof seg_desc);
1475
1476 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1477 || ctxt->mode == X86EMUL_MODE_REAL) {
1478 /* set real mode segment descriptor */
1479 set_desc_base(&seg_desc, selector << 4);
1480 set_desc_limit(&seg_desc, 0xffff);
1481 seg_desc.type = 3;
1482 seg_desc.p = 1;
1483 seg_desc.s = 1;
1484 goto load;
1485 }
1486
1487 /* NULL selector is not valid for TR, CS and SS */
1488 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1489 && null_selector)
1490 goto exception;
1491
1492 /* TR should be in GDT only */
1493 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1494 goto exception;
1495
1496 if (null_selector) /* for NULL selector skip all following checks */
1497 goto load;
1498
1499 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1500 if (ret != X86EMUL_CONTINUE)
1501 return ret;
1502
1503 err_code = selector & 0xfffc;
1504 err_vec = GP_VECTOR;
1505
1506 /* can't load system descriptor into segment selecor */
1507 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1508 goto exception;
1509
1510 if (!seg_desc.p) {
1511 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1512 goto exception;
1513 }
1514
1515 rpl = selector & 3;
1516 dpl = seg_desc.dpl;
1517 cpl = ops->cpl(ctxt->vcpu);
1518
1519 switch (seg) {
1520 case VCPU_SREG_SS:
1521 /*
1522 * segment is not a writable data segment or segment
1523 * selector's RPL != CPL or segment selector's RPL != CPL
1524 */
1525 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1526 goto exception;
1527 break;
1528 case VCPU_SREG_CS:
1529 if (!(seg_desc.type & 8))
1530 goto exception;
1531
1532 if (seg_desc.type & 4) {
1533 /* conforming */
1534 if (dpl > cpl)
1535 goto exception;
1536 } else {
1537 /* nonconforming */
1538 if (rpl > cpl || dpl != cpl)
1539 goto exception;
1540 }
1541 /* CS(RPL) <- CPL */
1542 selector = (selector & 0xfffc) | cpl;
1543 break;
1544 case VCPU_SREG_TR:
1545 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1546 goto exception;
1547 break;
1548 case VCPU_SREG_LDTR:
1549 if (seg_desc.s || seg_desc.type != 2)
1550 goto exception;
1551 break;
1552 default: /* DS, ES, FS, or GS */
1553 /*
1554 * segment is not a data or readable code segment or
1555 * ((segment is a data or nonconforming code segment)
1556 * and (both RPL and CPL > DPL))
1557 */
1558 if ((seg_desc.type & 0xa) == 0x8 ||
1559 (((seg_desc.type & 0xc) != 0xc) &&
1560 (rpl > dpl && cpl > dpl)))
1561 goto exception;
1562 break;
1563 }
1564
1565 if (seg_desc.s) {
1566 /* mark segment as accessed */
1567 seg_desc.type |= 1;
1568 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1569 if (ret != X86EMUL_CONTINUE)
1570 return ret;
1571 }
1572load:
1573 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1574 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1575 return X86EMUL_CONTINUE;
1576exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001577 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001578 return X86EMUL_PROPAGATE_FAULT;
1579}
1580
Wei Yongjunc37eda12010-06-15 09:03:33 +08001581static inline int writeback(struct x86_emulate_ctxt *ctxt,
1582 struct x86_emulate_ops *ops)
1583{
1584 int rc;
1585 struct decode_cache *c = &ctxt->decode;
1586 u32 err;
1587
1588 switch (c->dst.type) {
1589 case OP_REG:
1590 /* The 4-byte case *is* correct:
1591 * in 64-bit mode we zero-extend.
1592 */
1593 switch (c->dst.bytes) {
1594 case 1:
1595 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1596 break;
1597 case 2:
1598 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1599 break;
1600 case 4:
1601 *c->dst.ptr = (u32)c->dst.val;
1602 break; /* 64b: zero-ext */
1603 case 8:
1604 *c->dst.ptr = c->dst.val;
1605 break;
1606 }
1607 break;
1608 case OP_MEM:
1609 if (c->lock_prefix)
1610 rc = ops->cmpxchg_emulated(
1611 (unsigned long)c->dst.ptr,
1612 &c->dst.orig_val,
1613 &c->dst.val,
1614 c->dst.bytes,
1615 &err,
1616 ctxt->vcpu);
1617 else
1618 rc = ops->write_emulated(
1619 (unsigned long)c->dst.ptr,
1620 &c->dst.val,
1621 c->dst.bytes,
1622 &err,
1623 ctxt->vcpu);
1624 if (rc == X86EMUL_PROPAGATE_FAULT)
1625 emulate_pf(ctxt,
1626 (unsigned long)c->dst.ptr, err);
1627 if (rc != X86EMUL_CONTINUE)
1628 return rc;
1629 break;
1630 case OP_NONE:
1631 /* no writeback */
1632 break;
1633 default:
1634 break;
1635 }
1636 return X86EMUL_CONTINUE;
1637}
1638
Gleb Natapov79168fd2010-04-28 19:15:30 +03001639static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1640 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001641{
1642 struct decode_cache *c = &ctxt->decode;
1643
1644 c->dst.type = OP_MEM;
1645 c->dst.bytes = c->op_bytes;
1646 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001647 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001648 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001649 c->regs[VCPU_REGS_RSP]);
1650}
1651
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001652static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001653 struct x86_emulate_ops *ops,
1654 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001655{
1656 struct decode_cache *c = &ctxt->decode;
1657 int rc;
1658
Gleb Natapov79168fd2010-04-28 19:15:30 +03001659 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001660 c->regs[VCPU_REGS_RSP]),
1661 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001662 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001663 return rc;
1664
Avi Kivity350f69d2009-01-05 11:12:40 +02001665 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001666 return rc;
1667}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001668
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001669static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1670 struct x86_emulate_ops *ops,
1671 void *dest, int len)
1672{
1673 int rc;
1674 unsigned long val, change_mask;
1675 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001676 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001677
1678 rc = emulate_pop(ctxt, ops, &val, len);
1679 if (rc != X86EMUL_CONTINUE)
1680 return rc;
1681
1682 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1683 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1684
1685 switch(ctxt->mode) {
1686 case X86EMUL_MODE_PROT64:
1687 case X86EMUL_MODE_PROT32:
1688 case X86EMUL_MODE_PROT16:
1689 if (cpl == 0)
1690 change_mask |= EFLG_IOPL;
1691 if (cpl <= iopl)
1692 change_mask |= EFLG_IF;
1693 break;
1694 case X86EMUL_MODE_VM86:
1695 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001696 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001697 return X86EMUL_PROPAGATE_FAULT;
1698 }
1699 change_mask |= EFLG_IF;
1700 break;
1701 default: /* real mode */
1702 change_mask |= (EFLG_IOPL | EFLG_IF);
1703 break;
1704 }
1705
1706 *(unsigned long *)dest =
1707 (ctxt->eflags & ~change_mask) | (val & change_mask);
1708
1709 return rc;
1710}
1711
Gleb Natapov79168fd2010-04-28 19:15:30 +03001712static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1713 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001714{
1715 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001716
Gleb Natapov79168fd2010-04-28 19:15:30 +03001717 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001718
Gleb Natapov79168fd2010-04-28 19:15:30 +03001719 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001720}
1721
1722static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1723 struct x86_emulate_ops *ops, int seg)
1724{
1725 struct decode_cache *c = &ctxt->decode;
1726 unsigned long selector;
1727 int rc;
1728
1729 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001730 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001731 return rc;
1732
Gleb Natapov2e873022010-03-18 15:20:18 +02001733 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001734 return rc;
1735}
1736
Wei Yongjunc37eda12010-06-15 09:03:33 +08001737static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001738 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001739{
1740 struct decode_cache *c = &ctxt->decode;
1741 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001742 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001743 int reg = VCPU_REGS_RAX;
1744
1745 while (reg <= VCPU_REGS_RDI) {
1746 (reg == VCPU_REGS_RSP) ?
1747 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1748
Gleb Natapov79168fd2010-04-28 19:15:30 +03001749 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001750
1751 rc = writeback(ctxt, ops);
1752 if (rc != X86EMUL_CONTINUE)
1753 return rc;
1754
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001755 ++reg;
1756 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001757
1758 /* Disable writeback. */
1759 c->dst.type = OP_NONE;
1760
1761 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001762}
1763
1764static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1765 struct x86_emulate_ops *ops)
1766{
1767 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001768 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001769 int reg = VCPU_REGS_RDI;
1770
1771 while (reg >= VCPU_REGS_RAX) {
1772 if (reg == VCPU_REGS_RSP) {
1773 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1774 c->op_bytes);
1775 --reg;
1776 }
1777
1778 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001779 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001780 break;
1781 --reg;
1782 }
1783 return rc;
1784}
1785
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001786static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1787 struct x86_emulate_ops *ops)
1788{
1789 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001790
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001791 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001792}
1793
Laurent Vivier05f086f2007-09-24 11:10:55 +02001794static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001795{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001796 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001797 switch (c->modrm_reg) {
1798 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001799 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001800 break;
1801 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001802 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001803 break;
1804 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001805 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001806 break;
1807 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001808 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001809 break;
1810 case 4: /* sal/shl */
1811 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001812 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001813 break;
1814 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001815 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001816 break;
1817 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001818 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001819 break;
1820 }
1821}
1822
1823static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001824 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001825{
1826 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001827
1828 switch (c->modrm_reg) {
1829 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001830 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001831 break;
1832 case 2: /* not */
1833 c->dst.val = ~c->dst.val;
1834 break;
1835 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001836 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001837 break;
1838 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001839 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001840 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001841 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001842}
1843
1844static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001845 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001846{
1847 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001848
1849 switch (c->modrm_reg) {
1850 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001851 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001852 break;
1853 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001854 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001855 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001856 case 2: /* call near abs */ {
1857 long int old_eip;
1858 old_eip = c->eip;
1859 c->eip = c->src.val;
1860 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001861 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001862 break;
1863 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001864 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001865 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001866 break;
1867 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001868 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001869 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001870 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001871 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001872}
1873
1874static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001875 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001876{
1877 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001878 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001879
1880 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1881 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001882 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1883 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001884 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001885 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001886 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1887 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001888
Laurent Vivier05f086f2007-09-24 11:10:55 +02001889 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001890 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001891 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001892}
1893
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001894static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1895 struct x86_emulate_ops *ops)
1896{
1897 struct decode_cache *c = &ctxt->decode;
1898 int rc;
1899 unsigned long cs;
1900
1901 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001902 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001903 return rc;
1904 if (c->op_bytes == 4)
1905 c->eip = (u32)c->eip;
1906 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001907 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001908 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001909 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001910 return rc;
1911}
1912
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001913static inline void
1914setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001915 struct x86_emulate_ops *ops, struct desc_struct *cs,
1916 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001917{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001918 memset(cs, 0, sizeof(struct desc_struct));
1919 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1920 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001921
1922 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001923 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001924 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001925 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001926 cs->type = 0x0b; /* Read, Execute, Accessed */
1927 cs->s = 1;
1928 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001929 cs->p = 1;
1930 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001931
Gleb Natapov79168fd2010-04-28 19:15:30 +03001932 set_desc_base(ss, 0); /* flat segment */
1933 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001934 ss->g = 1; /* 4kb granularity */
1935 ss->s = 1;
1936 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001937 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001938 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001939 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001940}
1941
1942static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001943emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001944{
1945 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001946 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001947 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001948 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001949
1950 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001951 if (ctxt->mode == X86EMUL_MODE_REAL ||
1952 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001953 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001954 return X86EMUL_PROPAGATE_FAULT;
1955 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001956
Gleb Natapov79168fd2010-04-28 19:15:30 +03001957 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001958
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001959 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001960 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001961 cs_sel = (u16)(msr_data & 0xfffc);
1962 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001963
1964 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001965 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001966 cs.l = 1;
1967 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001968 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1969 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1970 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1971 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001972
1973 c->regs[VCPU_REGS_RCX] = c->eip;
1974 if (is_long_mode(ctxt->vcpu)) {
1975#ifdef CONFIG_X86_64
1976 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1977
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001978 ops->get_msr(ctxt->vcpu,
1979 ctxt->mode == X86EMUL_MODE_PROT64 ?
1980 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001981 c->eip = msr_data;
1982
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001983 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001984 ctxt->eflags &= ~(msr_data | EFLG_RF);
1985#endif
1986 } else {
1987 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001988 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001989 c->eip = (u32)msr_data;
1990
1991 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1992 }
1993
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001994 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001995}
1996
Andre Przywara8c604352009-06-18 12:56:01 +02001997static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001998emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001999{
2000 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002001 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02002002 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002003 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02002004
Gleb Natapova0044752010-02-10 14:21:31 +02002005 /* inject #GP if in real mode */
2006 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002007 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002008 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002009 }
2010
2011 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2012 * Therefore, we inject an #UD.
2013 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002014 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002015 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002016 return X86EMUL_PROPAGATE_FAULT;
2017 }
Andre Przywara8c604352009-06-18 12:56:01 +02002018
Gleb Natapov79168fd2010-04-28 19:15:30 +03002019 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002020
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002021 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002022 switch (ctxt->mode) {
2023 case X86EMUL_MODE_PROT32:
2024 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002025 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002026 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002027 }
2028 break;
2029 case X86EMUL_MODE_PROT64:
2030 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002031 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002032 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002033 }
2034 break;
2035 }
2036
2037 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002038 cs_sel = (u16)msr_data;
2039 cs_sel &= ~SELECTOR_RPL_MASK;
2040 ss_sel = cs_sel + 8;
2041 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002042 if (ctxt->mode == X86EMUL_MODE_PROT64
2043 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002044 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002045 cs.l = 1;
2046 }
2047
Gleb Natapov79168fd2010-04-28 19:15:30 +03002048 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2049 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2050 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2051 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002052
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002053 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002054 c->eip = msr_data;
2055
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002056 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002057 c->regs[VCPU_REGS_RSP] = msr_data;
2058
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002059 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002060}
2061
Andre Przywara4668f052009-06-18 12:56:02 +02002062static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002063emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002064{
2065 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002066 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002067 u64 msr_data;
2068 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002069 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002070
Gleb Natapova0044752010-02-10 14:21:31 +02002071 /* inject #GP if in real mode or Virtual 8086 mode */
2072 if (ctxt->mode == X86EMUL_MODE_REAL ||
2073 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002074 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002075 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002076 }
2077
Gleb Natapov79168fd2010-04-28 19:15:30 +03002078 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002079
2080 if ((c->rex_prefix & 0x8) != 0x0)
2081 usermode = X86EMUL_MODE_PROT64;
2082 else
2083 usermode = X86EMUL_MODE_PROT32;
2084
2085 cs.dpl = 3;
2086 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002087 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002088 switch (usermode) {
2089 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002090 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002091 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002092 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002093 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002094 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002095 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002096 break;
2097 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002098 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002099 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002100 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002101 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002102 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002103 ss_sel = cs_sel + 8;
2104 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002105 cs.l = 1;
2106 break;
2107 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002108 cs_sel |= SELECTOR_RPL_MASK;
2109 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002110
Gleb Natapov79168fd2010-04-28 19:15:30 +03002111 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2112 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2113 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2114 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002115
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002116 c->eip = c->regs[VCPU_REGS_RDX];
2117 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002118
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002119 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002120}
2121
Gleb Natapov9c537242010-03-18 15:20:05 +02002122static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2123 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002124{
2125 int iopl;
2126 if (ctxt->mode == X86EMUL_MODE_REAL)
2127 return false;
2128 if (ctxt->mode == X86EMUL_MODE_VM86)
2129 return true;
2130 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002131 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002132}
2133
2134static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2135 struct x86_emulate_ops *ops,
2136 u16 port, u16 len)
2137{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002138 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002139 int r;
2140 u16 io_bitmap_ptr;
2141 u8 perm, bit_idx = port & 0x7;
2142 unsigned mask = (1 << len) - 1;
2143
Gleb Natapov79168fd2010-04-28 19:15:30 +03002144 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2145 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002146 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002147 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002148 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002149 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2150 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002151 if (r != X86EMUL_CONTINUE)
2152 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002153 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002154 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002155 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2156 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002157 if (r != X86EMUL_CONTINUE)
2158 return false;
2159 if ((perm >> bit_idx) & mask)
2160 return false;
2161 return true;
2162}
2163
2164static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2165 struct x86_emulate_ops *ops,
2166 u16 port, u16 len)
2167{
Gleb Natapov9c537242010-03-18 15:20:05 +02002168 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002169 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2170 return false;
2171 return true;
2172}
2173
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002174static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2175 struct x86_emulate_ops *ops,
2176 struct tss_segment_16 *tss)
2177{
2178 struct decode_cache *c = &ctxt->decode;
2179
2180 tss->ip = c->eip;
2181 tss->flag = ctxt->eflags;
2182 tss->ax = c->regs[VCPU_REGS_RAX];
2183 tss->cx = c->regs[VCPU_REGS_RCX];
2184 tss->dx = c->regs[VCPU_REGS_RDX];
2185 tss->bx = c->regs[VCPU_REGS_RBX];
2186 tss->sp = c->regs[VCPU_REGS_RSP];
2187 tss->bp = c->regs[VCPU_REGS_RBP];
2188 tss->si = c->regs[VCPU_REGS_RSI];
2189 tss->di = c->regs[VCPU_REGS_RDI];
2190
2191 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2192 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2193 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2194 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2195 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2196}
2197
2198static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2199 struct x86_emulate_ops *ops,
2200 struct tss_segment_16 *tss)
2201{
2202 struct decode_cache *c = &ctxt->decode;
2203 int ret;
2204
2205 c->eip = tss->ip;
2206 ctxt->eflags = tss->flag | 2;
2207 c->regs[VCPU_REGS_RAX] = tss->ax;
2208 c->regs[VCPU_REGS_RCX] = tss->cx;
2209 c->regs[VCPU_REGS_RDX] = tss->dx;
2210 c->regs[VCPU_REGS_RBX] = tss->bx;
2211 c->regs[VCPU_REGS_RSP] = tss->sp;
2212 c->regs[VCPU_REGS_RBP] = tss->bp;
2213 c->regs[VCPU_REGS_RSI] = tss->si;
2214 c->regs[VCPU_REGS_RDI] = tss->di;
2215
2216 /*
2217 * SDM says that segment selectors are loaded before segment
2218 * descriptors
2219 */
2220 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2221 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2222 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2223 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2224 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2225
2226 /*
2227 * Now load segment descriptors. If fault happenes at this stage
2228 * it is handled in a context of new task
2229 */
2230 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2231 if (ret != X86EMUL_CONTINUE)
2232 return ret;
2233 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2234 if (ret != X86EMUL_CONTINUE)
2235 return ret;
2236 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2237 if (ret != X86EMUL_CONTINUE)
2238 return ret;
2239 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2240 if (ret != X86EMUL_CONTINUE)
2241 return ret;
2242 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2243 if (ret != X86EMUL_CONTINUE)
2244 return ret;
2245
2246 return X86EMUL_CONTINUE;
2247}
2248
2249static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2250 struct x86_emulate_ops *ops,
2251 u16 tss_selector, u16 old_tss_sel,
2252 ulong old_tss_base, struct desc_struct *new_desc)
2253{
2254 struct tss_segment_16 tss_seg;
2255 int ret;
2256 u32 err, new_tss_base = get_desc_base(new_desc);
2257
2258 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2259 &err);
2260 if (ret == X86EMUL_PROPAGATE_FAULT) {
2261 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002262 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002263 return ret;
2264 }
2265
2266 save_state_to_tss16(ctxt, ops, &tss_seg);
2267
2268 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2269 &err);
2270 if (ret == X86EMUL_PROPAGATE_FAULT) {
2271 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002272 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002273 return ret;
2274 }
2275
2276 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2277 &err);
2278 if (ret == X86EMUL_PROPAGATE_FAULT) {
2279 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002280 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002281 return ret;
2282 }
2283
2284 if (old_tss_sel != 0xffff) {
2285 tss_seg.prev_task_link = old_tss_sel;
2286
2287 ret = ops->write_std(new_tss_base,
2288 &tss_seg.prev_task_link,
2289 sizeof tss_seg.prev_task_link,
2290 ctxt->vcpu, &err);
2291 if (ret == X86EMUL_PROPAGATE_FAULT) {
2292 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002293 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002294 return ret;
2295 }
2296 }
2297
2298 return load_state_from_tss16(ctxt, ops, &tss_seg);
2299}
2300
2301static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2302 struct x86_emulate_ops *ops,
2303 struct tss_segment_32 *tss)
2304{
2305 struct decode_cache *c = &ctxt->decode;
2306
2307 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2308 tss->eip = c->eip;
2309 tss->eflags = ctxt->eflags;
2310 tss->eax = c->regs[VCPU_REGS_RAX];
2311 tss->ecx = c->regs[VCPU_REGS_RCX];
2312 tss->edx = c->regs[VCPU_REGS_RDX];
2313 tss->ebx = c->regs[VCPU_REGS_RBX];
2314 tss->esp = c->regs[VCPU_REGS_RSP];
2315 tss->ebp = c->regs[VCPU_REGS_RBP];
2316 tss->esi = c->regs[VCPU_REGS_RSI];
2317 tss->edi = c->regs[VCPU_REGS_RDI];
2318
2319 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2320 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2321 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2322 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2323 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2324 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2325 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2326}
2327
2328static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2329 struct x86_emulate_ops *ops,
2330 struct tss_segment_32 *tss)
2331{
2332 struct decode_cache *c = &ctxt->decode;
2333 int ret;
2334
Gleb Natapov0f122442010-04-28 19:15:31 +03002335 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002336 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002337 return X86EMUL_PROPAGATE_FAULT;
2338 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002339 c->eip = tss->eip;
2340 ctxt->eflags = tss->eflags | 2;
2341 c->regs[VCPU_REGS_RAX] = tss->eax;
2342 c->regs[VCPU_REGS_RCX] = tss->ecx;
2343 c->regs[VCPU_REGS_RDX] = tss->edx;
2344 c->regs[VCPU_REGS_RBX] = tss->ebx;
2345 c->regs[VCPU_REGS_RSP] = tss->esp;
2346 c->regs[VCPU_REGS_RBP] = tss->ebp;
2347 c->regs[VCPU_REGS_RSI] = tss->esi;
2348 c->regs[VCPU_REGS_RDI] = tss->edi;
2349
2350 /*
2351 * SDM says that segment selectors are loaded before segment
2352 * descriptors
2353 */
2354 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2355 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2356 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2357 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2358 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2359 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2360 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2361
2362 /*
2363 * Now load segment descriptors. If fault happenes at this stage
2364 * it is handled in a context of new task
2365 */
2366 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2367 if (ret != X86EMUL_CONTINUE)
2368 return ret;
2369 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2370 if (ret != X86EMUL_CONTINUE)
2371 return ret;
2372 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2373 if (ret != X86EMUL_CONTINUE)
2374 return ret;
2375 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2376 if (ret != X86EMUL_CONTINUE)
2377 return ret;
2378 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2379 if (ret != X86EMUL_CONTINUE)
2380 return ret;
2381 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2382 if (ret != X86EMUL_CONTINUE)
2383 return ret;
2384 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2385 if (ret != X86EMUL_CONTINUE)
2386 return ret;
2387
2388 return X86EMUL_CONTINUE;
2389}
2390
2391static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2392 struct x86_emulate_ops *ops,
2393 u16 tss_selector, u16 old_tss_sel,
2394 ulong old_tss_base, struct desc_struct *new_desc)
2395{
2396 struct tss_segment_32 tss_seg;
2397 int ret;
2398 u32 err, new_tss_base = get_desc_base(new_desc);
2399
2400 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2401 &err);
2402 if (ret == X86EMUL_PROPAGATE_FAULT) {
2403 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002404 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002405 return ret;
2406 }
2407
2408 save_state_to_tss32(ctxt, ops, &tss_seg);
2409
2410 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2411 &err);
2412 if (ret == X86EMUL_PROPAGATE_FAULT) {
2413 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002414 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002415 return ret;
2416 }
2417
2418 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2419 &err);
2420 if (ret == X86EMUL_PROPAGATE_FAULT) {
2421 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002422 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002423 return ret;
2424 }
2425
2426 if (old_tss_sel != 0xffff) {
2427 tss_seg.prev_task_link = old_tss_sel;
2428
2429 ret = ops->write_std(new_tss_base,
2430 &tss_seg.prev_task_link,
2431 sizeof tss_seg.prev_task_link,
2432 ctxt->vcpu, &err);
2433 if (ret == X86EMUL_PROPAGATE_FAULT) {
2434 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002435 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002436 return ret;
2437 }
2438 }
2439
2440 return load_state_from_tss32(ctxt, ops, &tss_seg);
2441}
2442
2443static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002444 struct x86_emulate_ops *ops,
2445 u16 tss_selector, int reason,
2446 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002447{
2448 struct desc_struct curr_tss_desc, next_tss_desc;
2449 int ret;
2450 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2451 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002452 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002453 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002454
2455 /* FIXME: old_tss_base == ~0 ? */
2456
2457 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2458 if (ret != X86EMUL_CONTINUE)
2459 return ret;
2460 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2461 if (ret != X86EMUL_CONTINUE)
2462 return ret;
2463
2464 /* FIXME: check that next_tss_desc is tss */
2465
2466 if (reason != TASK_SWITCH_IRET) {
2467 if ((tss_selector & 3) > next_tss_desc.dpl ||
2468 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002469 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002470 return X86EMUL_PROPAGATE_FAULT;
2471 }
2472 }
2473
Gleb Natapovceffb452010-03-18 15:20:19 +02002474 desc_limit = desc_limit_scaled(&next_tss_desc);
2475 if (!next_tss_desc.p ||
2476 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2477 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002478 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002479 return X86EMUL_PROPAGATE_FAULT;
2480 }
2481
2482 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2483 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2484 write_segment_descriptor(ctxt, ops, old_tss_sel,
2485 &curr_tss_desc);
2486 }
2487
2488 if (reason == TASK_SWITCH_IRET)
2489 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2490
2491 /* set back link to prev task only if NT bit is set in eflags
2492 note that old_tss_sel is not used afetr this point */
2493 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2494 old_tss_sel = 0xffff;
2495
2496 if (next_tss_desc.type & 8)
2497 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2498 old_tss_base, &next_tss_desc);
2499 else
2500 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2501 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002502 if (ret != X86EMUL_CONTINUE)
2503 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002504
2505 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2506 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2507
2508 if (reason != TASK_SWITCH_IRET) {
2509 next_tss_desc.type |= (1 << 1); /* set busy flag */
2510 write_segment_descriptor(ctxt, ops, tss_selector,
2511 &next_tss_desc);
2512 }
2513
2514 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2515 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2516 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2517
Jan Kiszkae269fb22010-04-14 15:51:09 +02002518 if (has_error_code) {
2519 struct decode_cache *c = &ctxt->decode;
2520
2521 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2522 c->lock_prefix = 0;
2523 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002524 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002525 }
2526
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002527 return ret;
2528}
2529
2530int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2531 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002532 u16 tss_selector, int reason,
2533 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002534{
2535 struct decode_cache *c = &ctxt->decode;
2536 int rc;
2537
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002538 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002539 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002540
Jan Kiszkae269fb22010-04-14 15:51:09 +02002541 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2542 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002543
2544 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002545 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002546 if (rc == X86EMUL_CONTINUE)
2547 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002548 }
2549
Gleb Natapov19d04432010-04-15 12:29:50 +03002550 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002551}
2552
Gleb Natapova682e352010-03-18 15:20:21 +02002553static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002554 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002555{
2556 struct decode_cache *c = &ctxt->decode;
2557 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2558
Gleb Natapovd9271122010-03-18 15:20:22 +02002559 register_address_increment(c, &c->regs[reg], df * op->bytes);
2560 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002561}
2562
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002563int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002564x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002565{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002566 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002567 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002568 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002569 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002570
Gleb Natapov9de41572010-04-28 19:15:22 +03002571 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002572
Gleb Natapov1161624f12010-02-11 14:43:14 +02002573 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002574 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002575 goto done;
2576 }
2577
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002578 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002579 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002580 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002581 goto done;
2582 }
2583
Gleb Natapove92805a2010-02-10 14:21:35 +02002584 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002585 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002586 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002587 goto done;
2588 }
2589
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002590 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002591 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002592 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002593 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002594 string_done:
2595 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002596 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002597 goto done;
2598 }
2599 /* The second termination condition only applies for REPE
2600 * and REPNE. Test if the repeat string operation prefix is
2601 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2602 * corresponding termination condition according to:
2603 * - if REPE/REPZ and ZF = 0 then done
2604 * - if REPNE/REPNZ and ZF = 1 then done
2605 */
2606 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002607 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002608 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002609 ((ctxt->eflags & EFLG_ZF) == 0))
2610 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002611 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002612 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2613 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002614 }
Gleb Natapov063db062010-03-18 15:20:06 +02002615 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002616 }
2617
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002618 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002619 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002620 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002621 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002622 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002623 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002624 }
2625
Gleb Natapove35b7b92010-02-25 16:36:42 +02002626 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002627 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2628 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002629 if (rc != X86EMUL_CONTINUE)
2630 goto done;
2631 }
2632
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002633 if ((c->d & DstMask) == ImplicitOps)
2634 goto special_insn;
2635
2636
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002637 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2638 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002639 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2640 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002641 if (rc != X86EMUL_CONTINUE)
2642 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002643 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002644 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002645
Avi Kivity018a98d2007-11-27 19:30:56 +02002646special_insn:
2647
Laurent Viviere4e03de2007-09-18 11:52:50 +02002648 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649 goto twobyte_insn;
2650
Laurent Viviere4e03de2007-09-18 11:52:50 +02002651 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002652 case 0x00 ... 0x05:
2653 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002654 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002655 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002656 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002657 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002658 break;
2659 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002660 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002661 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002662 goto done;
2663 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002664 case 0x08 ... 0x0d:
2665 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002666 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002667 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002668 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002669 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002670 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002671 case 0x10 ... 0x15:
2672 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002673 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002674 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002675 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002676 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002677 break;
2678 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002679 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002680 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002681 goto done;
2682 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002683 case 0x18 ... 0x1d:
2684 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002685 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002687 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002688 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002689 break;
2690 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002691 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002692 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002693 goto done;
2694 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002695 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002697 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002698 break;
2699 case 0x28 ... 0x2d:
2700 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002701 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002702 break;
2703 case 0x30 ... 0x35:
2704 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002705 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002706 break;
2707 case 0x38 ... 0x3d:
2708 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002709 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002710 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002711 case 0x40 ... 0x47: /* inc r16/r32 */
2712 emulate_1op("inc", c->dst, ctxt->eflags);
2713 break;
2714 case 0x48 ... 0x4f: /* dec r16/r32 */
2715 emulate_1op("dec", c->dst, ctxt->eflags);
2716 break;
2717 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002718 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002719 break;
2720 case 0x58 ... 0x5f: /* pop reg */
2721 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002722 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002723 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002724 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002725 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002726 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002727 rc = emulate_pusha(ctxt, ops);
2728 if (rc != X86EMUL_CONTINUE)
2729 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002730 break;
2731 case 0x61: /* popa */
2732 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002733 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002734 goto done;
2735 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002736 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002737 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002738 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002739 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002740 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002741 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002742 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002743 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002744 break;
2745 case 0x6c: /* insb */
2746 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002747 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002748 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002749 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002750 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002751 goto done;
2752 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002753 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2754 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002755 goto done; /* IO is needed, skip writeback */
2756 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002757 case 0x6e: /* outsb */
2758 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002759 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002760 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002761 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002762 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002763 goto done;
2764 }
Gleb Natapov79729952010-03-18 15:20:24 +02002765 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2766 &c->src.val, 1, ctxt->vcpu);
2767
2768 c->dst.type = OP_NONE; /* nothing to writeback */
2769 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002770 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002771 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002772 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002773 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002774 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002775 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002776 case 0:
2777 goto add;
2778 case 1:
2779 goto or;
2780 case 2:
2781 goto adc;
2782 case 3:
2783 goto sbb;
2784 case 4:
2785 goto and;
2786 case 5:
2787 goto sub;
2788 case 6:
2789 goto xor;
2790 case 7:
2791 goto cmp;
2792 }
2793 break;
2794 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002795 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002796 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 break;
2798 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002799 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002801 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002802 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002803 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002804 break;
2805 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002806 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002807 break;
2808 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002809 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002810 break; /* 64b reg: zero-extend */
2811 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002812 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002813 break;
2814 }
2815 /*
2816 * Write back the memory destination with implicit LOCK
2817 * prefix.
2818 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002819 c->dst.val = c->src.val;
2820 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002822 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002823 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002824 case 0x8c: /* mov r/m, sreg */
2825 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002826 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002827 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002828 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002829 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002830 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002831 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002832 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002833 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002834 case 0x8e: { /* mov seg, r/m16 */
2835 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002836
2837 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002838
Gleb Natapovc6975182010-02-18 12:15:01 +02002839 if (c->modrm_reg == VCPU_SREG_CS ||
2840 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002841 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002842 goto done;
2843 }
2844
Glauber Costa310b5d32009-05-12 16:21:06 -04002845 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002846 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002847
Gleb Natapov2e873022010-03-18 15:20:18 +02002848 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002849
2850 c->dst.type = OP_NONE; /* Disable writeback. */
2851 break;
2852 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002853 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002854 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002855 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002856 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002857 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002858 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002859 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2860 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002861 break;
2862 }
2863 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002864 c->src.type = OP_REG;
2865 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002866 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2867 c->src.val = *(c->src.ptr);
2868 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002869 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002870 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002871 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002872 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002873 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002874 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002875 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002876 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002877 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2878 if (rc != X86EMUL_CONTINUE)
2879 goto done;
2880 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002881 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002883 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002884 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002885 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002886 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002887 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002888 case 0xa8 ... 0xa9: /* test ax, imm */
2889 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002890 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002891 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002892 break;
2893 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002894 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002895 case 0xae ... 0xaf: /* scas */
2896 DPRINTF("Urk! I don't handle SCAS.\n");
2897 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002898 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002899 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002900 case 0xc0 ... 0xc1:
2901 emulate_grp2(ctxt);
2902 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002903 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002904 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002905 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002906 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002907 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002908 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2909 mov:
2910 c->dst.val = c->src.val;
2911 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002912 case 0xcb: /* ret far */
2913 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002914 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002915 goto done;
2916 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002917 case 0xd0 ... 0xd1: /* Grp2 */
2918 c->src.val = 1;
2919 emulate_grp2(ctxt);
2920 break;
2921 case 0xd2 ... 0xd3: /* Grp2 */
2922 c->src.val = c->regs[VCPU_REGS_RCX];
2923 emulate_grp2(ctxt);
2924 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002925 case 0xe4: /* inb */
2926 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002927 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002928 case 0xe6: /* outb */
2929 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002930 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002931 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002932 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002933 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002934 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002935 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002936 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002937 }
2938 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002939 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002940 case 0xea: { /* jmp far */
2941 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02002942 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002943 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2944
2945 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02002946 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002947
Gleb Natapov414e6272010-04-28 19:15:26 +03002948 c->eip = 0;
2949 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002950 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03002951 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002952 case 0xeb:
2953 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08002954 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02002955 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002956 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002957 case 0xec: /* in al,dx */
2958 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002959 c->src.val = c->regs[VCPU_REGS_RDX];
2960 do_io_in:
2961 c->dst.bytes = min(c->dst.bytes, 4u);
2962 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002963 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002964 goto done;
2965 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002966 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
2967 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002968 goto done; /* IO is needed */
2969 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08002970 case 0xee: /* out dx,al */
2971 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002972 c->src.val = c->regs[VCPU_REGS_RDX];
2973 do_io_out:
2974 c->dst.bytes = min(c->dst.bytes, 4u);
2975 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002976 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002977 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002978 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002979 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
2980 ctxt->vcpu);
2981 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01002982 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002983 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002984 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03002985 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002986 case 0xf5: /* cmc */
2987 /* complement carry flag from eflags reg */
2988 ctxt->eflags ^= EFLG_CF;
2989 c->dst.type = OP_NONE; /* Disable writeback. */
2990 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002991 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02002992 if (!emulate_grp3(ctxt, ops))
2993 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02002994 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002995 case 0xf8: /* clc */
2996 ctxt->eflags &= ~EFLG_CF;
2997 c->dst.type = OP_NONE; /* Disable writeback. */
2998 break;
2999 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003000 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003001 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003002 goto done;
3003 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003004 ctxt->eflags &= ~X86_EFLAGS_IF;
3005 c->dst.type = OP_NONE; /* Disable writeback. */
3006 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003007 break;
3008 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003009 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003010 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003011 goto done;
3012 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003013 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003014 ctxt->eflags |= X86_EFLAGS_IF;
3015 c->dst.type = OP_NONE; /* Disable writeback. */
3016 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003017 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003018 case 0xfc: /* cld */
3019 ctxt->eflags &= ~EFLG_DF;
3020 c->dst.type = OP_NONE; /* Disable writeback. */
3021 break;
3022 case 0xfd: /* std */
3023 ctxt->eflags |= EFLG_DF;
3024 c->dst.type = OP_NONE; /* Disable writeback. */
3025 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003026 case 0xfe: /* Grp4 */
3027 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003028 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003029 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003030 goto done;
3031 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003032 case 0xff: /* Grp5 */
3033 if (c->modrm_reg == 5)
3034 goto jump_far;
3035 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003036 default:
3037 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003039
3040writeback:
3041 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003042 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003043 goto done;
3044
Gleb Natapov5cd21912010-03-18 15:20:26 +02003045 /*
3046 * restore dst type in case the decoding will be reused
3047 * (happens for string instruction )
3048 */
3049 c->dst.type = saved_dst_type;
3050
Gleb Natapova682e352010-03-18 15:20:21 +02003051 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003052 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3053 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003054
3055 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003056 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3057 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003058
Gleb Natapov5cd21912010-03-18 15:20:26 +02003059 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003060 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003061 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003062 /*
3063 * Re-enter guest when pio read ahead buffer is empty or,
3064 * if it is not used, after each 1024 iteration.
3065 */
3066 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3067 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003068 ctxt->restart = false;
3069 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003070 /*
3071 * reset read cache here in case string instruction is restared
3072 * without decoding
3073 */
3074 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003075 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003076
3077done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003078 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003079
3080twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003081 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003082 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003083 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003084 u16 size;
3085 unsigned long address;
3086
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003087 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003088 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003089 goto cannot_emulate;
3090
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003091 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003092 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003093 goto done;
3094
Avi Kivity33e38852008-05-21 15:34:25 +03003095 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003096 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003097 /* Disable writeback. */
3098 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003099 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003101 rc = read_descriptor(ctxt, ops, c->src.ptr,
3102 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003103 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104 goto done;
3105 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003106 /* Disable writeback. */
3107 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003108 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003109 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003110 if (c->modrm_mod == 3) {
3111 switch (c->modrm_rm) {
3112 case 1:
3113 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003114 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003115 goto done;
3116 break;
3117 default:
3118 goto cannot_emulate;
3119 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003120 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003121 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003122 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003123 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003124 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003125 goto done;
3126 realmode_lidt(ctxt->vcpu, size, address);
3127 }
Avi Kivity16286d02008-04-14 14:40:50 +03003128 /* Disable writeback. */
3129 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003130 break;
3131 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003132 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003133 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003134 break;
3135 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003136 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3137 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003138 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003139 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003140 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003141 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003142 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003143 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003144 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003145 /* Disable writeback. */
3146 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147 break;
3148 default:
3149 goto cannot_emulate;
3150 }
3151 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003152 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003153 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003154 if (rc != X86EMUL_CONTINUE)
3155 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003156 else
3157 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003158 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003159 case 0x06:
3160 emulate_clts(ctxt->vcpu);
3161 c->dst.type = OP_NONE;
3162 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003163 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003164 kvm_emulate_wbinvd(ctxt->vcpu);
3165 c->dst.type = OP_NONE;
3166 break;
3167 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003168 case 0x0d: /* GrpP (prefetch) */
3169 case 0x18: /* Grp16 (prefetch/nop) */
3170 c->dst.type = OP_NONE;
3171 break;
3172 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003173 switch (c->modrm_reg) {
3174 case 1:
3175 case 5 ... 7:
3176 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003177 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003178 goto done;
3179 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003180 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003181 c->dst.type = OP_NONE; /* no writeback */
3182 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003183 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003184 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3185 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003186 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003187 goto done;
3188 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003189 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003190 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003191 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003192 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003193 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003194 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003195 goto done;
3196 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003197 c->dst.type = OP_NONE;
3198 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003199 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003200 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3201 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003202 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003203 goto done;
3204 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003205
Gleb Natapov338dbc92010-04-28 19:15:32 +03003206 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3207 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3208 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3209 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003210 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003211 goto done;
3212 }
3213
Laurent Viviera01af5e2007-09-24 11:10:56 +02003214 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003215 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003216 case 0x30:
3217 /* wrmsr */
3218 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3219 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003220 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003221 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003222 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003223 }
3224 rc = X86EMUL_CONTINUE;
3225 c->dst.type = OP_NONE;
3226 break;
3227 case 0x32:
3228 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003229 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003230 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003231 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003232 } else {
3233 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3234 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3235 }
3236 rc = X86EMUL_CONTINUE;
3237 c->dst.type = OP_NONE;
3238 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003239 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003240 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003241 if (rc != X86EMUL_CONTINUE)
3242 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003243 else
3244 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003245 break;
3246 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003247 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003248 if (rc != X86EMUL_CONTINUE)
3249 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003250 else
3251 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003252 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003253 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003254 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003255 if (!test_cc(c->b, ctxt->eflags))
3256 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003258 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003259 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003260 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003261 c->dst.type = OP_NONE;
3262 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003263 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003264 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003265 break;
3266 case 0xa1: /* pop fs */
3267 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003268 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003269 goto done;
3270 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003271 case 0xa3:
3272 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003273 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003274 /* only subword offset */
3275 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003276 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003277 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003278 case 0xa4: /* shld imm8, r, r/m */
3279 case 0xa5: /* shld cl, r, r/m */
3280 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3281 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003282 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003283 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003284 break;
3285 case 0xa9: /* pop gs */
3286 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003287 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003288 goto done;
3289 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003290 case 0xab:
3291 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003292 /* only subword offset */
3293 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003294 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003295 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003296 case 0xac: /* shrd imm8, r, r/m */
3297 case 0xad: /* shrd cl, r, r/m */
3298 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3299 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003300 case 0xae: /* clflush */
3301 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003302 case 0xb0 ... 0xb1: /* cmpxchg */
3303 /*
3304 * Save real source value, then compare EAX against
3305 * destination.
3306 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003307 c->src.orig_val = c->src.val;
3308 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003309 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3310 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003311 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003312 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313 } else {
3314 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003315 c->dst.type = OP_REG;
3316 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003317 }
3318 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319 case 0xb3:
3320 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003321 /* only subword offset */
3322 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003323 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003324 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003325 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003326 c->dst.bytes = c->op_bytes;
3327 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3328 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003329 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003330 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003331 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003332 case 0:
3333 goto bt;
3334 case 1:
3335 goto bts;
3336 case 2:
3337 goto btr;
3338 case 3:
3339 goto btc;
3340 }
3341 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003342 case 0xbb:
3343 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003344 /* only subword offset */
3345 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003346 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003347 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003349 c->dst.bytes = c->op_bytes;
3350 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3351 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003352 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003353 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003354 c->dst.bytes = c->op_bytes;
3355 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3356 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003357 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003358 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003359 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003360 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003361 goto done;
3362 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003363 default:
3364 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003365 }
3366 goto writeback;
3367
3368cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003369 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003370 return -1;
3371}