Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Common prep/pmac/chrp boot and setup code. |
| 3 | */ |
| 4 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 5 | #include <linux/module.h> |
| 6 | #include <linux/string.h> |
| 7 | #include <linux/sched.h> |
| 8 | #include <linux/init.h> |
| 9 | #include <linux/kernel.h> |
| 10 | #include <linux/reboot.h> |
| 11 | #include <linux/delay.h> |
| 12 | #include <linux/initrd.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 13 | #include <linux/tty.h> |
| 14 | #include <linux/bootmem.h> |
| 15 | #include <linux/seq_file.h> |
| 16 | #include <linux/root_dev.h> |
| 17 | #include <linux/cpu.h> |
| 18 | #include <linux/console.h> |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 19 | #include <linux/memblock.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 20 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 21 | #include <asm/io.h> |
| 22 | #include <asm/prom.h> |
| 23 | #include <asm/processor.h> |
| 24 | #include <asm/pgtable.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 25 | #include <asm/setup.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 26 | #include <asm/smp.h> |
| 27 | #include <asm/elf.h> |
| 28 | #include <asm/cputable.h> |
| 29 | #include <asm/bootx.h> |
| 30 | #include <asm/btext.h> |
| 31 | #include <asm/machdep.h> |
| 32 | #include <asm/uaccess.h> |
| 33 | #include <asm/system.h> |
| 34 | #include <asm/pmac_feature.h> |
| 35 | #include <asm/sections.h> |
| 36 | #include <asm/nvram.h> |
| 37 | #include <asm/xmon.h> |
Kumar Gala | 6d7f58b | 2005-10-25 23:57:33 -0500 | [diff] [blame] | 38 | #include <asm/time.h> |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 39 | #include <asm/serial.h> |
Benjamin Herrenschmidt | 51d3082 | 2005-11-23 17:57:25 +1100 | [diff] [blame] | 40 | #include <asm/udbg.h> |
Benjamin Herrenschmidt | 7752035 | 2008-12-18 19:13:48 +0000 | [diff] [blame] | 41 | #include <asm/mmu_context.h> |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 42 | |
Stephen Rothwell | 66ba135 | 2005-11-09 11:01:06 +1100 | [diff] [blame] | 43 | #include "setup.h" |
| 44 | |
Paul Mackerras | 03501da | 2005-10-26 17:11:18 +1000 | [diff] [blame] | 45 | #define DBG(fmt...) |
| 46 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 47 | extern void bootx_init(unsigned long r4, unsigned long phys); |
| 48 | |
Paul Mackerras | 80579e1 | 2005-10-27 22:42:04 +1000 | [diff] [blame] | 49 | int boot_cpuid; |
| 50 | EXPORT_SYMBOL_GPL(boot_cpuid); |
| 51 | int boot_cpuid_phys; |
| 52 | |
Nathan Lynch | 13a9801 | 2008-12-10 14:28:41 +0000 | [diff] [blame] | 53 | int smp_hw_index[NR_CPUS]; |
| 54 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 55 | unsigned long ISA_DMA_THRESHOLD; |
| 56 | unsigned int DMA_MODE_READ; |
| 57 | unsigned int DMA_MODE_WRITE; |
| 58 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 59 | #ifdef CONFIG_VGA_CONSOLE |
| 60 | unsigned long vgacon_remap_base; |
Mathieu Desnoyers | d003e7a | 2007-02-07 19:04:44 -0500 | [diff] [blame] | 61 | EXPORT_SYMBOL(vgacon_remap_base); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 62 | #endif |
| 63 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 64 | /* |
| 65 | * These are used in binfmt_elf.c to put aux entries on the stack |
| 66 | * for each elf executable being started. |
| 67 | */ |
| 68 | int dcache_bsize; |
| 69 | int icache_bsize; |
| 70 | int ucache_bsize; |
| 71 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 72 | /* |
| 73 | * We're called here very early in the boot. We determine the machine |
| 74 | * type and call the appropriate low-level setup functions. |
| 75 | * -- Cort <cort@fsmlabs.com> |
| 76 | * |
| 77 | * Note that the kernel may be running at an address which is different |
| 78 | * from the address that it was linked at, so we must use RELOC/PTRRELOC |
| 79 | * to access static data (including strings). -- paulus |
| 80 | */ |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 81 | notrace unsigned long __init early_init(unsigned long dt_ptr) |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 82 | { |
| 83 | unsigned long offset = reloc_offset(); |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 84 | struct cpu_spec *spec; |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 85 | |
Paul Mackerras | dd184343 | 2005-10-17 20:13:47 +1000 | [diff] [blame] | 86 | /* First zero the BSS -- use memset_io, some platforms don't have |
| 87 | * caches on yet */ |
Mark A. Greer | 556b09c | 2006-10-25 16:36:49 -0700 | [diff] [blame] | 88 | memset_io((void __iomem *)PTRRELOC(&__bss_start), 0, |
| 89 | __bss_stop - __bss_start); |
Paul Mackerras | dd184343 | 2005-10-17 20:13:47 +1000 | [diff] [blame] | 90 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 91 | /* |
| 92 | * Identify the CPU type and fix up code sections |
| 93 | * that depend on which cpu we have. |
| 94 | */ |
Paul Mackerras | 974a76f | 2006-11-10 20:38:53 +1100 | [diff] [blame] | 95 | spec = identify_cpu(offset, mfspr(SPRN_PVR)); |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 96 | |
Benjamin Herrenschmidt | 0909c8c | 2006-10-20 11:47:18 +1000 | [diff] [blame] | 97 | do_feature_fixups(spec->cpu_features, |
Benjamin Herrenschmidt | 42c4aaa | 2006-10-24 16:42:40 +1000 | [diff] [blame] | 98 | PTRRELOC(&__start___ftr_fixup), |
| 99 | PTRRELOC(&__stop___ftr_fixup)); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 100 | |
Benjamin Herrenschmidt | 7c03d65 | 2008-12-18 19:13:32 +0000 | [diff] [blame] | 101 | do_feature_fixups(spec->mmu_features, |
| 102 | PTRRELOC(&__start___mmu_ftr_fixup), |
| 103 | PTRRELOC(&__stop___mmu_ftr_fixup)); |
| 104 | |
Kumar Gala | 2d1b202 | 2008-07-02 01:16:40 +1000 | [diff] [blame] | 105 | do_lwsync_fixups(spec->cpu_features, |
| 106 | PTRRELOC(&__start___lwsync_fixup), |
| 107 | PTRRELOC(&__stop___lwsync_fixup)); |
| 108 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 109 | return KERNELBASE + offset; |
| 110 | } |
| 111 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 112 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 113 | /* |
| 114 | * Find out what kind of machine we're on and save any data we need |
| 115 | * from the early boot process (devtree is copied on pmac by prom_init()). |
| 116 | * This is called very early on the boot process, after a minimal |
| 117 | * MMU environment has been set up but before MMU_init is called. |
| 118 | */ |
Sebastian Andrzej Siewior | cd301c7 | 2008-10-12 04:08:14 +0000 | [diff] [blame] | 119 | notrace void __init machine_init(unsigned long dt_ptr) |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 120 | { |
Benjamin Herrenschmidt | 5d38902 | 2009-06-17 17:43:59 +0000 | [diff] [blame] | 121 | lockdep_init(); |
| 122 | |
David Gibson | 719c91c | 2007-02-13 15:54:22 +1100 | [diff] [blame] | 123 | /* Enable early debugging if any specified (see udbg.h) */ |
| 124 | udbg_early_init(); |
Benjamin Herrenschmidt | 51d3082 | 2005-11-23 17:57:25 +1100 | [diff] [blame] | 125 | |
| 126 | /* Do some early initialization based on the flat device tree */ |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 127 | early_init_devtree(__va(dt_ptr)); |
| 128 | |
Benjamin Herrenschmidt | e822250 | 2006-03-28 23:15:54 +1100 | [diff] [blame] | 129 | probe_machine(); |
Paul Mackerras | 35499c0 | 2005-10-22 16:02:39 +1000 | [diff] [blame] | 130 | |
Dale Farnsworth | f8f50b1 | 2008-12-17 10:09:26 +0000 | [diff] [blame] | 131 | setup_kdump_trampoline(); |
| 132 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 133 | #ifdef CONFIG_6xx |
Paul Mackerras | a0652fc | 2006-03-27 15:03:03 +1100 | [diff] [blame] | 134 | if (cpu_has_feature(CPU_FTR_CAN_DOZE) || |
| 135 | cpu_has_feature(CPU_FTR_CAN_NAP)) |
| 136 | ppc_md.power_save = ppc6xx_idle; |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 137 | #endif |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 138 | |
Kumar Gala | fc4033b | 2008-06-18 16:26:52 -0500 | [diff] [blame] | 139 | #ifdef CONFIG_E500 |
| 140 | if (cpu_has_feature(CPU_FTR_CAN_DOZE) || |
| 141 | cpu_has_feature(CPU_FTR_CAN_NAP)) |
| 142 | ppc_md.power_save = e500_idle; |
| 143 | #endif |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 144 | if (ppc_md.progress) |
| 145 | ppc_md.progress("id mach(): done", 0x200); |
| 146 | } |
| 147 | |
| 148 | #ifdef CONFIG_BOOKE_WDT |
| 149 | /* Checks wdt=x and wdt_period=xx command-line option */ |
Steven Rostedt | 4e491d1 | 2008-05-14 23:49:44 -0400 | [diff] [blame] | 150 | notrace int __init early_parse_wdt(char *p) |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 151 | { |
| 152 | if (p && strncmp(p, "0", 1) != 0) |
| 153 | booke_wdt_enabled = 1; |
| 154 | |
| 155 | return 0; |
| 156 | } |
| 157 | early_param("wdt", early_parse_wdt); |
| 158 | |
| 159 | int __init early_parse_wdt_period (char *p) |
| 160 | { |
| 161 | if (p) |
| 162 | booke_wdt_period = simple_strtoul(p, NULL, 0); |
| 163 | |
| 164 | return 0; |
| 165 | } |
| 166 | early_param("wdt_period", early_parse_wdt_period); |
| 167 | #endif /* CONFIG_BOOKE_WDT */ |
| 168 | |
| 169 | /* Checks "l2cr=xxxx" command-line option */ |
| 170 | int __init ppc_setup_l2cr(char *str) |
| 171 | { |
| 172 | if (cpu_has_feature(CPU_FTR_L2CR)) { |
| 173 | unsigned long val = simple_strtoul(str, NULL, 0); |
| 174 | printk(KERN_INFO "l2cr set to %lx\n", val); |
| 175 | _set_L2CR(0); /* force invalidate by disable cache */ |
| 176 | _set_L2CR(val); /* and enable it */ |
| 177 | } |
| 178 | return 1; |
| 179 | } |
| 180 | __setup("l2cr=", ppc_setup_l2cr); |
| 181 | |
Robert Brose | a78bfbf | 2008-03-29 07:20:23 +1100 | [diff] [blame] | 182 | /* Checks "l3cr=xxxx" command-line option */ |
| 183 | int __init ppc_setup_l3cr(char *str) |
| 184 | { |
| 185 | if (cpu_has_feature(CPU_FTR_L3CR)) { |
| 186 | unsigned long val = simple_strtoul(str, NULL, 0); |
| 187 | printk(KERN_INFO "l3cr set to %lx\n", val); |
| 188 | _set_L3CR(val); /* and enable it */ |
| 189 | } |
| 190 | return 1; |
| 191 | } |
| 192 | __setup("l3cr=", ppc_setup_l3cr); |
| 193 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 194 | #ifdef CONFIG_GENERIC_NVRAM |
| 195 | |
| 196 | /* Generic nvram hooks used by drivers/char/gen_nvram.c */ |
| 197 | unsigned char nvram_read_byte(int addr) |
| 198 | { |
| 199 | if (ppc_md.nvram_read_val) |
| 200 | return ppc_md.nvram_read_val(addr); |
| 201 | return 0xff; |
| 202 | } |
| 203 | EXPORT_SYMBOL(nvram_read_byte); |
| 204 | |
| 205 | void nvram_write_byte(unsigned char val, int addr) |
| 206 | { |
| 207 | if (ppc_md.nvram_write_val) |
| 208 | ppc_md.nvram_write_val(addr, val); |
| 209 | } |
| 210 | EXPORT_SYMBOL(nvram_write_byte); |
| 211 | |
Martyn Welch | d331d83 | 2009-08-13 09:03:02 +0100 | [diff] [blame] | 212 | ssize_t nvram_get_size(void) |
| 213 | { |
| 214 | if (ppc_md.nvram_size) |
| 215 | return ppc_md.nvram_size(); |
| 216 | return -1; |
| 217 | } |
| 218 | EXPORT_SYMBOL(nvram_get_size); |
| 219 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 220 | void nvram_sync(void) |
| 221 | { |
| 222 | if (ppc_md.nvram_sync) |
| 223 | ppc_md.nvram_sync(); |
| 224 | } |
| 225 | EXPORT_SYMBOL(nvram_sync); |
| 226 | |
| 227 | #endif /* CONFIG_NVRAM */ |
| 228 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 229 | int __init ppc_init(void) |
| 230 | { |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 231 | /* clear the progress line */ |
Giuliano Pochini | 5e41763 | 2007-03-26 21:40:28 -0800 | [diff] [blame] | 232 | if (ppc_md.progress) |
| 233 | ppc_md.progress(" ", 0xffff); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 234 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 235 | /* call platform init */ |
| 236 | if (ppc_md.init != NULL) { |
| 237 | ppc_md.init(); |
| 238 | } |
| 239 | return 0; |
| 240 | } |
| 241 | |
| 242 | arch_initcall(ppc_init); |
| 243 | |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 244 | static void __init irqstack_early_init(void) |
| 245 | { |
| 246 | unsigned int i; |
| 247 | |
| 248 | /* interrupt stacks must be in lowmem, we get that for free on ppc32 |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 249 | * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */ |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 250 | for_each_possible_cpu(i) { |
| 251 | softirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 252 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 253 | hardirq_ctx[i] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 254 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 255 | } |
| 256 | } |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 257 | |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 258 | #if defined(CONFIG_BOOKE) || defined(CONFIG_40x) |
| 259 | static void __init exc_lvl_early_init(void) |
| 260 | { |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 261 | unsigned int i, hw_cpu; |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 262 | |
| 263 | /* interrupt stacks must be in lowmem, we get that for free on ppc32 |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 264 | * as the memblock is limited to lowmem by MEMBLOCK_REAL_LIMIT */ |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 265 | for_each_possible_cpu(i) { |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 266 | hw_cpu = get_hard_smp_processor_id(i); |
| 267 | critirq_ctx[hw_cpu] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 268 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 269 | #ifdef CONFIG_BOOKE |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 270 | dbgirq_ctx[hw_cpu] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 271 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Dave Kleikamp | 3e7f45a | 2010-08-18 06:44:25 +0000 | [diff] [blame] | 272 | mcheckirq_ctx[hw_cpu] = (struct thread_info *) |
Yinghai Lu | 95f72d1 | 2010-07-12 14:36:09 +1000 | [diff] [blame] | 273 | __va(memblock_alloc(THREAD_SIZE, THREAD_SIZE)); |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 274 | #endif |
| 275 | } |
| 276 | } |
| 277 | #else |
| 278 | #define exc_lvl_early_init() |
| 279 | #endif |
| 280 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 281 | /* Warning, IO base is not yet inited */ |
| 282 | void __init setup_arch(char **cmdline_p) |
| 283 | { |
Michael Ellerman | 846f77b | 2006-05-17 18:00:45 +1000 | [diff] [blame] | 284 | *cmdline_p = cmd_line; |
| 285 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 286 | /* so udelay does something sensible, assume <= 1000 bogomips */ |
| 287 | loops_per_jiffy = 500000000 / HZ; |
| 288 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 289 | unflatten_device_tree(); |
David Woodhouse | a82765b | 2005-11-02 22:34:20 +0000 | [diff] [blame] | 290 | check_for_initrd(); |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 291 | |
| 292 | if (ppc_md.init_early) |
| 293 | ppc_md.init_early(); |
| 294 | |
Benjamin Herrenschmidt | 463ce0e | 2005-11-23 17:56:06 +1100 | [diff] [blame] | 295 | find_legacy_serial_ports(); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 296 | |
Paul Mackerras | 5ad5707 | 2005-11-05 10:33:55 +1100 | [diff] [blame] | 297 | smp_setup_cpu_maps(); |
| 298 | |
Benjamin Herrenschmidt | 51d3082 | 2005-11-23 17:57:25 +1100 | [diff] [blame] | 299 | /* Register early console */ |
| 300 | register_early_udbg_console(); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 301 | |
Michael Ellerman | 47679283 | 2006-10-03 14:12:08 +1000 | [diff] [blame] | 302 | xmon_setup(); |
| 303 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 304 | /* |
| 305 | * Set cache line size based on type of cpu as a default. |
| 306 | * Systems with OF can look in the properties on the cpu node(s) |
| 307 | * for a possibly more accurate value. |
| 308 | */ |
David Gibson | 4508dc2 | 2007-06-13 14:52:57 +1000 | [diff] [blame] | 309 | dcache_bsize = cur_cpu_spec->dcache_bsize; |
| 310 | icache_bsize = cur_cpu_spec->icache_bsize; |
| 311 | ucache_bsize = 0; |
| 312 | if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE)) |
| 313 | ucache_bsize = icache_bsize = dcache_bsize; |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 314 | |
| 315 | /* reboot on panic */ |
| 316 | panic_timeout = 180; |
| 317 | |
Kumar Gala | 7e99026 | 2006-05-05 00:02:08 -0500 | [diff] [blame] | 318 | if (ppc_md.panic) |
| 319 | setup_panic(); |
| 320 | |
Kumar Gala | 4846c5d | 2008-04-16 05:52:26 +1000 | [diff] [blame] | 321 | init_mm.start_code = (unsigned long)_stext; |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 322 | init_mm.end_code = (unsigned long) _etext; |
| 323 | init_mm.end_data = (unsigned long) _edata; |
Paul Mackerras | 49b0985 | 2005-11-10 15:53:40 +1100 | [diff] [blame] | 324 | init_mm.brk = klimit; |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 325 | |
Kumar Gala | bcf0b08 | 2008-04-30 03:49:55 -0500 | [diff] [blame] | 326 | exc_lvl_early_init(); |
| 327 | |
Kumar Gala | 8521882 | 2008-04-28 16:21:22 +1000 | [diff] [blame] | 328 | irqstack_early_init(); |
| 329 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 330 | /* set up the bootmem stuff with available memory */ |
| 331 | do_init_bootmem(); |
| 332 | if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab); |
| 333 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 334 | #ifdef CONFIG_DUMMY_CONSOLE |
| 335 | conswitchp = &dummy_con; |
| 336 | #endif |
| 337 | |
Grant Likely | 38db7e7 | 2007-10-11 04:48:18 +1000 | [diff] [blame] | 338 | if (ppc_md.setup_arch) |
| 339 | ppc_md.setup_arch(); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 340 | if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab); |
| 341 | |
| 342 | paging_init(); |
Benjamin Herrenschmidt | 7752035 | 2008-12-18 19:13:48 +0000 | [diff] [blame] | 343 | |
| 344 | /* Initialize the MMU context management stuff */ |
| 345 | mmu_context_init(); |
| 346 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 347 | } |