blob: c3d86fa71ddfc9bbe2b98819fe9a2513becb5e8e [file] [log] [blame]
Paul Mundt6b002232006-10-12 17:07:45 +09001/*
2 * 'traps.c' handles hardware traps and faults after we have saved some
3 * state in 'entry.S'.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * SuperH version: Copyright (C) 1999 Niibe Yutaka
6 * Copyright (C) 2000 Philipp Rumpf
7 * Copyright (C) 2000 David Howells
Paul Mundt3a2e1172007-05-01 16:33:10 +09008 * Copyright (C) 2002 - 2007 Paul Mundt
Paul Mundt6b002232006-10-12 17:07:45 +09009 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ptrace.h>
Russell Kingba84be22009-01-06 14:41:07 -080016#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/spinlock.h>
19#include <linux/module.h>
20#include <linux/kallsyms.h>
Paul Mundt1f666582006-10-19 16:20:25 +090021#include <linux/io.h>
Paul Mundtfa691512007-03-08 19:41:21 +090022#include <linux/bug.h>
Paul Mundt9b8c90e2006-12-06 11:07:51 +090023#include <linux/debug_locks.h>
Paul Mundtb118ca52007-05-09 10:55:38 +090024#include <linux/kdebug.h>
Paul Mundte1132762007-05-15 08:36:36 +090025#include <linux/kexec.h>
Paul Mundtdc34d312006-12-08 17:41:43 +090026#include <linux/limits.h>
Paul Mundtaf67c3a2009-10-13 10:57:52 +090027#include <linux/sysfs.h>
Paul Mundta99eae52010-01-12 16:12:25 +090028#include <linux/uaccess.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/system.h>
Paul Mundta99eae52010-01-12 16:12:25 +090030#include <asm/alignment.h>
Andrew Mortonfad0f902008-04-16 02:03:51 +090031#include <asm/fpu.h>
Chris Smithd39f5452008-09-05 17:15:39 +090032#include <asm/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#ifdef CONFIG_CPU_SH2
Yoshinori Sato0983b312006-11-05 15:58:47 +090035# define TRAP_RESERVED_INST 4
36# define TRAP_ILLEGAL_SLOT_INST 6
37# define TRAP_ADDRESS_ERROR 9
38# ifdef CONFIG_CPU_SH2A
Peter Griffincd894362009-05-08 15:51:51 +010039# define TRAP_UBC 12
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +090040# define TRAP_FPU_ERROR 13
Yoshinori Sato0983b312006-11-05 15:58:47 +090041# define TRAP_DIVZERO_ERROR 17
42# define TRAP_DIVOVF_ERROR 18
43# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#else
45#define TRAP_RESERVED_INST 12
46#define TRAP_ILLEGAL_SLOT_INST 13
47#endif
48
Paul Mundt6b002232006-10-12 17:07:45 +090049static void dump_mem(const char *str, unsigned long bottom, unsigned long top)
50{
51 unsigned long p;
52 int i;
53
54 printk("%s(0x%08lx to 0x%08lx)\n", str, bottom, top);
55
56 for (p = bottom & ~31; p < top; ) {
57 printk("%04lx: ", p & 0xffff);
58
59 for (i = 0; i < 8; i++, p += 4) {
60 unsigned int val;
61
62 if (p < bottom || p >= top)
63 printk(" ");
64 else {
65 if (__get_user(val, (unsigned int __user *)p)) {
66 printk("\n");
67 return;
68 }
69 printk("%08x ", val);
70 }
71 }
72 printk("\n");
73 }
74}
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Paul Mundt3a2e1172007-05-01 16:33:10 +090076static DEFINE_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
78void die(const char * str, struct pt_regs * regs, long err)
79{
80 static int die_counter;
81
Paul Mundt55273982007-06-18 18:57:13 +090082 oops_enter();
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 spin_lock_irq(&die_lock);
Paul Mundtaf67c3a2009-10-13 10:57:52 +090085 console_verbose();
Paul Mundt6b002232006-10-12 17:07:45 +090086 bust_spinlocks(1);
87
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 printk("%s: %04lx [#%d]\n", str, err & 0xffff, ++die_counter);
Paul Mundtaf67c3a2009-10-13 10:57:52 +090089 sysfs_printk_last_file();
Paul Mundt6b002232006-10-12 17:07:45 +090090 print_modules();
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 show_regs(regs);
Paul Mundt6b002232006-10-12 17:07:45 +090092
Alexey Dobriyan19c58702007-10-18 23:40:41 -070093 printk("Process: %s (pid: %d, stack limit = %p)\n", current->comm,
94 task_pid_nr(current), task_stack_page(current) + 1);
Paul Mundt6b002232006-10-12 17:07:45 +090095
96 if (!user_mode(regs) || in_interrupt())
97 dump_mem("Stack: ", regs->regs[15], THREAD_SIZE +
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +090098 (unsigned long)task_stack_page(current));
Paul Mundt6b002232006-10-12 17:07:45 +090099
Paul Mundtc9306f02008-10-21 18:33:36 +0900100 notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV);
101
Paul Mundt6b002232006-10-12 17:07:45 +0900102 bust_spinlocks(0);
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700103 add_taint(TAINT_DIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 spin_unlock_irq(&die_lock);
Paul Mundtaf67c3a2009-10-13 10:57:52 +0900105 oops_exit();
Paul Mundte1132762007-05-15 08:36:36 +0900106
107 if (kexec_should_crash(current))
108 crash_kexec(regs);
109
110 if (in_interrupt())
111 panic("Fatal exception in interrupt");
112
113 if (panic_on_oops)
114 panic("Fatal exception");
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 do_exit(SIGSEGV);
117}
118
Paul Mundt6b002232006-10-12 17:07:45 +0900119static inline void die_if_kernel(const char *str, struct pt_regs *regs,
120 long err)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 if (!user_mode(regs))
123 die(str, regs, err);
124}
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/*
127 * try and fix up kernelspace address errors
128 * - userspace errors just cause EFAULT to be returned, resulting in SEGV
129 * - kernel/userspace interfaces cause a jump to an appropriate handler
130 * - other kernel errors are bad
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900132static void die_if_no_fixup(const char * str, struct pt_regs * regs, long err)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133{
Paul Mundt6b002232006-10-12 17:07:45 +0900134 if (!user_mode(regs)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 const struct exception_table_entry *fixup;
136 fixup = search_exception_tables(regs->pc);
137 if (fixup) {
138 regs->pc = fixup->fixup;
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900139 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 }
Matt Flemingb344e24a2009-08-16 21:54:48 +0100141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 die(str, regs, err);
143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Magnus Damm86c01792008-02-07 00:02:50 +0900146static inline void sign_extend(unsigned int count, unsigned char *dst)
147{
148#ifdef __LITTLE_ENDIAN__
Magnus Damm4252c652008-02-07 19:58:46 +0900149 if ((count == 1) && dst[0] & 0x80) {
150 dst[1] = 0xff;
151 dst[2] = 0xff;
152 dst[3] = 0xff;
153 }
Magnus Damm86c01792008-02-07 00:02:50 +0900154 if ((count == 2) && dst[1] & 0x80) {
155 dst[2] = 0xff;
156 dst[3] = 0xff;
157 }
158#else
Magnus Damm4252c652008-02-07 19:58:46 +0900159 if ((count == 1) && dst[3] & 0x80) {
160 dst[2] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +0900161 dst[1] = 0xff;
Magnus Damm4252c652008-02-07 19:58:46 +0900162 dst[0] = 0xff;
163 }
164 if ((count == 2) && dst[2] & 0x80) {
165 dst[1] = 0xff;
166 dst[0] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +0900167 }
168#endif
169}
170
Magnus Damme7cc9a72008-02-07 20:18:21 +0900171static struct mem_access user_mem_access = {
172 copy_from_user,
173 copy_to_user,
174};
175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176/*
177 * handle an instruction that does an unaligned memory access by emulating the
178 * desired behaviour
179 * - note that PC _may not_ point to the faulting instruction
180 * (if that instruction is in a branch delay slot)
181 * - return 0 if emulation okay, -EFAULT on existential error
182 */
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900183static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900184 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
186 int ret, index, count;
187 unsigned long *rm, *rn;
188 unsigned char *src, *dst;
Paul Mundtfa439722008-09-04 18:53:58 +0900189 unsigned char __user *srcu, *dstu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191 index = (instruction>>8)&15; /* 0x0F00 */
192 rn = &regs->regs[index];
193
194 index = (instruction>>4)&15; /* 0x00F0 */
195 rm = &regs->regs[index];
196
197 count = 1<<(instruction&3);
198
Andre Draszik7436cde2009-08-24 14:53:46 +0900199 switch (count) {
Paul Mundta99eae52010-01-12 16:12:25 +0900200 case 1: inc_unaligned_byte_access(); break;
201 case 2: inc_unaligned_word_access(); break;
202 case 4: inc_unaligned_dword_access(); break;
203 case 8: inc_unaligned_multi_access(); break;
Andre Draszik7436cde2009-08-24 14:53:46 +0900204 }
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 ret = -EFAULT;
207 switch (instruction>>12) {
208 case 0: /* mov.[bwl] to/from memory via r0+rn */
209 if (instruction & 8) {
210 /* from memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900211 srcu = (unsigned char __user *)*rm;
212 srcu += regs->regs[0];
213 dst = (unsigned char *)rn;
214 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Magnus Damm86c01792008-02-07 00:02:50 +0900216#if !defined(__LITTLE_ENDIAN__)
217 dst += 4-count;
218#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900219 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 goto fetch_fault;
221
Magnus Damm86c01792008-02-07 00:02:50 +0900222 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 } else {
224 /* to memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900225 src = (unsigned char *)rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#if !defined(__LITTLE_ENDIAN__)
227 src += 4-count;
228#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900229 dstu = (unsigned char __user *)*rn;
230 dstu += regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Paul Mundtfa439722008-09-04 18:53:58 +0900232 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 goto fetch_fault;
234 }
235 ret = 0;
236 break;
237
238 case 1: /* mov.l Rm,@(disp,Rn) */
239 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900240 dstu = (unsigned char __user *)*rn;
241 dstu += (instruction&0x000F)<<2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Paul Mundtfa439722008-09-04 18:53:58 +0900243 if (ma->to(dstu, src, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 goto fetch_fault;
245 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900246 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248 case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
249 if (instruction & 4)
250 *rn -= count;
251 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900252 dstu = (unsigned char __user *)*rn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253#if !defined(__LITTLE_ENDIAN__)
254 src += 4-count;
255#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900256 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 goto fetch_fault;
258 ret = 0;
259 break;
260
261 case 5: /* mov.l @(disp,Rm),Rn */
Paul Mundtfa439722008-09-04 18:53:58 +0900262 srcu = (unsigned char __user *)*rm;
263 srcu += (instruction & 0x000F) << 2;
264 dst = (unsigned char *)rn;
265 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Paul Mundtfa439722008-09-04 18:53:58 +0900267 if (ma->from(dst, srcu, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 goto fetch_fault;
269 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900270 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 case 6: /* mov.[bwl] from memory, possibly with post-increment */
Paul Mundtfa439722008-09-04 18:53:58 +0900273 srcu = (unsigned char __user *)*rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (instruction & 4)
275 *rm += count;
276 dst = (unsigned char*) rn;
277 *(unsigned long*)dst = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900278
Magnus Damm86c01792008-02-07 00:02:50 +0900279#if !defined(__LITTLE_ENDIAN__)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 dst += 4-count;
Magnus Damm86c01792008-02-07 00:02:50 +0900281#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900282 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900284 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 ret = 0;
286 break;
287
288 case 8:
289 switch ((instruction&0xFF00)>>8) {
290 case 0x81: /* mov.w R0,@(disp,Rn) */
Paul Mundtfa439722008-09-04 18:53:58 +0900291 src = (unsigned char *) &regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292#if !defined(__LITTLE_ENDIAN__)
293 src += 2;
294#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900295 dstu = (unsigned char __user *)*rm; /* called Rn in the spec */
296 dstu += (instruction & 0x000F) << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Paul Mundtfa439722008-09-04 18:53:58 +0900298 if (ma->to(dstu, src, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 goto fetch_fault;
300 ret = 0;
301 break;
302
303 case 0x85: /* mov.w @(disp,Rm),R0 */
Paul Mundtfa439722008-09-04 18:53:58 +0900304 srcu = (unsigned char __user *)*rm;
305 srcu += (instruction & 0x000F) << 1;
306 dst = (unsigned char *) &regs->regs[0];
307 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309#if !defined(__LITTLE_ENDIAN__)
310 dst += 2;
311#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900312 if (ma->from(dst, srcu, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900314 sign_extend(2, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 ret = 0;
316 break;
317 }
318 break;
319 }
320 return ret;
321
322 fetch_fault:
323 /* Argh. Address not only misaligned but also non-existent.
324 * Raise an EFAULT and see if it's trapped
325 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900326 die_if_no_fixup("Fault in unaligned fixup", regs, 0);
327 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329
330/*
331 * emulate the instruction in the delay slot
332 * - fetches the instruction from PC+2
333 */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900334static inline int handle_delayslot(struct pt_regs *regs,
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900335 insn_size_t old_instruction,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900336 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900338 insn_size_t instruction;
Paul Mundtfa439722008-09-04 18:53:58 +0900339 void __user *addr = (void __user *)(regs->pc +
340 instruction_size(old_instruction));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900342 if (copy_from_user(&instruction, addr, sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 /* the instruction-fetch faulted */
344 if (user_mode(regs))
345 return -EFAULT;
346
347 /* kernel */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900348 die("delay-slot-insn faulting in handle_unaligned_delayslot",
349 regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
351
Magnus Damme7cc9a72008-02-07 20:18:21 +0900352 return handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353}
354
355/*
356 * handle an instruction that does an unaligned memory access
357 * - have to be careful of branch delay-slot instructions that fault
358 * SH3:
359 * - if the branch would be taken PC points to the branch
360 * - if the branch would not be taken, PC points to delay-slot
361 * SH4:
362 * - PC always points to delayed branch
363 * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
364 */
365
366/* Macros to determine offset from current PC for branch instructions */
367/* Explicit type coercion is used to force sign extension where needed */
368#define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
369#define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
370
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900371int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs,
Matt Fleming4aa5ac42009-08-28 21:37:20 +0000372 struct mem_access *ma, int expected)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373{
374 u_int rm;
375 int ret, index;
376
Paul Mundt23c4c822009-09-24 17:38:18 +0900377 /*
378 * XXX: We can't handle mixed 16/32-bit instructions yet
379 */
380 if (instruction_size(instruction) != 2)
381 return -EINVAL;
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 index = (instruction>>8)&15; /* 0x0F00 */
384 rm = regs->regs[index];
385
Andre Draszik9a4af022009-08-24 14:38:27 +0900386 /* shout about fixups */
Paul Mundta99eae52010-01-12 16:12:25 +0900387 if (!expected)
388 unaligned_fixups_notify(current, instruction, regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390 ret = -EFAULT;
391 switch (instruction&0xF000) {
392 case 0x0000:
393 if (instruction==0x000B) {
394 /* rts */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900395 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 if (ret==0)
397 regs->pc = regs->pr;
398 }
399 else if ((instruction&0x00FF)==0x0023) {
400 /* braf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900401 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 if (ret==0)
403 regs->pc += rm + 4;
404 }
405 else if ((instruction&0x00FF)==0x0003) {
406 /* bsrf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900407 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 if (ret==0) {
409 regs->pr = regs->pc + 4;
410 regs->pc += rm + 4;
411 }
412 }
413 else {
414 /* mov.[bwl] to/from memory via r0+rn */
415 goto simple;
416 }
417 break;
418
419 case 0x1000: /* mov.l Rm,@(disp,Rn) */
420 goto simple;
421
422 case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
423 goto simple;
424
425 case 0x4000:
426 if ((instruction&0x00FF)==0x002B) {
427 /* jmp @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900428 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 if (ret==0)
430 regs->pc = rm;
431 }
432 else if ((instruction&0x00FF)==0x000B) {
433 /* jsr @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900434 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 if (ret==0) {
436 regs->pr = regs->pc + 4;
437 regs->pc = rm;
438 }
439 }
440 else {
441 /* mov.[bwl] to/from memory via r0+rn */
442 goto simple;
443 }
444 break;
445
446 case 0x5000: /* mov.l @(disp,Rm),Rn */
447 goto simple;
448
449 case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
450 goto simple;
451
452 case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
453 switch (instruction&0x0F00) {
454 case 0x0100: /* mov.w R0,@(disp,Rm) */
455 goto simple;
456 case 0x0500: /* mov.w @(disp,Rm),R0 */
457 goto simple;
458 case 0x0B00: /* bf lab - no delayslot*/
459 break;
460 case 0x0F00: /* bf/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900461 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 if (ret==0) {
463#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
464 if ((regs->sr & 0x00000001) != 0)
465 regs->pc += 4; /* next after slot */
466 else
467#endif
468 regs->pc += SH_PC_8BIT_OFFSET(instruction);
469 }
470 break;
471 case 0x0900: /* bt lab - no delayslot */
472 break;
473 case 0x0D00: /* bt/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900474 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 if (ret==0) {
476#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
477 if ((regs->sr & 0x00000001) == 0)
478 regs->pc += 4; /* next after slot */
479 else
480#endif
481 regs->pc += SH_PC_8BIT_OFFSET(instruction);
482 }
483 break;
484 }
485 break;
486
487 case 0xA000: /* bra label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900488 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 if (ret==0)
490 regs->pc += SH_PC_12BIT_OFFSET(instruction);
491 break;
492
493 case 0xB000: /* bsr label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900494 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 if (ret==0) {
496 regs->pr = regs->pc + 4;
497 regs->pc += SH_PC_12BIT_OFFSET(instruction);
498 }
499 break;
500 }
501 return ret;
502
503 /* handle non-delay-slot instruction */
504 simple:
Magnus Damme7cc9a72008-02-07 20:18:21 +0900505 ret = handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 if (ret==0)
Paul Mundt53f983a2007-05-08 15:31:48 +0900507 regs->pc += instruction_size(instruction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 return ret;
509}
510
511/*
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900512 * Handle various address error exceptions:
513 * - instruction address error:
514 * misaligned PC
515 * PC >= 0x80000000 in user mode
516 * - data address error (read and write)
517 * misaligned data access
518 * access to >= 0x80000000 is user mode
519 * Unfortuntaly we can't distinguish between instruction address error
Simon Arlotte868d612007-05-14 08:15:10 +0900520 * and data address errors caused by read accesses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900522asmlinkage void do_address_error(struct pt_regs *regs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 unsigned long writeaccess,
524 unsigned long address)
525{
Yoshinori Sato0983b312006-11-05 15:58:47 +0900526 unsigned long error_code = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 mm_segment_t oldfs;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900528 siginfo_t info;
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900529 insn_size_t instruction;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 int tmp;
531
Yoshinori Sato0983b312006-11-05 15:58:47 +0900532 /* Intentional ifdef */
533#ifdef CONFIG_CPU_HAS_SR_RB
Paul Mundt4c59e292008-09-21 12:00:23 +0900534 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900535#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
537 oldfs = get_fs();
538
539 if (user_mode(regs)) {
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900540 int si_code = BUS_ADRERR;
Paul Mundta99eae52010-01-12 16:12:25 +0900541 unsigned int user_action;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900542
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 local_irq_enable();
Paul Mundta99eae52010-01-12 16:12:25 +0900544 inc_unaligned_user_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900545
Andre Draszik5a0ab352009-08-24 15:01:10 +0900546 set_fs(USER_DS);
Paul Mundt23c4c822009-09-24 17:38:18 +0900547 if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1),
548 sizeof(instruction))) {
Andre Draszik5a0ab352009-08-24 15:01:10 +0900549 set_fs(oldfs);
550 goto uspace_segv;
551 }
552 set_fs(oldfs);
553
Andre Draszik7436cde2009-08-24 14:53:46 +0900554 /* shout about userspace fixups */
Paul Mundta99eae52010-01-12 16:12:25 +0900555 unaligned_fixups_notify(current, instruction, regs);
Andre Draszik7436cde2009-08-24 14:53:46 +0900556
Paul Mundta99eae52010-01-12 16:12:25 +0900557 user_action = unaligned_user_action();
558 if (user_action & UM_FIXUP)
Andre Draszik7436cde2009-08-24 14:53:46 +0900559 goto fixup;
Paul Mundta99eae52010-01-12 16:12:25 +0900560 if (user_action & UM_SIGNAL)
Andre Draszik7436cde2009-08-24 14:53:46 +0900561 goto uspace_segv;
562 else {
563 /* ignore */
Andre Draszik5a0ab352009-08-24 15:01:10 +0900564 regs->pc += instruction_size(instruction);
Andre Draszik7436cde2009-08-24 14:53:46 +0900565 return;
566 }
567
568fixup:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 /* bad PC is not something we can fix */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900570 if (regs->pc & 1) {
571 si_code = BUS_ADRALN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 goto uspace_segv;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575 set_fs(USER_DS);
Magnus Damme7cc9a72008-02-07 20:18:21 +0900576 tmp = handle_unaligned_access(instruction, regs,
Matt Fleming4aa5ac42009-08-28 21:37:20 +0000577 &user_mem_access, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 set_fs(oldfs);
579
Paul Mundta99eae52010-01-12 16:12:25 +0900580 if (tmp == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 return; /* sorted */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900582uspace_segv:
583 printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
584 "access (PC %lx PR %lx)\n", current->comm, regs->pc,
585 regs->pr);
586
587 info.si_signo = SIGBUS;
588 info.si_errno = 0;
589 info.si_code = si_code;
Paul Mundte08f4572007-05-14 12:52:56 +0900590 info.si_addr = (void __user *)address;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900591 force_sig_info(SIGBUS, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 } else {
Paul Mundta99eae52010-01-12 16:12:25 +0900593 inc_unaligned_kernel_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 if (regs->pc & 1)
596 die("unaligned program counter", regs, error_code);
597
598 set_fs(KERNEL_DS);
Paul Mundtfa439722008-09-04 18:53:58 +0900599 if (copy_from_user(&instruction, (void __user *)(regs->pc),
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900600 sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 /* Argh. Fault on the instruction itself.
602 This should never happen non-SMP
603 */
604 set_fs(oldfs);
605 die("insn faulting in do_address_error", regs, 0);
606 }
607
Paul Mundta99eae52010-01-12 16:12:25 +0900608 unaligned_fixups_notify(current, instruction, regs);
Paul Mundt40258ee2009-09-24 17:48:15 +0900609
Matt Fleming4aa5ac42009-08-28 21:37:20 +0000610 handle_unaligned_access(instruction, regs,
611 &user_mem_access, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612 set_fs(oldfs);
613 }
614}
615
616#ifdef CONFIG_SH_DSP
617/*
618 * SH-DSP support gerg@snapgear.com.
619 */
620int is_dsp_inst(struct pt_regs *regs)
621{
Paul Mundt882c12c2007-05-14 17:26:34 +0900622 unsigned short inst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900624 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 * Safe guard if DSP mode is already enabled or we're lacking
626 * the DSP altogether.
627 */
Paul Mundt11c19652006-12-25 10:19:56 +0900628 if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 return 0;
630
631 get_user(inst, ((unsigned short *) regs->pc));
632
633 inst &= 0xf000;
634
635 /* Check for any type of DSP or support instruction */
636 if ((inst == 0xf000) || (inst == 0x4000))
637 return 1;
638
639 return 0;
640}
641#else
642#define is_dsp_inst(regs) (0)
643#endif /* CONFIG_SH_DSP */
644
Yoshinori Sato0983b312006-11-05 15:58:47 +0900645#ifdef CONFIG_CPU_SH2A
646asmlinkage void do_divide_error(unsigned long r4, unsigned long r5,
647 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900648 struct pt_regs __regs)
Yoshinori Sato0983b312006-11-05 15:58:47 +0900649{
650 siginfo_t info;
651
Yoshinori Sato0983b312006-11-05 15:58:47 +0900652 switch (r4) {
653 case TRAP_DIVZERO_ERROR:
654 info.si_code = FPE_INTDIV;
655 break;
656 case TRAP_DIVOVF_ERROR:
657 info.si_code = FPE_INTOVF;
658 break;
659 }
660
661 force_sig_info(SIGFPE, &info, current);
662}
663#endif
664
Takashi YOSHII4b565682006-09-27 17:15:32 +0900665asmlinkage void do_reserved_inst(unsigned long r4, unsigned long r5,
666 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900667 struct pt_regs __regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900668{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900669 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900670 unsigned long error_code;
671 struct task_struct *tsk = current;
672
673#ifdef CONFIG_SH_FPU_EMU
Yoshinori Sato0983b312006-11-05 15:58:47 +0900674 unsigned short inst = 0;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900675 int err;
676
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900677 get_user(inst, (unsigned short*)regs->pc);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900678
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900679 err = do_fpu_inst(inst, regs);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900680 if (!err) {
Paul Mundt53f983a2007-05-08 15:31:48 +0900681 regs->pc += instruction_size(inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900682 return;
683 }
684 /* not a FPU inst. */
685#endif
686
687#ifdef CONFIG_SH_DSP
688 /* Check if it's a DSP instruction */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900689 if (is_dsp_inst(regs)) {
Takashi YOSHII4b565682006-09-27 17:15:32 +0900690 /* Enable DSP mode, and restart instruction. */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900691 regs->sr |= SR_DSP;
Michael Trimarchi01ab1032009-04-03 17:32:33 +0000692 /* Save DSP mode */
693 tsk->thread.dsp_status.status |= SR_DSP;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900694 return;
695 }
696#endif
697
Paul Mundt4c59e292008-09-21 12:00:23 +0900698 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900699
Takashi YOSHII4b565682006-09-27 17:15:32 +0900700 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900701 force_sig(SIGILL, tsk);
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900702 die_if_no_fixup("reserved instruction", regs, error_code);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900703}
704
705#ifdef CONFIG_SH_FPU_EMU
Paul Mundtedfd6da2008-11-26 13:06:04 +0900706static int emulate_branch(unsigned short inst, struct pt_regs *regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900707{
708 /*
709 * bfs: 8fxx: PC+=d*2+4;
710 * bts: 8dxx: PC+=d*2+4;
711 * bra: axxx: PC+=D*2+4;
712 * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
713 * braf:0x23: PC+=Rn*2+4;
714 * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
715 * jmp: 4x2b: PC=Rn;
716 * jsr: 4x0b: PC=Rn after PR=PC+4;
717 * rts: 000b: PC=PR;
718 */
Paul Mundtedfd6da2008-11-26 13:06:04 +0900719 if (((inst & 0xf000) == 0xb000) || /* bsr */
720 ((inst & 0xf0ff) == 0x0003) || /* bsrf */
721 ((inst & 0xf0ff) == 0x400b)) /* jsr */
722 regs->pr = regs->pc + 4;
723
724 if ((inst & 0xfd00) == 0x8d00) { /* bfs, bts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900725 regs->pc += SH_PC_8BIT_OFFSET(inst);
726 return 0;
727 }
728
Paul Mundtedfd6da2008-11-26 13:06:04 +0900729 if ((inst & 0xe000) == 0xa000) { /* bra, bsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900730 regs->pc += SH_PC_12BIT_OFFSET(inst);
731 return 0;
732 }
733
Paul Mundtedfd6da2008-11-26 13:06:04 +0900734 if ((inst & 0xf0df) == 0x0003) { /* braf, bsrf */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900735 regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
736 return 0;
737 }
738
Paul Mundtedfd6da2008-11-26 13:06:04 +0900739 if ((inst & 0xf0df) == 0x400b) { /* jmp, jsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900740 regs->pc = regs->regs[(inst & 0x0f00) >> 8];
741 return 0;
742 }
743
Paul Mundtedfd6da2008-11-26 13:06:04 +0900744 if ((inst & 0xffff) == 0x000b) { /* rts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900745 regs->pc = regs->pr;
746 return 0;
747 }
748
749 return 1;
750}
751#endif
752
753asmlinkage void do_illegal_slot_inst(unsigned long r4, unsigned long r5,
754 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900755 struct pt_regs __regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900756{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900757 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900758 unsigned long inst;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900759 struct task_struct *tsk = current;
Chris Smithd39f5452008-09-05 17:15:39 +0900760
761 if (kprobe_handle_illslot(regs->pc) == 0)
762 return;
763
Takashi YOSHII4b565682006-09-27 17:15:32 +0900764#ifdef CONFIG_SH_FPU_EMU
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900765 get_user(inst, (unsigned short *)regs->pc + 1);
766 if (!do_fpu_inst(inst, regs)) {
767 get_user(inst, (unsigned short *)regs->pc);
768 if (!emulate_branch(inst, regs))
Takashi YOSHII4b565682006-09-27 17:15:32 +0900769 return;
770 /* fault in branch.*/
771 }
772 /* not a FPU inst. */
773#endif
774
Paul Mundt4c59e292008-09-21 12:00:23 +0900775 inst = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900776
Takashi YOSHII4b565682006-09-27 17:15:32 +0900777 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900778 force_sig(SIGILL, tsk);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900779 die_if_no_fixup("illegal slot instruction", regs, inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900780}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782asmlinkage void do_exception_error(unsigned long r4, unsigned long r5,
783 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900784 struct pt_regs __regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900786 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 long ex;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900788
Paul Mundt4c59e292008-09-21 12:00:23 +0900789 ex = lookup_exception_vector();
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900790 die_if_kernel("exception", regs, ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791}
792
Paul Mundtaba10302007-09-21 18:32:32 +0900793void __cpuinit per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794{
795 extern void *vbr_base;
796
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 /* NOTE: The VBR value should be at P1
798 (or P2, virtural "fixed" address space).
799 It's definitely should not in physical address. */
800
801 asm volatile("ldc %0, vbr"
802 : /* no output */
803 : "r" (&vbr_base)
804 : "memory");
805}
806
Paul Mundt1f666582006-10-19 16:20:25 +0900807void *set_exception_table_vec(unsigned int vec, void *handler)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808{
809 extern void *exception_handling_table[];
Paul Mundt1f666582006-10-19 16:20:25 +0900810 void *old_handler;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900811
Paul Mundt1f666582006-10-19 16:20:25 +0900812 old_handler = exception_handling_table[vec];
813 exception_handling_table[vec] = handler;
814 return old_handler;
815}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816
Paul Mundt1f666582006-10-19 16:20:25 +0900817void __init trap_init(void)
818{
819 set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
820 set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Takashi YOSHII4b565682006-09-27 17:15:32 +0900822#if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
823 defined(CONFIG_SH_FPU_EMU)
824 /*
825 * For SH-4 lacking an FPU, treat floating point instructions as
826 * reserved. They'll be handled in the math-emu case, or faulted on
827 * otherwise.
828 */
Paul Mundt1f666582006-10-19 16:20:25 +0900829 set_exception_table_evt(0x800, do_reserved_inst);
830 set_exception_table_evt(0x820, do_illegal_slot_inst);
831#elif defined(CONFIG_SH_FPU)
Paul Mundt74d99a52007-11-26 20:38:36 +0900832 set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
833 set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900835
836#ifdef CONFIG_CPU_SH2
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900837 set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900838#endif
839#ifdef CONFIG_CPU_SH2A
840 set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
841 set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +0900842#ifdef CONFIG_SH_FPU
843 set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
844#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900845#endif
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900846
Peter Griffincd894362009-05-08 15:51:51 +0100847#ifdef TRAP_UBC
Paul Mundtc4761812010-01-05 12:44:02 +0900848 set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler);
Peter Griffincd894362009-05-08 15:51:51 +0100849#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850}
851
852void show_stack(struct task_struct *tsk, unsigned long *sp)
853{
Paul Mundt6b002232006-10-12 17:07:45 +0900854 unsigned long stack;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Paul Mundta6a311392006-09-27 18:22:14 +0900856 if (!tsk)
857 tsk = current;
858 if (tsk == current)
859 sp = (unsigned long *)current_stack_pointer;
860 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861 sp = (unsigned long *)tsk->thread.sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862
Paul Mundt6b002232006-10-12 17:07:45 +0900863 stack = (unsigned long)sp;
864 dump_mem("Stack: ", stack, THREAD_SIZE +
865 (unsigned long)task_stack_page(tsk));
866 show_trace(tsk, sp, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867}
868
869void dump_stack(void)
870{
871 show_stack(NULL, NULL);
872}
873EXPORT_SYMBOL(dump_stack);