blob: a2e0caf26e172c8f7b18231e4f4a072161ed66fe [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Pavel Machek8caac562008-11-26 17:15:27 +01004 * Work around broken BIOSes that don't set an aperture, only set the
5 * aperture in the AGP bridge, or set too small aperture.
6 *
Ingo Molnarc140df92008-01-30 13:30:09 +01007 * If all fails map the aperture over some low memory. This is cheaper than
8 * doing bounce buffering. The memory is lost. This is done at early boot
9 * because only the bootmem allocator can allocate 32+MB.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/bootmem.h>
17#include <linux/mmzone.h>
18#include <linux/pci_ids.h>
19#include <linux/pci.h>
20#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020021#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010022#include <linux/suspend.h>
Catalin Marinasacde31d2009-08-27 14:29:20 +010023#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/e820.h>
25#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090026#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020027#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010029#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020030#include <asm/k8.h>
FUJITA Tomonoride957622009-11-10 19:46:14 +090031#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Joerg Roedel0440d4c2007-10-24 12:49:50 +020033int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010034int gart_iommu_aperture_disabled __initdata;
35int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010038int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
40int fix_aperture __initdata = 1;
41
Yinghai Lu55c0d722008-04-19 01:31:11 -070042struct bus_dev_range {
43 int bus;
44 int dev_base;
45 int dev_limit;
46};
47
48static struct bus_dev_range bus_dev_ranges[] __initdata = {
49 { 0x00, 0x18, 0x20},
50 { 0xff, 0x00, 0x20},
51 { 0xfe, 0x00, 0x20}
52};
53
Aaron Durbin56dd6692006-09-26 10:52:40 +020054static struct resource gart_resource = {
55 .name = "GART",
56 .flags = IORESOURCE_MEM,
57};
58
59static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
60{
61 gart_resource.start = aper_base;
62 gart_resource.end = aper_base + aper_size - 1;
63 insert_resource(&iomem_resource, &gart_resource);
64}
65
Andrew Morton42442ed2005-06-08 15:49:25 -070066/* This code runs before the PCI subsystem is initialized, so just
67 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070068
Ingo Molnarc140df92008-01-30 13:30:09 +010069static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070{
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010072 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Yinghai Lu7677b2e2008-04-14 20:40:37 -070074 /* aper_size should <= 1G */
75 if (fallback_aper_order > 5)
76 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010077 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Ingo Molnarc140df92008-01-30 13:30:09 +010079 /*
80 * Aperture has to be naturally aligned. This means a 2GB aperture
81 * won't have much chance of finding a place in the lower 4GB of
82 * memory. Unfortunately we cannot move it up because that would
83 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070085 /*
86 * using 512M as goal, in case kexec will load kernel_big
87 * that will do the on position decompress, and could overlap with
88 * that positon with gart that is used.
89 * sequende:
90 * kernel_small
91 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
92 * ==> kernel_small(gart area become e820_reserved)
93 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
94 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
95 * so don't use 512M below as gart iommu, leave the space for kernel
96 * code for safe
97 */
98 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Catalin Marinasacde31d2009-08-27 14:29:20 +010099 /*
100 * Kmemleak should not scan this block as it may not be mapped via the
101 * kernel direct mapping.
102 */
103 kmemleak_ignore(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100105 printk(KERN_ERR
106 "Cannot allocate aperture memory hole (%p,%uK)\n",
107 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +0200109 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 return 0;
111 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100112 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
113 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200114 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100115 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
116 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100117
118 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121
Andrew Morton42442ed2005-06-08 15:49:25 -0700122/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200123static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100124{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100126 u8 pos;
127
Yinghai Lu55c0d722008-04-19 01:31:11 -0700128 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100129 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100131
Yinghai Lu55c0d722008-04-19 01:31:11 -0700132 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100133 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100135
136 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700137 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 if (id == 0xff)
139 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100140 if (id == cap)
141 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700142 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100143 pos+PCI_CAP_LIST_NEXT);
144 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100146}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
148/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200149static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100150{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 u32 apsize;
152 u32 apsizereg;
153 int nbits;
154 u32 aper_low, aper_hi;
155 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700156 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157
Yinghai Lu55c0d722008-04-19 01:31:11 -0700158 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
159 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100161 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 return 0;
163 }
164
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700165 /* old_order could be the value from NB gart setting */
166 old_order = *order;
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 apsize = apsizereg & 0xfff;
169 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100170 if (apsize & 0xff)
171 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 nbits = hweight16(apsize);
173 *order = 7 - nbits;
174 if ((int)*order < 0) /* < 32MB */
175 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100176
Yinghai Lu55c0d722008-04-19 01:31:11 -0700177 aper_low = read_pci_config(bus, slot, func, 0x10);
178 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
180
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700181 /*
182 * On some sick chips, APSIZE is 0. It means it wants 4G
183 * so let double check that order, and lets trust AMD NB settings:
184 */
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700185 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
186 aper, 32 << old_order);
187 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700188 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
189 32 << *order, apsizereg);
190 *order = old_order;
191 }
192
Ingo Molnar31183ba2008-01-30 13:30:10 +0100193 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
194 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700196 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100197 return 0;
198 return (u32)aper;
199}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Ingo Molnarc140df92008-01-30 13:30:09 +0100201/*
202 * Look for an AGP bridge. Windows only expects the aperture in the
203 * AGP bridge and some BIOS forget to initialize the Northbridge too.
204 * Work around this here.
205 *
206 * Do an PCI bus scan by hand because we're running before the PCI
207 * subsystem.
208 *
209 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
210 * generically. It's probably overkill to always scan all slots because
211 * the AGP bridges should be always an own bus on the HT hierarchy,
212 * but do it here for future safety.
213 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200214static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700216 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217
218 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700219 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100220 for (slot = 0; slot < 32; slot++) {
221 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 u32 class, cap;
223 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700224 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225 PCI_CLASS_REVISION);
226 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100227 break;
228
229 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230 case PCI_CLASS_BRIDGE_HOST:
231 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
232 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700233 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100234 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 if (!cap)
236 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100237 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700238 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100239 order);
240 }
241
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700243 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 PCI_HEADER_TYPE);
245 if (!(type & 0x80))
246 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100247 }
248 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100250 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100251
Linus Torvalds1da177e2005-04-16 15:20:36 -0700252 return 0;
253}
254
Yinghai Luaaf23042008-01-30 13:33:09 +0100255static int gart_fix_e820 __initdata = 1;
256
257static int __init parse_gart_mem(char *p)
258{
259 if (!p)
260 return -EINVAL;
261
262 if (!strncmp(p, "off", 3))
263 gart_fix_e820 = 0;
264 else if (!strncmp(p, "on", 2))
265 gart_fix_e820 = 1;
266
267 return 0;
268}
269early_param("gart_fix_e820", parse_gart_mem);
270
271void __init early_gart_iommu_check(void)
272{
273 /*
274 * in case it is enabled before, esp for kexec/kdump,
275 * previous kernel already enable that. memset called
276 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
277 * or second kernel have different position for GART hole. and new
278 * kernel could use hole as RAM that is still used by GART set by
279 * first kernel
280 * or BIOS forget to put that in reserved.
281 * try to update e820 to make that region as reserved.
282 */
Andi Kleenfa10ba62010-07-20 15:19:49 -0700283 u32 agp_aper_order = 0;
Yinghai Luf3eee542009-12-14 11:52:15 +0900284 int i, fix, slot, valid_agp = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100285 u32 ctl;
286 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
287 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200288 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100289
290 if (!early_pci_allowed())
291 return;
292
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200293 /* This is mostly duplicate of iommu_hole_init */
Andi Kleenfa10ba62010-07-20 15:19:49 -0700294 search_agp_bridge(&agp_aper_order, &valid_agp);
Yinghai Luf3eee542009-12-14 11:52:15 +0900295
Yinghai Luaaf23042008-01-30 13:33:09 +0100296 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700297 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
298 int bus;
299 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100300
Yinghai Lu55c0d722008-04-19 01:31:11 -0700301 bus = bus_dev_ranges[i].bus;
302 dev_base = bus_dev_ranges[i].dev_base;
303 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100304
Yinghai Lu55c0d722008-04-19 01:31:11 -0700305 for (slot = dev_base; slot < dev_limit; slot++) {
306 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
307 continue;
308
309 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
310 aper_enabled = ctl & AMD64_GARTEN;
311 aper_order = (ctl >> 1) & 7;
312 aper_size = (32 * 1024 * 1024) << aper_order;
313 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
314 aper_base <<= 25;
315
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200316 if (last_valid) {
317 if ((aper_order != last_aper_order) ||
318 (aper_base != last_aper_base) ||
319 (aper_enabled != last_aper_enabled)) {
320 fix = 1;
321 break;
322 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700323 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200324
Yinghai Lu55c0d722008-04-19 01:31:11 -0700325 last_aper_order = aper_order;
326 last_aper_base = aper_base;
327 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200328 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100329 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100330 }
331
332 if (!fix && !aper_enabled)
333 return;
334
335 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
336 fix = 1;
337
338 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700339 if (e820_any_mapped(aper_base, aper_base + aper_size,
340 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200341 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100342 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700343 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100344 update_e820();
345 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100346 }
347
Yinghai Luf3eee542009-12-14 11:52:15 +0900348 if (valid_agp)
Pavel Machek4f384f82008-05-26 21:17:30 +0200349 return;
350
Yinghai Luf3eee542009-12-14 11:52:15 +0900351 /* disable them all at first */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700352 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
353 int bus;
354 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100355
Yinghai Lu55c0d722008-04-19 01:31:11 -0700356 bus = bus_dev_ranges[i].bus;
357 dev_base = bus_dev_ranges[i].dev_base;
358 dev_limit = bus_dev_ranges[i].dev_limit;
359
360 for (slot = dev_base; slot < dev_limit; slot++) {
361 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
362 continue;
363
364 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
365 ctl &= ~AMD64_GARTEN;
366 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
367 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100368 }
369
370}
371
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700372static int __initdata printed_gart_size_msg;
373
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200374void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100375{
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700376 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100377 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700379 int fix, slot, valid_agp = 0;
380 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200382 if (gart_iommu_aperture_disabled || !fix_aperture ||
383 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 return;
385
Dan Aloni753811d2007-07-21 17:11:36 +0200386 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700388 if (!fallback_aper_force)
389 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100392 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700393 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
394 int bus;
395 int dev_base, dev_limit;
Joerg Roedel4b838732010-04-07 12:57:35 +0200396 u32 ctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
Yinghai Lu55c0d722008-04-19 01:31:11 -0700398 bus = bus_dev_ranges[i].bus;
399 dev_base = bus_dev_ranges[i].dev_base;
400 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Yinghai Lu55c0d722008-04-19 01:31:11 -0700402 for (slot = dev_base; slot < dev_limit; slot++) {
403 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
404 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
Yinghai Lu55c0d722008-04-19 01:31:11 -0700406 iommu_detected = 1;
407 gart_iommu_aperture = 1;
FUJITA Tomonoride957622009-11-10 19:46:14 +0900408 x86_init.iommu.iommu_init = gart_iommu_init;
Ingo Molnarc140df92008-01-30 13:30:09 +0100409
Joerg Roedel4b838732010-04-07 12:57:35 +0200410 ctl = read_pci_config(bus, slot, 3,
411 AMD64_GARTAPERTURECTL);
412
413 /*
414 * Before we do anything else disable the GART. It may
415 * still be enabled if we boot into a crash-kernel here.
416 * Reconfiguring the GART while it is enabled could have
417 * unknown side-effects.
418 */
419 ctl &= ~GARTEN;
420 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
421
422 aper_order = (ctl >> 1) & 7;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700423 aper_size = (32 * 1024 * 1024) << aper_order;
424 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
425 aper_base <<= 25;
426
427 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
428 node, aper_base, aper_size >> 20);
429 node++;
430
431 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
432 if (valid_agp && agp_aper_base &&
433 agp_aper_base == aper_base &&
434 agp_aper_order == aper_order) {
435 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700436 if (!no_iommu &&
437 max_pfn > MAX_DMA32_PFN &&
438 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700439 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
440 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
441 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
442 printed_gart_size_msg = 1;
443 }
444 } else {
445 fix = 1;
446 goto out;
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700447 }
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700448 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
Yinghai Lu55c0d722008-04-19 01:31:11 -0700450 if ((last_aper_order && aper_order != last_aper_order) ||
451 (last_aper_base && aper_base != last_aper_base)) {
452 fix = 1;
453 goto out;
454 }
455 last_aper_order = aper_order;
456 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100458 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459
Yinghai Lu55c0d722008-04-19 01:31:11 -0700460out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200461 if (!fix && !fallback_aper_force) {
462 if (last_aper_base) {
463 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100464
Aaron Durbin56dd6692006-09-26 10:52:40 +0200465 insert_aperture_resource((u32)last_aper_base, n);
466 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100467 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700470 if (!fallback_aper_force) {
471 aper_alloc = agp_aper_base;
472 aper_order = agp_aper_order;
473 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100474
475 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* Got the aperture from the AGP bridge */
Yinghai Luc987d122008-06-24 22:14:09 -0700477 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 force_iommu ||
479 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100480 fallback_aper_force) {
Adam Jackson9b156842008-09-29 14:52:03 -0400481 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100482 "Your BIOS doesn't leave a aperture memory hole\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400483 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100484 "Please enable the IOMMU option in the BIOS setup\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400485 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100486 "This costs you %d MB of RAM\n",
487 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 aper_order = fallback_aper_order;
490 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100491 if (!aper_alloc) {
492 /*
493 * Could disable AGP and IOMMU here, but it's
494 * probably not worth it. But the later users
495 * cannot deal with bad apertures and turning
496 * on the aperture over memory causes very
497 * strange problems, so it's better to panic
498 * early.
499 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 panic("Not enough memory for aperture");
501 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100502 } else {
503 return;
504 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
506 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700507 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
508 int bus;
509 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Yinghai Lu55c0d722008-04-19 01:31:11 -0700511 bus = bus_dev_ranges[i].bus;
512 dev_base = bus_dev_ranges[i].dev_base;
513 dev_limit = bus_dev_ranges[i].dev_limit;
514 for (slot = dev_base; slot < dev_limit; slot++) {
515 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
516 continue;
517
518 /* Don't enable translation yet. That is done later.
519 Assume this BIOS didn't initialise the GART so
520 just overwrite all previous bits */
521 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
522 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
523 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100524 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200525
526 set_up_gart_resume(aper_order, aper_alloc);
Ingo Molnarc140df92008-01-30 13:30:09 +0100527}