blob: d712675d0a9657d3cc7742b74220aaf05d0fa537 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Alan Coxd96212e2005-12-08 19:19:50 +000047 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PIIX_80C_PRI = (1 << 5) | (1 << 4),
117 PIIX_80C_SEC = (1 << 7) | (1 << 6),
118
Tejun Heod33f58b2006-03-01 01:25:39 +0900119 /* constants for mapping table */
120 P0 = 0, /* port 0 */
121 P1 = 1, /* port 1 */
122 P2 = 2, /* port 2 */
123 P3 = 3, /* port 3 */
124 IDE = -1, /* IDE */
125 NA = -2, /* not avaliable */
126 RV = -3, /* reserved */
127
Greg Felix7b6dbd62005-07-28 15:54:15 -0400128 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900129
130 /* host->flags bits */
131 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132};
133
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900134enum piix_controller_ids {
135 /* controller IDs */
136 piix_pata_mwdma, /* PIIX3 MWDMA only */
137 piix_pata_33, /* PIIX4 at 33Mhz */
138 ich_pata_33, /* ICH up to UDMA 33 only */
139 ich_pata_66, /* ICH up to 66 Mhz */
140 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100141 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900142 ich5_sata,
143 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich6m_sata,
145 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900147 ich8m_apple_sata, /* locks up on second port enable */
148 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900149 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
150};
151
Tejun Heod33f58b2006-03-01 01:25:39 +0900152struct piix_map_db {
153 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400154 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900155 const int map[][4];
156};
157
Tejun Heod96715c2006-06-29 01:58:28 +0900158struct piix_host_priv {
159 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900160 u32 saved_iocfg;
Tejun Heo213373c2010-07-20 16:20:01 +0200161 spinlock_t sidpr_lock; /* FIXME: remove once locking in EH is fixed */
Tejun Heoc7290722008-01-18 18:36:30 +0900162 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900163};
164
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400165static int piix_init_one(struct pci_dev *pdev,
166 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900167static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900168static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400169static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
170static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
171static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100172static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900173static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900174static int piix_sidpr_scr_read(struct ata_link *link,
175 unsigned int reg, u32 *val);
176static int piix_sidpr_scr_write(struct ata_link *link,
177 unsigned int reg, u32 val);
Tejun Heo27943622010-01-19 10:49:19 +0900178static bool piix_irq_check(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900179#ifdef CONFIG_PM
180static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
181static int piix_pci_device_resume(struct pci_dev *pdev);
182#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183
184static unsigned int in_module_init = 1;
185
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500186static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000187 /* Intel PIIX3 for the 430HX etc */
188 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900189 /* VMware ICH4 */
190 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400191 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
192 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
193 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400194 /* Intel PIIX4 */
195 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
196 /* Intel PIIX4 */
197 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
198 /* Intel PIIX */
199 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
200 /* Intel ICH (i810, i815, i840) UDMA 66*/
201 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
202 /* Intel ICH0 : UDMA 33*/
203 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
204 /* Intel ICH2M */
205 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
207 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* Intel ICH3M */
209 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
210 /* Intel ICH3 (E7500/1) UDMA 100 */
211 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
212 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
213 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
214 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700216 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400217 /* C-ICH (i810E2) */
218 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400219 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400220 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
221 /* ICH6 (and 6) (i915) UDMA 100 */
222 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
223 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100224 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
225 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400226 /* ICH8 Mobile PATA Controller */
227 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
Alan Cox7654db12009-05-06 17:10:17 +0100229 /* SATA ports */
230
Tejun Heo1d076e52006-03-01 01:25:39 +0900231 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900233 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900235 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900236 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900237 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900238 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900239 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900241 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900242 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900243 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
244 * Attach iff the controller is in IDE mode. */
245 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900246 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900247 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900248 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900249 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900250 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800251 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900252 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800253 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900254 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800255 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900256 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900257 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900258 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900259 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900260 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900261 /* Mobile SATA Controller IDE (ICH8M) */
262 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800263 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900264 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800265 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900266 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800267 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900268 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800269 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900270 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800271 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900272 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800273 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900274 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700275 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900276 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800277 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900278 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800279 /* SATA Controller IDE (ICH10) */
280 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
281 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900282 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800283 /* SATA Controller IDE (ICH10) */
284 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700285 /* SATA Controller IDE (PCH) */
286 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
287 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700288 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
289 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700290 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
291 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700292 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
293 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700294 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
295 /* SATA Controller IDE (PCH) */
296 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800297 /* SATA Controller IDE (CPT) */
298 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
299 /* SATA Controller IDE (CPT) */
300 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
301 /* SATA Controller IDE (CPT) */
302 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
303 /* SATA Controller IDE (CPT) */
304 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700305 /* SATA Controller IDE (PBG) */
306 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
307 /* SATA Controller IDE (PBG) */
308 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 { } /* terminate list */
310};
311
312static struct pci_driver piix_pci_driver = {
313 .name = DRV_NAME,
314 .id_table = piix_pci_tbl,
315 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900316 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900317#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900318 .suspend = piix_pci_device_suspend,
319 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900320#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321};
322
Jeff Garzik193515d2005-11-07 00:59:37 -0500323static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900324 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Tejun Heo27943622010-01-19 10:49:19 +0900327static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000328 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900329 .sff_irq_check = piix_irq_check,
330};
331
332static struct ata_port_operations piix_pata_ops = {
333 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100334 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900335 .set_piomode = piix_set_piomode,
336 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900337 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900338};
Tejun Heo25f98132008-01-07 19:38:53 +0900339
Tejun Heo029cfd62008-03-25 12:22:49 +0900340static struct ata_port_operations piix_vmw_ops = {
341 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900342 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900343};
344
Tejun Heo029cfd62008-03-25 12:22:49 +0900345static struct ata_port_operations ich_pata_ops = {
346 .inherits = &piix_pata_ops,
347 .cable_detect = ich_pata_cable_detect,
348 .set_dmamode = ich_set_dmamode,
349};
Tejun Heoc7290722008-01-18 18:36:30 +0900350
Tejun Heo029cfd62008-03-25 12:22:49 +0900351static struct ata_port_operations piix_sidpr_sata_ops = {
352 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900353 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900354 .scr_read = piix_sidpr_scr_read,
355 .scr_write = piix_sidpr_scr_write,
Tejun Heoc7290722008-01-18 18:36:30 +0900356};
357
Tejun Heod96715c2006-06-29 01:58:28 +0900358static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900359 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400360 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900361 .map = {
362 /* PM PS SM SS MAP */
363 { P0, NA, P1, NA }, /* 000b */
364 { P1, NA, P0, NA }, /* 001b */
365 { RV, RV, RV, RV },
366 { RV, RV, RV, RV },
367 { P0, P1, IDE, IDE }, /* 100b */
368 { P1, P0, IDE, IDE }, /* 101b */
369 { IDE, IDE, P0, P1 }, /* 110b */
370 { IDE, IDE, P1, P0 }, /* 111b */
371 },
372};
373
Tejun Heod96715c2006-06-29 01:58:28 +0900374static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900375 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400376 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900377 .map = {
378 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900379 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900380 { IDE, IDE, P1, P3 }, /* 01b */
381 { P0, P2, IDE, IDE }, /* 10b */
382 { RV, RV, RV, RV },
383 },
384};
385
Tejun Heod96715c2006-06-29 01:58:28 +0900386static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900387 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400388 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900389
390 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900391 * it anyway. MAP 01b have been spotted on both ICH6M and
392 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900393 */
394 .map = {
395 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900396 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900397 { IDE, IDE, P1, P3 }, /* 01b */
398 { P0, P2, IDE, IDE }, /* 10b */
399 { RV, RV, RV, RV },
400 },
401};
402
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400403static const struct piix_map_db ich8_map_db = {
404 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900405 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400406 .map = {
407 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700408 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400409 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900410 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400411 { RV, RV, RV, RV },
412 },
413};
414
Tejun Heo00242ec2007-11-19 11:24:25 +0900415static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700416 .mask = 0x3,
417 .port_enable = 0x3,
418 .map = {
419 /* PM PS SM SS MAP */
420 { P0, NA, P1, NA }, /* 00b */
421 { RV, RV, RV, RV }, /* 01b */
422 { RV, RV, RV, RV }, /* 10b */
423 { RV, RV, RV, RV },
424 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700425};
426
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900427static const struct piix_map_db ich8m_apple_map_db = {
428 .mask = 0x3,
429 .port_enable = 0x1,
430 .map = {
431 /* PM PS SM SS MAP */
432 { P0, NA, NA, NA }, /* 00b */
433 { RV, RV, RV, RV },
434 { P0, P2, IDE, IDE }, /* 10b */
435 { RV, RV, RV, RV },
436 },
437};
438
Tejun Heo00242ec2007-11-19 11:24:25 +0900439static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700440 .mask = 0x3,
441 .port_enable = 0x3,
442 .map = {
443 /* PM PS SM SS MAP */
444 { P0, NA, P1, NA }, /* 00b */
445 { RV, RV, RV, RV }, /* 01b */
446 { RV, RV, RV, RV }, /* 10b */
447 { RV, RV, RV, RV },
448 },
449};
450
Tejun Heod96715c2006-06-29 01:58:28 +0900451static const struct piix_map_db *piix_map_db_table[] = {
452 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900453 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900454 [ich6m_sata] = &ich6m_map_db,
455 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900456 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900457 [ich8m_apple_sata] = &ich8m_apple_map_db,
458 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900459};
460
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900462 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
463 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900464 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100465 .pio_mask = ATA_PIO4,
466 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900467 .port_ops = &piix_pata_ops,
468 },
469
Jeff Garzikec300d92007-09-01 07:17:36 -0400470 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900471 {
Tejun Heob3362f82006-11-10 18:08:10 +0900472 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100473 .pio_mask = ATA_PIO4,
474 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
475 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900476 .port_ops = &piix_pata_ops,
477 },
478
Jeff Garzikec300d92007-09-01 07:17:36 -0400479 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 {
Tejun Heob3362f82006-11-10 18:08:10 +0900481 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100482 .pio_mask = ATA_PIO4,
483 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
484 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400485 .port_ops = &ich_pata_ops,
486 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400487
488 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400489 {
Tejun Heob3362f82006-11-10 18:08:10 +0900490 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100491 .pio_mask = ATA_PIO4,
492 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400493 .udma_mask = ATA_UDMA4,
494 .port_ops = &ich_pata_ops,
495 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400496
Jeff Garzikec300d92007-09-01 07:17:36 -0400497 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400498 {
Tejun Heob3362f82006-11-10 18:08:10 +0900499 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100500 .pio_mask = ATA_PIO4,
501 .mwdma_mask = ATA_MWDMA12_ONLY,
502 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400503 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 },
505
Alan Coxc611bed2009-05-06 17:08:44 +0100506 [ich_pata_100_nomwdma1] =
507 {
508 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
509 .pio_mask = ATA_PIO4,
510 .mwdma_mask = ATA_MWDMA2_ONLY,
511 .udma_mask = ATA_UDMA5,
512 .port_ops = &ich_pata_ops,
513 },
514
Jeff Garzikec300d92007-09-01 07:17:36 -0400515 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 {
Tejun Heo228c1592006-11-10 18:08:10 +0900517 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100518 .pio_mask = ATA_PIO4,
519 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400520 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 .port_ops = &piix_sata_ops,
522 },
523
Jeff Garzikec300d92007-09-01 07:17:36 -0400524 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 {
Tejun Heo723159c2008-01-04 18:42:20 +0900526 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100527 .pio_mask = ATA_PIO4,
528 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400529 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 .port_ops = &piix_sata_ops,
531 },
532
Tejun Heo9c0bf672008-03-26 16:00:58 +0900533 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700534 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900535 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100536 .pio_mask = ATA_PIO4,
537 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400538 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700539 .port_ops = &piix_sata_ops,
540 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900541
Tejun Heo9c0bf672008-03-26 16:00:58 +0900542 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400543 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900544 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100545 .pio_mask = ATA_PIO4,
546 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400547 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400548 .port_ops = &piix_sata_ops,
549 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400550
Tejun Heo00242ec2007-11-19 11:24:25 +0900551 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700552 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900553 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100554 .pio_mask = ATA_PIO4,
555 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700556 .udma_mask = ATA_UDMA6,
557 .port_ops = &piix_sata_ops,
558 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700559
Tejun Heo9c0bf672008-03-26 16:00:58 +0900560 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700561 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900562 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100563 .pio_mask = ATA_PIO4,
564 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700565 .udma_mask = ATA_UDMA6,
566 .port_ops = &piix_sata_ops,
567 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900568
Tejun Heo9c0bf672008-03-26 16:00:58 +0900569 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900570 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900571 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100572 .pio_mask = ATA_PIO4,
573 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900574 .udma_mask = ATA_UDMA6,
575 .port_ops = &piix_sata_ops,
576 },
577
Tejun Heo25f98132008-01-07 19:38:53 +0900578 [piix_pata_vmw] =
579 {
Tejun Heo25f98132008-01-07 19:38:53 +0900580 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100581 .pio_mask = ATA_PIO4,
582 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
583 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900584 .port_ops = &piix_vmw_ops,
585 },
586
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
589static struct pci_bits piix_enable_bits[] = {
590 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
591 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
592};
593
594MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
595MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
596MODULE_LICENSE("GPL");
597MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
598MODULE_VERSION(DRV_VERSION);
599
Alan Coxfc085152006-10-10 14:28:11 -0700600struct ich_laptop {
601 u16 device;
602 u16 subvendor;
603 u16 subdevice;
604};
605
606/*
607 * List of laptops that use short cables rather than 80 wire
608 */
609
610static const struct ich_laptop ich_laptop[] = {
611 /* devid, subvendor, subdev */
612 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000613 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900614 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500615 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700616 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400617 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200618 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300619 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500620 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200621 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200622 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
623 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500624 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100625 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700626 /* end marker */
627 { 0, }
628};
629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100631 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 * @ap: Port for which cable detect info is desired
633 *
634 * Read 80c cable indicator from ATA PCI device's PCI config
635 * register. This register is normally set by firmware (BIOS).
636 *
637 * LOCKING:
638 * None (inherited from caller).
639 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400640
Alan Coxeb4a2c72007-04-11 00:04:20 +0100641static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
Jeff Garzikcca39742006-08-24 03:19:22 -0400643 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900644 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700645 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900646 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
Alan Coxfc085152006-10-10 14:28:11 -0700648 /* Check for specials - Acer Aspire 5602WLMi */
649 while (lap->device) {
650 if (lap->device == pdev->device &&
651 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400652 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100653 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400654
Alan Coxfc085152006-10-10 14:28:11 -0700655 lap++;
656 }
657
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900659 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900660 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100661 return ATA_CBL_PATA40;
662 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663}
664
665/**
Tejun Heoccc46722006-05-31 18:28:14 +0900666 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900667 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900668 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 * LOCKING:
671 * None (inherited from caller).
672 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900673static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674{
Tejun Heocc0680a2007-08-06 18:36:23 +0900675 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400676 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677
Alan Coxc9619222006-09-26 17:53:38 +0100678 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
679 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900680 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900681}
682
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200683static DEFINE_SPINLOCK(piix_lock);
684
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685/**
686 * piix_set_piomode - Initialize host controller PATA PIO timings
687 * @ap: Port whose timings we are configuring
688 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 *
690 * Set PIO mode for device, in host controller PCI config space.
691 *
692 * LOCKING:
693 * None (inherited from caller).
694 */
695
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400696static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697{
Jeff Garzikcca39742006-08-24 03:19:22 -0400698 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200699 unsigned long flags;
700 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900702 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 unsigned int slave_port = 0x44;
704 u16 master_data;
705 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400706 u8 udma_enable;
707 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400708
Jeff Garzik669a5db2006-08-29 18:12:40 -0400709 /*
710 * See Intel Document 298600-004 for the timing programing rules
711 * for ICH controllers.
712 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713
714 static const /* ISP RTC */
715 u8 timings[][2] = { { 0, 0 },
716 { 0, 0 },
717 { 1, 0 },
718 { 2, 1 },
719 { 2, 3 }, };
720
Jeff Garzik669a5db2006-08-29 18:12:40 -0400721 if (pio >= 2)
722 control |= 1; /* TIME1 enable */
723 if (ata_pio_need_iordy(adev))
724 control |= 2; /* IE enable */
725
Jeff Garzik85cd7252006-08-31 00:03:49 -0400726 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400727 if (adev->class == ATA_DEV_ATA)
728 control |= 4; /* PPE enable */
729
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200730 spin_lock_irqsave(&piix_lock, flags);
731
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200732 /* PIO configuration clears DTE unconditionally. It will be
733 * programmed in set_dmamode which is guaranteed to be called
734 * after set_piomode if any DMA mode is available.
735 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 pci_read_config_word(dev, master_port, &master_data);
737 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200738 /* clear TIME1|IE1|PPE1|DTE1 */
739 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200740 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400742 /* enable PPE1, IE1 and TIME1 as needed */
743 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900745 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400746 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200747 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
748 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200750 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
751 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400752 /* Enable PPE, IE and TIME as appropriate */
753 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200754 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 master_data |=
756 (timings[pio][0] << 12) |
757 (timings[pio][1] << 8);
758 }
759 pci_write_config_word(dev, master_port, master_data);
760 if (is_slave)
761 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400762
763 /* Ensure the UDMA bit is off - it will be turned back on if
764 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400765
Jeff Garzik669a5db2006-08-29 18:12:40 -0400766 if (ap->udma_mask) {
767 pci_read_config_byte(dev, 0x48, &udma_enable);
768 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
769 pci_write_config_byte(dev, 0x48, udma_enable);
770 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200771
772 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773}
774
775/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400776 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400778 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200779 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780 *
781 * Set UDMA mode for device, in host controller PCI config space.
782 *
783 * LOCKING:
784 * None (inherited from caller).
785 */
786
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400787static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788{
Jeff Garzikcca39742006-08-24 03:19:22 -0400789 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200790 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400791 u8 master_port = ap->port_no ? 0x42 : 0x40;
792 u16 master_data;
793 u8 speed = adev->dma_mode;
794 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800795 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400796
Jeff Garzik669a5db2006-08-29 18:12:40 -0400797 static const /* ISP RTC */
798 u8 timings[][2] = { { 0, 0 },
799 { 0, 0 },
800 { 1, 0 },
801 { 2, 1 },
802 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200804 spin_lock_irqsave(&piix_lock, flags);
805
Jeff Garzik669a5db2006-08-29 18:12:40 -0400806 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000807 if (ap->udma_mask)
808 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
810 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400811 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
812 u16 udma_timing;
813 u16 ideconf;
814 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400815
Jeff Garzik669a5db2006-08-29 18:12:40 -0400816 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400817 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400818 * selection of dividers
819 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400820 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400821 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400822 */
823 u_speed = min(2 - (udma & 1), udma);
824 if (udma == 5)
825 u_clock = 0x1000; /* 100Mhz */
826 else if (udma > 2)
827 u_clock = 1; /* 66Mhz */
828 else
829 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400830
Jeff Garzik669a5db2006-08-29 18:12:40 -0400831 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400832
Jeff Garzik669a5db2006-08-29 18:12:40 -0400833 /* Load the CT/RP selection */
834 pci_read_config_word(dev, 0x4A, &udma_timing);
835 udma_timing &= ~(3 << (4 * devid));
836 udma_timing |= u_speed << (4 * devid);
837 pci_write_config_word(dev, 0x4A, udma_timing);
838
Jeff Garzik85cd7252006-08-31 00:03:49 -0400839 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400840 /* Select a 33/66/100Mhz clock */
841 pci_read_config_word(dev, 0x54, &ideconf);
842 ideconf &= ~(0x1001 << devid);
843 ideconf |= u_clock << devid;
844 /* For ICH or later we should set bit 10 for better
845 performance (WR_PingPong_En) */
846 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400849 /*
850 * MWDMA is driven by the PIO timings. We must also enable
851 * IORDY unconditionally along with TIME1. PPE has already
852 * been set when the PIO timing was set.
853 */
854 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
855 unsigned int control;
856 u8 slave_data;
857 const unsigned int needed_pio[3] = {
858 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
859 };
860 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400861
Jeff Garzik669a5db2006-08-29 18:12:40 -0400862 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400863
Jeff Garzik669a5db2006-08-29 18:12:40 -0400864 /* If the drive MWDMA is faster than it can do PIO then
865 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400866
Jeff Garzik669a5db2006-08-29 18:12:40 -0400867 if (adev->pio_mode < needed_pio[mwdma])
868 /* Enable DMA timing only */
869 control |= 8; /* PIO cycles in PIO0 */
870
871 if (adev->devno) { /* Slave */
872 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
873 master_data |= control << 4;
874 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200875 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400876 /* Load the matching timing */
877 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
878 pci_write_config_byte(dev, 0x44, slave_data);
879 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400880 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400881 and master timing bits */
882 master_data |= control;
883 master_data |=
884 (timings[pio][0] << 12) |
885 (timings[pio][1] << 8);
886 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200887
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100888 if (ap->udma_mask)
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200889 udma_enable &= ~(1 << devid);
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100890
891 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400893 /* Don't scribble on 0x48 if the controller does not support UDMA */
894 if (ap->udma_mask)
895 pci_write_config_byte(dev, 0x48, udma_enable);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200896
897 spin_unlock_irqrestore(&piix_lock, flags);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400898}
899
900/**
901 * piix_set_dmamode - Initialize host controller PATA DMA timings
902 * @ap: Port whose timings we are configuring
903 * @adev: um
904 *
905 * Set MW/UDMA mode for device, in host controller PCI config space.
906 *
907 * LOCKING:
908 * None (inherited from caller).
909 */
910
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400911static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400912{
913 do_pata_set_dmamode(ap, adev, 0);
914}
915
916/**
917 * ich_set_dmamode - Initialize host controller PATA DMA timings
918 * @ap: Port whose timings we are configuring
919 * @adev: um
920 *
921 * Set MW/UDMA mode for device, in host controller PCI config space.
922 *
923 * LOCKING:
924 * None (inherited from caller).
925 */
926
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400927static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400928{
929 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930}
931
Tejun Heoc7290722008-01-18 18:36:30 +0900932/*
933 * Serial ATA Index/Data Pair Superset Registers access
934 *
935 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900936 * and data register pair located at BAR5 which means that we have
937 * separate SCRs for master and slave. This is handled using libata
938 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900939 */
940static const int piix_sidx_map[] = {
941 [SCR_STATUS] = 0,
942 [SCR_ERROR] = 2,
943 [SCR_CONTROL] = 1,
944};
945
Tejun Heobe77e432008-07-31 17:02:44 +0900946static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900947{
Tejun Heobe77e432008-07-31 17:02:44 +0900948 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900949 struct piix_host_priv *hpriv = ap->host->private_data;
950
Tejun Heobe77e432008-07-31 17:02:44 +0900951 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900952 hpriv->sidpr + PIIX_SIDPR_IDX);
953}
954
Tejun Heo82ef04f2008-07-31 17:02:40 +0900955static int piix_sidpr_scr_read(struct ata_link *link,
956 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900957{
Tejun Heobe77e432008-07-31 17:02:44 +0900958 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo213373c2010-07-20 16:20:01 +0200959 unsigned long flags;
Tejun Heoc7290722008-01-18 18:36:30 +0900960
961 if (reg >= ARRAY_SIZE(piix_sidx_map))
962 return -EINVAL;
963
Tejun Heo213373c2010-07-20 16:20:01 +0200964 spin_lock_irqsave(&hpriv->sidpr_lock, flags);
Tejun Heobe77e432008-07-31 17:02:44 +0900965 piix_sidpr_sel(link, reg);
966 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heo213373c2010-07-20 16:20:01 +0200967 spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
Tejun Heoc7290722008-01-18 18:36:30 +0900968 return 0;
969}
970
Tejun Heo82ef04f2008-07-31 17:02:40 +0900971static int piix_sidpr_scr_write(struct ata_link *link,
972 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900973{
Tejun Heobe77e432008-07-31 17:02:44 +0900974 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo213373c2010-07-20 16:20:01 +0200975 unsigned long flags;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900976
Tejun Heoc7290722008-01-18 18:36:30 +0900977 if (reg >= ARRAY_SIZE(piix_sidx_map))
978 return -EINVAL;
979
Tejun Heo213373c2010-07-20 16:20:01 +0200980 spin_lock_irqsave(&hpriv->sidpr_lock, flags);
Tejun Heobe77e432008-07-31 17:02:44 +0900981 piix_sidpr_sel(link, reg);
982 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heo213373c2010-07-20 16:20:01 +0200983 spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
Tejun Heoc7290722008-01-18 18:36:30 +0900984 return 0;
985}
986
Tejun Heo27943622010-01-19 10:49:19 +0900987static bool piix_irq_check(struct ata_port *ap)
988{
989 if (unlikely(!ap->ioaddr.bmdma_addr))
990 return false;
991
992 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
993}
994
Tejun Heob8b275e2007-07-10 15:55:43 +0900995#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900996static int piix_broken_suspend(void)
997{
Jeff Garzik18552562007-10-03 15:15:40 -0400998 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900999 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001000 .ident = "TECRA M3",
1001 .matches = {
1002 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1003 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1004 },
1005 },
1006 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001007 .ident = "TECRA M3",
1008 .matches = {
1009 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1010 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1011 },
1012 },
1013 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001014 .ident = "TECRA M4",
1015 .matches = {
1016 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1017 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1018 },
1019 },
1020 {
Tejun Heo040dee52008-06-13 18:05:02 +09001021 .ident = "TECRA M4",
1022 .matches = {
1023 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1024 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1025 },
1026 },
1027 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001028 .ident = "TECRA M5",
1029 .matches = {
1030 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1031 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1032 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001033 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001034 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001035 .ident = "TECRA M6",
1036 .matches = {
1037 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1038 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1039 },
1040 },
1041 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001042 .ident = "TECRA M7",
1043 .matches = {
1044 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1045 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1046 },
1047 },
1048 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001049 .ident = "TECRA A8",
1050 .matches = {
1051 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1052 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1053 },
1054 },
1055 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001056 .ident = "Satellite R20",
1057 .matches = {
1058 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1059 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1060 },
1061 },
1062 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001063 .ident = "Satellite R25",
1064 .matches = {
1065 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1066 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1067 },
1068 },
1069 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001070 .ident = "Satellite U200",
1071 .matches = {
1072 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1073 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1074 },
1075 },
1076 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001077 .ident = "Satellite U200",
1078 .matches = {
1079 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1080 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1081 },
1082 },
1083 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001084 .ident = "Satellite Pro U200",
1085 .matches = {
1086 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1087 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1088 },
1089 },
1090 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001091 .ident = "Satellite U205",
1092 .matches = {
1093 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1094 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1095 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001096 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001097 {
Tejun Heode753e52007-11-12 17:56:24 +09001098 .ident = "SATELLITE U205",
1099 .matches = {
1100 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1101 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1102 },
1103 },
1104 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001105 .ident = "Portege M500",
1106 .matches = {
1107 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1108 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1109 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001110 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001111 {
1112 .ident = "VGN-BX297XP",
1113 .matches = {
1114 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1115 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1116 },
1117 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001118
1119 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001120 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001121 static const char *oemstrs[] = {
1122 "Tecra M3,",
1123 };
1124 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001125
1126 if (dmi_check_system(sysids))
1127 return 1;
1128
Tejun Heo7abe79c2007-07-27 14:55:07 +09001129 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1130 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1131 return 1;
1132
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001133 /* TECRA M4 sometimes forgets its identify and reports bogus
1134 * DMI information. As the bogus information is a bit
1135 * generic, match as many entries as possible. This manual
1136 * matching is necessary because dmi_system_id.matches is
1137 * limited to four entries.
1138 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001139 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1140 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1141 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1142 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1143 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1144 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1145 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001146 return 1;
1147
Tejun Heo8c3832e2007-07-27 14:53:28 +09001148 return 0;
1149}
Tejun Heob8b275e2007-07-10 15:55:43 +09001150
1151static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1152{
1153 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1154 unsigned long flags;
1155 int rc = 0;
1156
1157 rc = ata_host_suspend(host, mesg);
1158 if (rc)
1159 return rc;
1160
1161 /* Some braindamaged ACPI suspend implementations expect the
1162 * controller to be awake on entry; otherwise, it burns cpu
1163 * cycles and power trying to do something to the sleeping
1164 * beauty.
1165 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001166 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001167 pci_save_state(pdev);
1168
1169 /* mark its power state as "unknown", since we don't
1170 * know if e.g. the BIOS will change its device state
1171 * when we suspend.
1172 */
1173 if (pdev->current_state == PCI_D0)
1174 pdev->current_state = PCI_UNKNOWN;
1175
1176 /* tell resume that it's waking up from broken suspend */
1177 spin_lock_irqsave(&host->lock, flags);
1178 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1179 spin_unlock_irqrestore(&host->lock, flags);
1180 } else
1181 ata_pci_device_do_suspend(pdev, mesg);
1182
1183 return 0;
1184}
1185
1186static int piix_pci_device_resume(struct pci_dev *pdev)
1187{
1188 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1189 unsigned long flags;
1190 int rc;
1191
1192 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1193 spin_lock_irqsave(&host->lock, flags);
1194 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1195 spin_unlock_irqrestore(&host->lock, flags);
1196
1197 pci_set_power_state(pdev, PCI_D0);
1198 pci_restore_state(pdev);
1199
1200 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001201 * pci_reenable_device() to avoid affecting the enable
1202 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001203 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001204 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001205 if (rc)
1206 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1207 "device after resume (%d)\n", rc);
1208 } else
1209 rc = ata_pci_device_do_resume(pdev);
1210
1211 if (rc == 0)
1212 ata_host_resume(host);
1213
1214 return rc;
1215}
1216#endif
1217
Tejun Heo25f98132008-01-07 19:38:53 +09001218static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1219{
1220 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1221}
1222
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223#define AHCI_PCI_BAR 5
1224#define AHCI_GLOBAL_CTL 0x04
1225#define AHCI_ENABLE (1 << 31)
1226static int piix_disable_ahci(struct pci_dev *pdev)
1227{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001228 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229 u32 tmp;
1230 int rc = 0;
1231
1232 /* BUG: pci_enable_device has not yet been called. This
1233 * works because this device is usually set up by BIOS.
1234 */
1235
Jeff Garzik374b1872005-08-30 05:42:52 -04001236 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1237 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001239
Jeff Garzik374b1872005-08-30 05:42:52 -04001240 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001241 if (!mmio)
1242 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001243
Alan Coxc47a6312007-11-19 14:28:28 +00001244 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 if (tmp & AHCI_ENABLE) {
1246 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001247 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001248
Alan Coxc47a6312007-11-19 14:28:28 +00001249 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 if (tmp & AHCI_ENABLE)
1251 rc = -EIO;
1252 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001253
Jeff Garzik374b1872005-08-30 05:42:52 -04001254 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 return rc;
1256}
1257
1258/**
Alan Coxc621b142005-12-08 19:22:28 +00001259 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001260 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001261 *
Alan Coxc621b142005-12-08 19:22:28 +00001262 * Check for the present of 450NX errata #19 and errata #25. If
1263 * they are found return an error code so we can turn off DMA
1264 */
1265
1266static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1267{
1268 struct pci_dev *pdev = NULL;
1269 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001270 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001271
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001272 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001273 /* Look for 450NX PXB. Check for problem configurations
1274 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001275 pci_read_config_word(pdev, 0x41, &cfg);
1276 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001277 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001278 no_piix_dma = 1;
1279 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001280 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001281 no_piix_dma = 2;
1282 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001283 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001284 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001285 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001286 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1287 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001288}
Alan Coxc621b142005-12-08 19:22:28 +00001289
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001290static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001291 const struct piix_map_db *map_db)
1292{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001293 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001294 u16 pcs, new_pcs;
1295
1296 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1297
1298 new_pcs = pcs | map_db->port_enable;
1299
1300 if (new_pcs != pcs) {
1301 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1302 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1303 msleep(150);
1304 }
1305}
1306
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001307static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1308 struct ata_port_info *pinfo,
1309 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001310{
Al Virob4482a42007-10-14 19:35:40 +01001311 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001312 int i, invalid_map = 0;
1313 u8 map_value;
1314
1315 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1316
1317 map = map_db->map[map_value & map_db->mask];
1318
1319 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1320 for (i = 0; i < 4; i++) {
1321 switch (map[i]) {
1322 case RV:
1323 invalid_map = 1;
1324 printk(" XX");
1325 break;
1326
1327 case NA:
1328 printk(" --");
1329 break;
1330
1331 case IDE:
1332 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001333 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001334 i++;
1335 printk(" IDE IDE");
1336 break;
1337
1338 default:
1339 printk(" P%d", map[i]);
1340 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001341 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001342 break;
1343 }
1344 }
1345 printk(" ]\n");
1346
1347 if (invalid_map)
1348 dev_printk(KERN_ERR, &pdev->dev,
1349 "invalid MAP value %u\n", map_value);
1350
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001351 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001352}
1353
Tejun Heoe9c16702009-03-03 13:52:16 +09001354static bool piix_no_sidpr(struct ata_host *host)
1355{
1356 struct pci_dev *pdev = to_pci_dev(host->dev);
1357
1358 /*
1359 * Samsung DB-P70 only has three ATA ports exposed and
1360 * curiously the unconnected first port reports link online
1361 * while not responding to SRST protocol causing excessive
1362 * detection delay.
1363 *
1364 * Unfortunately, the system doesn't carry enough DMI
1365 * information to identify the machine but does have subsystem
1366 * vendor and device set. As it's unclear whether the
1367 * subsystem vendor/device is used only for this specific
1368 * board, the port can't be disabled solely with the
1369 * information; however, turning off SIDPR access works around
1370 * the problem. Turn it off.
1371 *
1372 * This problem is reported in bnc#441240.
1373 *
1374 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1375 */
1376 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1377 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1378 pdev->subsystem_device == 0xb049) {
1379 dev_printk(KERN_WARNING, host->dev,
1380 "Samsung DB-P70 detected, disabling SIDPR\n");
1381 return true;
1382 }
1383
1384 return false;
1385}
1386
Tejun Heobe77e432008-07-31 17:02:44 +09001387static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001388{
1389 struct pci_dev *pdev = to_pci_dev(host->dev);
1390 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001391 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001392 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001393 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001394
1395 /* check for availability */
1396 for (i = 0; i < 4; i++)
1397 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001398 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001399
Tejun Heoe9c16702009-03-03 13:52:16 +09001400 /* is it blacklisted? */
1401 if (piix_no_sidpr(host))
1402 return 0;
1403
Tejun Heoc7290722008-01-18 18:36:30 +09001404 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001405 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001406
1407 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1408 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001409 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001410
1411 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001412 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001413
1414 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001415
1416 /* SCR access via SIDPR doesn't work on some configurations.
1417 * Give it a test drive by inhibiting power save modes which
1418 * we'll do anyway.
1419 */
Tejun Heobe77e432008-07-31 17:02:44 +09001420 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001421
1422 /* if IPM is already 3, SCR access is probably working. Don't
1423 * un-inhibit power save modes as BIOS might have inhibited
1424 * them for a reason.
1425 */
1426 if ((scontrol & 0xf00) != 0x300) {
1427 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001428 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1429 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001430
1431 if ((scontrol & 0xf00) != 0x300) {
1432 dev_printk(KERN_INFO, host->dev, "SCR access via "
1433 "SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001434 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001435 }
1436 }
1437
Tejun Heobe77e432008-07-31 17:02:44 +09001438 /* okay, SCRs available, set ops and ask libata for slave_link */
1439 for (i = 0; i < 2; i++) {
1440 struct ata_port *ap = host->ports[i];
1441
1442 ap->ops = &piix_sidpr_sata_ops;
1443
1444 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1445 rc = ata_slave_link_init(ap);
1446 if (rc)
1447 return rc;
1448 }
1449 }
1450
1451 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001452}
1453
Tejun Heo2852bcf2009-01-02 12:04:48 +09001454static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001455{
Jeff Garzik18552562007-10-03 15:15:40 -04001456 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001457 {
1458 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1459 * isn't used to boot the system which
1460 * disables the channel.
1461 */
1462 .ident = "M570U",
1463 .matches = {
1464 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1465 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1466 },
1467 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001468
1469 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001470 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001471 struct pci_dev *pdev = to_pci_dev(host->dev);
1472 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001473
1474 if (!dmi_check_system(sysids))
1475 return;
1476
1477 /* The datasheet says that bit 18 is NOOP but certain systems
1478 * seem to use it to disable a channel. Clear the bit on the
1479 * affected systems.
1480 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001481 if (hpriv->saved_iocfg & (1 << 18)) {
Tejun Heo43a98f02007-08-23 10:15:18 +09001482 dev_printk(KERN_INFO, &pdev->dev,
1483 "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001484 pci_write_config_dword(pdev, PIIX_IOCFG,
1485 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001486 }
1487}
1488
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001489static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1490{
1491 static const struct dmi_system_id broken_systems[] = {
1492 {
1493 .ident = "HP Compaq 2510p",
1494 .matches = {
1495 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1496 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1497 },
1498 /* PCI slot number of the controller */
1499 .driver_data = (void *)0x1FUL,
1500 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001501 {
1502 .ident = "HP Compaq nc6000",
1503 .matches = {
1504 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1505 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1506 },
1507 /* PCI slot number of the controller */
1508 .driver_data = (void *)0x1FUL,
1509 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001510
1511 { } /* terminate list */
1512 };
1513 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1514
1515 if (dmi) {
1516 unsigned long slot = (unsigned long)dmi->driver_data;
1517 /* apply the quirk only to on-board controllers */
1518 return slot == PCI_SLOT(pdev->devfn);
1519 }
1520
1521 return false;
1522}
1523
Alan Coxc621b142005-12-08 19:22:28 +00001524/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 * piix_init_one - Register PIIX ATA PCI device with kernel services
1526 * @pdev: PCI device to register
1527 * @ent: Entry in piix_pci_tbl matching with @pdev
1528 *
1529 * Called from kernel PCI layer. We probe for combined mode (sigh),
1530 * and then hand over control to libata, for it to do the rest.
1531 *
1532 * LOCKING:
1533 * Inherited from PCI layer (may sleep).
1534 *
1535 * RETURNS:
1536 * Zero on success, or -ERRNO value.
1537 */
1538
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001539static int __devinit piix_init_one(struct pci_dev *pdev,
1540 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541{
1542 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001543 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001544 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001545 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Jeff Garzikcca39742006-08-24 03:19:22 -04001546 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001547 struct ata_host *host;
1548 struct piix_host_priv *hpriv;
1549 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550
1551 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001552 dev_printk(KERN_DEBUG, &pdev->dev,
1553 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554
Alan Cox347979a2009-05-06 17:10:08 +01001555 /* no hotplugging support for later devices (FIXME) */
1556 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 return -ENODEV;
1558
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001559 if (piix_broken_system_poweroff(pdev)) {
1560 piix_port_info[ent->driver_data].flags |=
1561 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1562 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1563 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1564 "on poweroff and hibernation\n");
1565 }
1566
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001567 port_info[0] = piix_port_info[ent->driver_data];
1568 port_info[1] = piix_port_info[ent->driver_data];
1569
1570 port_flags = port_info[0].flags;
1571
1572 /* enable device and prepare host */
1573 rc = pcim_enable_device(pdev);
1574 if (rc)
1575 return rc;
1576
Tejun Heo2852bcf2009-01-02 12:04:48 +09001577 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1578 if (!hpriv)
1579 return -ENOMEM;
Tejun Heo213373c2010-07-20 16:20:01 +02001580 spin_lock_init(&hpriv->sidpr_lock);
Tejun Heo2852bcf2009-01-02 12:04:48 +09001581
1582 /* Save IOCFG, this will be used for cable detection, quirk
1583 * detection and restoration on detach. This is necessary
1584 * because some ACPI implementations mess up cable related
1585 * bits on _STM. Reported on kernel bz#11879.
1586 */
1587 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1588
Tejun Heo5016d7d2008-03-26 15:46:58 +09001589 /* ICH6R may be driven by either ata_piix or ahci driver
1590 * regardless of BIOS configuration. Make sure AHCI mode is
1591 * off.
1592 */
1593 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001594 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001595 if (rc)
1596 return rc;
1597 }
1598
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001599 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001600 if (port_flags & ATA_FLAG_SATA)
1601 hpriv->map = piix_init_sata_map(pdev, port_info,
1602 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001604 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001605 if (rc)
1606 return rc;
1607 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001608
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001609 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001610 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001611 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001612 rc = piix_init_sidpr(host);
1613 if (rc)
1614 return rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001615 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
Tejun Heo43a98f02007-08-23 10:15:18 +09001617 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001618 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001619
Linus Torvalds1da177e2005-04-16 15:20:36 -07001620 /* On ICH5, some BIOSen disable the interrupt using the
1621 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1622 * On ICH6, this bit has the same effect, but only when
1623 * MSI is disabled (and it is disabled, as we don't use
1624 * message-signalled interrupts currently).
1625 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001626 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001627 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628
Alan Coxc621b142005-12-08 19:22:28 +00001629 if (piix_check_450nx_errata(pdev)) {
1630 /* This writes into the master table but it does not
1631 really matter for this errata as we will apply it to
1632 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001633 host->ports[0]->mwdma_mask = 0;
1634 host->ports[0]->udma_mask = 0;
1635 host->ports[1]->mwdma_mask = 0;
1636 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001637 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001638 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001639
1640 pci_set_master(pdev);
Tejun Heoc3b28892010-05-19 22:10:21 +02001641 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, &piix_sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642}
1643
Tejun Heo2852bcf2009-01-02 12:04:48 +09001644static void piix_remove_one(struct pci_dev *pdev)
1645{
1646 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1647 struct piix_host_priv *hpriv = host->private_data;
1648
1649 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1650
1651 ata_pci_remove_one(pdev);
1652}
1653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654static int __init piix_init(void)
1655{
1656 int rc;
1657
Pavel Roskinb7887192006-08-10 18:13:18 +09001658 DPRINTK("pci_register_driver\n");
1659 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 if (rc)
1661 return rc;
1662
1663 in_module_init = 0;
1664
1665 DPRINTK("done\n");
1666 return 0;
1667}
1668
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669static void __exit piix_exit(void)
1670{
1671 pci_unregister_driver(&piix_pci_driver);
1672}
1673
1674module_init(piix_init);
1675module_exit(piix_exit);