blob: a5af2963e7ef69043fc0d621ad118669dda94beb [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparde294aedc2010-02-19 13:54:58 +00002 * Copyright (C) 2005 - 2010 ServerEngines
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
11 * linux-drivers@serverengines.com
12 *
13 * ServerEngines
14 * 209 N. Fair Oaks Ave
15 * Sunnyvale, CA 94085
16 */
17
18/*
19 * The driver sends configuration and managements command requests to the
20 * firmware in the BE. These requests are communicated to the processor
21 * using Work Request Blocks (WRBs) submitted to the MCC-WRB ring or via one
22 * WRB inside a MAILBOX.
23 * The commands are serviced by the ARM processor in the BladeEngine's MPU.
24 */
25
26struct be_sge {
27 u32 pa_lo;
28 u32 pa_hi;
29 u32 len;
30};
31
32#define MCC_WRB_EMBEDDED_MASK 1 /* bit 0 of dword 0*/
33#define MCC_WRB_SGE_CNT_SHIFT 3 /* bits 3 - 7 of dword 0 */
34#define MCC_WRB_SGE_CNT_MASK 0x1F /* bits 3 - 7 of dword 0 */
35struct be_mcc_wrb {
36 u32 embedded; /* dword 0 */
37 u32 payload_length; /* dword 1 */
38 u32 tag0; /* dword 2 */
39 u32 tag1; /* dword 3 */
40 u32 rsvd; /* dword 4 */
41 union {
42 u8 embedded_payload[236]; /* used by embedded cmds */
43 struct be_sge sgl[19]; /* used by non-embedded cmds */
44 } payload;
45};
46
47#define CQE_FLAGS_VALID_MASK (1 << 31)
48#define CQE_FLAGS_ASYNC_MASK (1 << 30)
49#define CQE_FLAGS_COMPLETED_MASK (1 << 28)
50#define CQE_FLAGS_CONSUMED_MASK (1 << 27)
51
52/* Completion Status */
53enum {
54 MCC_STATUS_SUCCESS = 0x0,
55/* The client does not have sufficient privileges to execute the command */
56 MCC_STATUS_INSUFFICIENT_PRIVILEGES = 0x1,
57/* A parameter in the command was invalid. */
58 MCC_STATUS_INVALID_PARAMETER = 0x2,
59/* There are insufficient chip resources to execute the command */
60 MCC_STATUS_INSUFFICIENT_RESOURCES = 0x3,
61/* The command is completing because the queue was getting flushed */
62 MCC_STATUS_QUEUE_FLUSHING = 0x4,
63/* The command is completing with a DMA error */
Sathya Perlab31c50a2009-09-17 10:30:13 -070064 MCC_STATUS_DMA_FAILED = 0x5,
Ajit Khaparde49643842009-10-05 02:22:05 +000065 MCC_STATUS_NOT_SUPPORTED = 66
Sathya Perla6b7c5b92009-03-11 23:32:03 -070066};
67
68#define CQE_STATUS_COMPL_MASK 0xFFFF
69#define CQE_STATUS_COMPL_SHIFT 0 /* bits 0 - 15 */
70#define CQE_STATUS_EXTD_MASK 0xFFFF
Sathya Perlaf5209b42009-11-06 00:31:01 -080071#define CQE_STATUS_EXTD_SHIFT 16 /* bits 16 - 31 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -070072
Sathya Perlaefd2e402009-07-27 22:53:10 +000073struct be_mcc_compl {
Sathya Perla6b7c5b92009-03-11 23:32:03 -070074 u32 status; /* dword 0 */
75 u32 tag0; /* dword 1 */
76 u32 tag1; /* dword 2 */
77 u32 flags; /* dword 3 */
78};
79
Sathya Perlaa8f447b2009-06-18 00:10:27 +000080/* When the async bit of mcc_compl is set, the last 4 bytes of
81 * mcc_compl is interpreted as follows:
82 */
83#define ASYNC_TRAILER_EVENT_CODE_SHIFT 8 /* bits 8 - 15 */
84#define ASYNC_TRAILER_EVENT_CODE_MASK 0xFF
Somnath Koturcc4ce022010-10-21 07:11:14 -070085#define ASYNC_TRAILER_EVENT_TYPE_SHIFT 16
86#define ASYNC_TRAILER_EVENT_TYPE_MASK 0xFF
Sathya Perlaa8f447b2009-06-18 00:10:27 +000087#define ASYNC_EVENT_CODE_LINK_STATE 0x1
Somnath Koturcc4ce022010-10-21 07:11:14 -070088#define ASYNC_EVENT_CODE_GRP_5 0x5
89#define ASYNC_EVENT_QOS_SPEED 0x1
90#define ASYNC_EVENT_COS_PRIORITY 0x2
Ajit Khaparde3968fa12011-02-20 11:41:53 +000091#define ASYNC_EVENT_PVID_STATE 0x3
Sathya Perlaa8f447b2009-06-18 00:10:27 +000092struct be_async_event_trailer {
93 u32 code;
94};
95
96enum {
97 ASYNC_EVENT_LINK_DOWN = 0x0,
98 ASYNC_EVENT_LINK_UP = 0x1
99};
100
101/* When the event code of an async trailer is link-state, the mcc_compl
102 * must be interpreted as follows
103 */
104struct be_async_event_link_state {
105 u8 physical_port;
106 u8 port_link_status;
107 u8 port_duplex;
108 u8 port_speed;
109 u8 port_fault;
110 u8 rsvd0[7];
111 struct be_async_event_trailer trailer;
112} __packed;
113
Somnath Koturcc4ce022010-10-21 07:11:14 -0700114/* When the event code of an async trailer is GRP-5 and event_type is QOS_SPEED
115 * the mcc_compl must be interpreted as follows
116 */
117struct be_async_event_grp5_qos_link_speed {
118 u8 physical_port;
119 u8 rsvd[5];
120 u16 qos_link_speed;
121 u32 event_tag;
122 struct be_async_event_trailer trailer;
123} __packed;
124
125/* When the event code of an async trailer is GRP5 and event type is
126 * CoS-Priority, the mcc_compl must be interpreted as follows
127 */
128struct be_async_event_grp5_cos_priority {
129 u8 physical_port;
130 u8 available_priority_bmap;
131 u8 reco_default_priority;
132 u8 valid;
133 u8 rsvd0;
134 u8 event_tag;
135 struct be_async_event_trailer trailer;
136} __packed;
137
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000138/* When the event code of an async trailer is GRP5 and event type is
139 * PVID state, the mcc_compl must be interpreted as follows
140 */
141struct be_async_event_grp5_pvid_state {
142 u8 enabled;
143 u8 rsvd0;
144 u16 tag;
145 u32 event_tag;
146 u32 rsvd1;
147 struct be_async_event_trailer trailer;
148} __packed;
149
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700150struct be_mcc_mailbox {
151 struct be_mcc_wrb wrb;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000152 struct be_mcc_compl compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700153};
154
155#define CMD_SUBSYSTEM_COMMON 0x1
156#define CMD_SUBSYSTEM_ETH 0x3
Suresh Rff33a6e2009-12-03 16:15:52 -0800157#define CMD_SUBSYSTEM_LOWLEVEL 0xb
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700158
159#define OPCODE_COMMON_NTWK_MAC_QUERY 1
160#define OPCODE_COMMON_NTWK_MAC_SET 2
161#define OPCODE_COMMON_NTWK_MULTICAST_SET 3
162#define OPCODE_COMMON_NTWK_VLAN_CONFIG 4
163#define OPCODE_COMMON_NTWK_LINK_STATUS_QUERY 5
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -0800164#define OPCODE_COMMON_READ_FLASHROM 6
Ajit Khaparde84517482009-09-04 03:12:16 +0000165#define OPCODE_COMMON_WRITE_FLASHROM 7
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700166#define OPCODE_COMMON_CQ_CREATE 12
167#define OPCODE_COMMON_EQ_CREATE 13
Somnath Koturcc4ce022010-10-21 07:11:14 -0700168#define OPCODE_COMMON_MCC_CREATE 21
Ajit Khapardee1d18732010-07-23 01:52:13 +0000169#define OPCODE_COMMON_SET_QOS 28
Somnath Koturcc4ce022010-10-21 07:11:14 -0700170#define OPCODE_COMMON_MCC_CREATE_EXT 90
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800171#define OPCODE_COMMON_SEEPROM_READ 30
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700172#define OPCODE_COMMON_NTWK_RX_FILTER 34
173#define OPCODE_COMMON_GET_FW_VERSION 35
174#define OPCODE_COMMON_SET_FLOW_CONTROL 36
175#define OPCODE_COMMON_GET_FLOW_CONTROL 37
176#define OPCODE_COMMON_SET_FRAME_SIZE 39
177#define OPCODE_COMMON_MODIFY_EQ_DELAY 41
178#define OPCODE_COMMON_FIRMWARE_CONFIG 42
179#define OPCODE_COMMON_NTWK_INTERFACE_CREATE 50
180#define OPCODE_COMMON_NTWK_INTERFACE_DESTROY 51
Sathya Perla5fb379e2009-06-18 00:02:59 +0000181#define OPCODE_COMMON_MCC_DESTROY 53
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700182#define OPCODE_COMMON_CQ_DESTROY 54
183#define OPCODE_COMMON_EQ_DESTROY 55
184#define OPCODE_COMMON_QUERY_FIRMWARE_CONFIG 58
185#define OPCODE_COMMON_NTWK_PMAC_ADD 59
186#define OPCODE_COMMON_NTWK_PMAC_DEL 60
sarveshwarb14074ea2009-08-05 13:05:24 -0700187#define OPCODE_COMMON_FUNCTION_RESET 61
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700188#define OPCODE_COMMON_ENABLE_DISABLE_BEACON 69
189#define OPCODE_COMMON_GET_BEACON_STATE 70
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700190#define OPCODE_COMMON_READ_TRANSRECV_DATA 73
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000191#define OPCODE_COMMON_GET_PHY_DETAILS 102
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700192
Sathya Perla3abcded2010-10-03 22:12:27 -0700193#define OPCODE_ETH_RSS_CONFIG 1
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700194#define OPCODE_ETH_ACPI_CONFIG 2
195#define OPCODE_ETH_PROMISCUOUS 3
196#define OPCODE_ETH_GET_STATISTICS 4
197#define OPCODE_ETH_TX_CREATE 7
198#define OPCODE_ETH_RX_CREATE 8
199#define OPCODE_ETH_TX_DESTROY 9
200#define OPCODE_ETH_RX_DESTROY 10
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000201#define OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG 12
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700202
Suresh Rff33a6e2009-12-03 16:15:52 -0800203#define OPCODE_LOWLEVEL_HOST_DDR_DMA 17
204#define OPCODE_LOWLEVEL_LOOPBACK_TEST 18
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000205#define OPCODE_LOWLEVEL_SET_LOOPBACK_MODE 19
Suresh Rff33a6e2009-12-03 16:15:52 -0800206
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700207struct be_cmd_req_hdr {
208 u8 opcode; /* dword 0 */
209 u8 subsystem; /* dword 0 */
210 u8 port_number; /* dword 0 */
211 u8 domain; /* dword 0 */
212 u32 timeout; /* dword 1 */
213 u32 request_length; /* dword 2 */
Ajit Khaparde7b139c82010-01-27 21:56:44 +0000214 u8 version; /* dword 3 */
215 u8 rsvd[3]; /* dword 3 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700216};
217
218#define RESP_HDR_INFO_OPCODE_SHIFT 0 /* bits 0 - 7 */
219#define RESP_HDR_INFO_SUBSYS_SHIFT 8 /* bits 8 - 15 */
220struct be_cmd_resp_hdr {
221 u32 info; /* dword 0 */
222 u32 status; /* dword 1 */
223 u32 response_length; /* dword 2 */
224 u32 actual_resp_len; /* dword 3 */
225};
226
227struct phys_addr {
228 u32 lo;
229 u32 hi;
230};
231
232/**************************
233 * BE Command definitions *
234 **************************/
235
236/* Pseudo amap definition in which each bit of the actual structure is defined
237 * as a byte: used to calculate offset/shift/mask of each field */
238struct amap_eq_context {
239 u8 cidx[13]; /* dword 0*/
240 u8 rsvd0[3]; /* dword 0*/
241 u8 epidx[13]; /* dword 0*/
242 u8 valid; /* dword 0*/
243 u8 rsvd1; /* dword 0*/
244 u8 size; /* dword 0*/
245 u8 pidx[13]; /* dword 1*/
246 u8 rsvd2[3]; /* dword 1*/
247 u8 pd[10]; /* dword 1*/
248 u8 count[3]; /* dword 1*/
249 u8 solevent; /* dword 1*/
250 u8 stalled; /* dword 1*/
251 u8 armed; /* dword 1*/
252 u8 rsvd3[4]; /* dword 2*/
253 u8 func[8]; /* dword 2*/
254 u8 rsvd4; /* dword 2*/
255 u8 delaymult[10]; /* dword 2*/
256 u8 rsvd5[2]; /* dword 2*/
257 u8 phase[2]; /* dword 2*/
258 u8 nodelay; /* dword 2*/
259 u8 rsvd6[4]; /* dword 2*/
260 u8 rsvd7[32]; /* dword 3*/
261} __packed;
262
263struct be_cmd_req_eq_create {
264 struct be_cmd_req_hdr hdr;
265 u16 num_pages; /* sword */
266 u16 rsvd0; /* sword */
267 u8 context[sizeof(struct amap_eq_context) / 8];
268 struct phys_addr pages[8];
269} __packed;
270
271struct be_cmd_resp_eq_create {
272 struct be_cmd_resp_hdr resp_hdr;
273 u16 eq_id; /* sword */
274 u16 rsvd0; /* sword */
275} __packed;
276
277/******************** Mac query ***************************/
278enum {
279 MAC_ADDRESS_TYPE_STORAGE = 0x0,
280 MAC_ADDRESS_TYPE_NETWORK = 0x1,
281 MAC_ADDRESS_TYPE_PD = 0x2,
282 MAC_ADDRESS_TYPE_MANAGEMENT = 0x3
283};
284
285struct mac_addr {
286 u16 size_of_struct;
287 u8 addr[ETH_ALEN];
288} __packed;
289
290struct be_cmd_req_mac_query {
291 struct be_cmd_req_hdr hdr;
292 u8 type;
293 u8 permanent;
294 u16 if_id;
295} __packed;
296
297struct be_cmd_resp_mac_query {
298 struct be_cmd_resp_hdr hdr;
299 struct mac_addr mac;
300};
301
302/******************** PMac Add ***************************/
303struct be_cmd_req_pmac_add {
304 struct be_cmd_req_hdr hdr;
305 u32 if_id;
306 u8 mac_address[ETH_ALEN];
307 u8 rsvd0[2];
308} __packed;
309
310struct be_cmd_resp_pmac_add {
311 struct be_cmd_resp_hdr hdr;
312 u32 pmac_id;
313};
314
315/******************** PMac Del ***************************/
316struct be_cmd_req_pmac_del {
317 struct be_cmd_req_hdr hdr;
318 u32 if_id;
319 u32 pmac_id;
320};
321
322/******************** Create CQ ***************************/
323/* Pseudo amap definition in which each bit of the actual structure is defined
324 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000325struct amap_cq_context_be {
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700326 u8 cidx[11]; /* dword 0*/
327 u8 rsvd0; /* dword 0*/
328 u8 coalescwm[2]; /* dword 0*/
329 u8 nodelay; /* dword 0*/
330 u8 epidx[11]; /* dword 0*/
331 u8 rsvd1; /* dword 0*/
332 u8 count[2]; /* dword 0*/
333 u8 valid; /* dword 0*/
334 u8 solevent; /* dword 0*/
335 u8 eventable; /* dword 0*/
336 u8 pidx[11]; /* dword 1*/
337 u8 rsvd2; /* dword 1*/
338 u8 pd[10]; /* dword 1*/
339 u8 eqid[8]; /* dword 1*/
340 u8 stalled; /* dword 1*/
341 u8 armed; /* dword 1*/
342 u8 rsvd3[4]; /* dword 2*/
343 u8 func[8]; /* dword 2*/
344 u8 rsvd4[20]; /* dword 2*/
345 u8 rsvd5[32]; /* dword 3*/
346} __packed;
347
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000348struct amap_cq_context_lancer {
349 u8 rsvd0[12]; /* dword 0*/
350 u8 coalescwm[2]; /* dword 0*/
351 u8 nodelay; /* dword 0*/
352 u8 rsvd1[12]; /* dword 0*/
353 u8 count[2]; /* dword 0*/
354 u8 valid; /* dword 0*/
355 u8 rsvd2; /* dword 0*/
356 u8 eventable; /* dword 0*/
357 u8 eqid[16]; /* dword 1*/
358 u8 rsvd3[15]; /* dword 1*/
359 u8 armed; /* dword 1*/
360 u8 rsvd4[32]; /* dword 2*/
361 u8 rsvd5[32]; /* dword 3*/
362} __packed;
363
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700364struct be_cmd_req_cq_create {
365 struct be_cmd_req_hdr hdr;
366 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000367 u8 page_size;
368 u8 rsvd0;
369 u8 context[sizeof(struct amap_cq_context_be) / 8];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700370 struct phys_addr pages[8];
371} __packed;
372
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000373
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700374struct be_cmd_resp_cq_create {
375 struct be_cmd_resp_hdr hdr;
376 u16 cq_id;
377 u16 rsvd0;
378} __packed;
379
Sathya Perla5fb379e2009-06-18 00:02:59 +0000380/******************** Create MCCQ ***************************/
381/* Pseudo amap definition in which each bit of the actual structure is defined
382 * as a byte: used to calculate offset/shift/mask of each field */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000383struct amap_mcc_context_be {
Sathya Perla5fb379e2009-06-18 00:02:59 +0000384 u8 con_index[14];
385 u8 rsvd0[2];
386 u8 ring_size[4];
387 u8 fetch_wrb;
388 u8 fetch_r2t;
389 u8 cq_id[10];
390 u8 prod_index[14];
391 u8 fid[8];
392 u8 pdid[9];
393 u8 valid;
394 u8 rsvd1[32];
395 u8 rsvd2[32];
396} __packed;
397
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000398struct amap_mcc_context_lancer {
399 u8 async_cq_id[16];
400 u8 ring_size[4];
401 u8 rsvd0[12];
402 u8 rsvd1[31];
403 u8 valid;
404 u8 async_cq_valid[1];
405 u8 rsvd2[31];
406 u8 rsvd3[32];
407} __packed;
408
Sathya Perla5fb379e2009-06-18 00:02:59 +0000409struct be_cmd_req_mcc_create {
410 struct be_cmd_req_hdr hdr;
411 u16 num_pages;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000412 u16 cq_id;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700413 u32 async_event_bitmap[1];
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000414 u8 context[sizeof(struct amap_mcc_context_be) / 8];
Sathya Perla5fb379e2009-06-18 00:02:59 +0000415 struct phys_addr pages[8];
416} __packed;
417
418struct be_cmd_resp_mcc_create {
419 struct be_cmd_resp_hdr hdr;
420 u16 id;
421 u16 rsvd0;
422} __packed;
423
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700424/******************** Create TxQ ***************************/
425#define BE_ETH_TX_RING_TYPE_STANDARD 2
426#define BE_ULP1_NUM 1
427
428/* Pseudo amap definition in which each bit of the actual structure is defined
429 * as a byte: used to calculate offset/shift/mask of each field */
430struct amap_tx_context {
431 u8 rsvd0[16]; /* dword 0 */
432 u8 tx_ring_size[4]; /* dword 0 */
433 u8 rsvd1[26]; /* dword 0 */
434 u8 pci_func_id[8]; /* dword 1 */
435 u8 rsvd2[9]; /* dword 1 */
436 u8 ctx_valid; /* dword 1 */
437 u8 cq_id_send[16]; /* dword 2 */
438 u8 rsvd3[16]; /* dword 2 */
439 u8 rsvd4[32]; /* dword 3 */
440 u8 rsvd5[32]; /* dword 4 */
441 u8 rsvd6[32]; /* dword 5 */
442 u8 rsvd7[32]; /* dword 6 */
443 u8 rsvd8[32]; /* dword 7 */
444 u8 rsvd9[32]; /* dword 8 */
445 u8 rsvd10[32]; /* dword 9 */
446 u8 rsvd11[32]; /* dword 10 */
447 u8 rsvd12[32]; /* dword 11 */
448 u8 rsvd13[32]; /* dword 12 */
449 u8 rsvd14[32]; /* dword 13 */
450 u8 rsvd15[32]; /* dword 14 */
451 u8 rsvd16[32]; /* dword 15 */
452} __packed;
453
454struct be_cmd_req_eth_tx_create {
455 struct be_cmd_req_hdr hdr;
456 u8 num_pages;
457 u8 ulp_num;
458 u8 type;
459 u8 bound_port;
460 u8 context[sizeof(struct amap_tx_context) / 8];
461 struct phys_addr pages[8];
462} __packed;
463
464struct be_cmd_resp_eth_tx_create {
465 struct be_cmd_resp_hdr hdr;
466 u16 cid;
467 u16 rsvd0;
468} __packed;
469
470/******************** Create RxQ ***************************/
471struct be_cmd_req_eth_rx_create {
472 struct be_cmd_req_hdr hdr;
473 u16 cq_id;
474 u8 frag_size;
475 u8 num_pages;
476 struct phys_addr pages[2];
477 u32 interface_id;
478 u16 max_frame_size;
479 u16 rsvd0;
480 u32 rss_queue;
481} __packed;
482
483struct be_cmd_resp_eth_rx_create {
484 struct be_cmd_resp_hdr hdr;
485 u16 id;
Sathya Perla3abcded2010-10-03 22:12:27 -0700486 u8 rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700487 u8 rsvd0;
488} __packed;
489
490/******************** Q Destroy ***************************/
491/* Type of Queue to be destroyed */
492enum {
493 QTYPE_EQ = 1,
494 QTYPE_CQ,
495 QTYPE_TXQ,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000496 QTYPE_RXQ,
497 QTYPE_MCCQ
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700498};
499
500struct be_cmd_req_q_destroy {
501 struct be_cmd_req_hdr hdr;
502 u16 id;
503 u16 bypass_flush; /* valid only for rx q destroy */
504} __packed;
505
506/************ I/f Create (it's actually I/f Config Create)**********/
507
508/* Capability flags for the i/f */
509enum be_if_flags {
510 BE_IF_FLAGS_RSS = 0x4,
511 BE_IF_FLAGS_PROMISCUOUS = 0x8,
512 BE_IF_FLAGS_BROADCAST = 0x10,
513 BE_IF_FLAGS_UNTAGGED = 0x20,
514 BE_IF_FLAGS_ULP = 0x40,
515 BE_IF_FLAGS_VLAN_PROMISCUOUS = 0x80,
516 BE_IF_FLAGS_VLAN = 0x100,
517 BE_IF_FLAGS_MCAST_PROMISCUOUS = 0x200,
518 BE_IF_FLAGS_PASS_L2_ERRORS = 0x400,
519 BE_IF_FLAGS_PASS_L3L4_ERRORS = 0x800
520};
521
522/* An RX interface is an object with one or more MAC addresses and
523 * filtering capabilities. */
524struct be_cmd_req_if_create {
525 struct be_cmd_req_hdr hdr;
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200526 u32 version; /* ignore currently */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700527 u32 capability_flags;
528 u32 enable_flags;
529 u8 mac_addr[ETH_ALEN];
530 u8 rsvd0;
531 u8 pmac_invalid; /* if set, don't attach the mac addr to the i/f */
532 u32 vlan_tag; /* not used currently */
533} __packed;
534
535struct be_cmd_resp_if_create {
536 struct be_cmd_resp_hdr hdr;
537 u32 interface_id;
538 u32 pmac_id;
539};
540
541/****** I/f Destroy(it's actually I/f Config Destroy )**********/
542struct be_cmd_req_if_destroy {
543 struct be_cmd_req_hdr hdr;
544 u32 interface_id;
545};
546
547/*************** HW Stats Get **********************************/
548struct be_port_rxf_stats {
549 u32 rx_bytes_lsd; /* dword 0*/
550 u32 rx_bytes_msd; /* dword 1*/
551 u32 rx_total_frames; /* dword 2*/
552 u32 rx_unicast_frames; /* dword 3*/
553 u32 rx_multicast_frames; /* dword 4*/
554 u32 rx_broadcast_frames; /* dword 5*/
555 u32 rx_crc_errors; /* dword 6*/
556 u32 rx_alignment_symbol_errors; /* dword 7*/
557 u32 rx_pause_frames; /* dword 8*/
558 u32 rx_control_frames; /* dword 9*/
559 u32 rx_in_range_errors; /* dword 10*/
560 u32 rx_out_range_errors; /* dword 11*/
561 u32 rx_frame_too_long; /* dword 12*/
562 u32 rx_address_match_errors; /* dword 13*/
563 u32 rx_vlan_mismatch; /* dword 14*/
564 u32 rx_dropped_too_small; /* dword 15*/
565 u32 rx_dropped_too_short; /* dword 16*/
566 u32 rx_dropped_header_too_small; /* dword 17*/
567 u32 rx_dropped_tcp_length; /* dword 18*/
568 u32 rx_dropped_runt; /* dword 19*/
569 u32 rx_64_byte_packets; /* dword 20*/
570 u32 rx_65_127_byte_packets; /* dword 21*/
571 u32 rx_128_256_byte_packets; /* dword 22*/
572 u32 rx_256_511_byte_packets; /* dword 23*/
573 u32 rx_512_1023_byte_packets; /* dword 24*/
574 u32 rx_1024_1518_byte_packets; /* dword 25*/
575 u32 rx_1519_2047_byte_packets; /* dword 26*/
576 u32 rx_2048_4095_byte_packets; /* dword 27*/
577 u32 rx_4096_8191_byte_packets; /* dword 28*/
578 u32 rx_8192_9216_byte_packets; /* dword 29*/
579 u32 rx_ip_checksum_errs; /* dword 30*/
580 u32 rx_tcp_checksum_errs; /* dword 31*/
581 u32 rx_udp_checksum_errs; /* dword 32*/
582 u32 rx_non_rss_packets; /* dword 33*/
583 u32 rx_ipv4_packets; /* dword 34*/
584 u32 rx_ipv6_packets; /* dword 35*/
585 u32 rx_ipv4_bytes_lsd; /* dword 36*/
586 u32 rx_ipv4_bytes_msd; /* dword 37*/
587 u32 rx_ipv6_bytes_lsd; /* dword 38*/
588 u32 rx_ipv6_bytes_msd; /* dword 39*/
589 u32 rx_chute1_packets; /* dword 40*/
590 u32 rx_chute2_packets; /* dword 41*/
591 u32 rx_chute3_packets; /* dword 42*/
592 u32 rx_management_packets; /* dword 43*/
593 u32 rx_switched_unicast_packets; /* dword 44*/
594 u32 rx_switched_multicast_packets; /* dword 45*/
595 u32 rx_switched_broadcast_packets; /* dword 46*/
596 u32 tx_bytes_lsd; /* dword 47*/
597 u32 tx_bytes_msd; /* dword 48*/
598 u32 tx_unicastframes; /* dword 49*/
599 u32 tx_multicastframes; /* dword 50*/
600 u32 tx_broadcastframes; /* dword 51*/
601 u32 tx_pauseframes; /* dword 52*/
602 u32 tx_controlframes; /* dword 53*/
603 u32 tx_64_byte_packets; /* dword 54*/
604 u32 tx_65_127_byte_packets; /* dword 55*/
605 u32 tx_128_256_byte_packets; /* dword 56*/
606 u32 tx_256_511_byte_packets; /* dword 57*/
607 u32 tx_512_1023_byte_packets; /* dword 58*/
608 u32 tx_1024_1518_byte_packets; /* dword 59*/
609 u32 tx_1519_2047_byte_packets; /* dword 60*/
610 u32 tx_2048_4095_byte_packets; /* dword 61*/
611 u32 tx_4096_8191_byte_packets; /* dword 62*/
612 u32 tx_8192_9216_byte_packets; /* dword 63*/
613 u32 rx_fifo_overflow; /* dword 64*/
614 u32 rx_input_fifo_overflow; /* dword 65*/
615};
616
617struct be_rxf_stats {
618 struct be_port_rxf_stats port[2];
619 u32 rx_drops_no_pbuf; /* dword 132*/
620 u32 rx_drops_no_txpb; /* dword 133*/
621 u32 rx_drops_no_erx_descr; /* dword 134*/
622 u32 rx_drops_no_tpre_descr; /* dword 135*/
623 u32 management_rx_port_packets; /* dword 136*/
624 u32 management_rx_port_bytes; /* dword 137*/
625 u32 management_rx_port_pause_frames; /* dword 138*/
626 u32 management_rx_port_errors; /* dword 139*/
627 u32 management_tx_port_packets; /* dword 140*/
628 u32 management_tx_port_bytes; /* dword 141*/
629 u32 management_tx_port_pause; /* dword 142*/
630 u32 management_rx_port_rxfifo_overflow; /* dword 143*/
631 u32 rx_drops_too_many_frags; /* dword 144*/
632 u32 rx_drops_invalid_ring; /* dword 145*/
633 u32 forwarded_packets; /* dword 146*/
634 u32 rx_drops_mtu; /* dword 147*/
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000635 u32 rsvd0[7];
636 u32 port0_jabber_events;
637 u32 port1_jabber_events;
638 u32 rsvd1[6];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700639};
640
641struct be_erx_stats {
642 u32 rx_drops_no_fragments[44]; /* dwordS 0 to 43*/
643 u32 debug_wdma_sent_hold; /* dword 44*/
644 u32 debug_wdma_pbfree_sent_hold; /* dword 45*/
645 u32 debug_wdma_zerobyte_pbfree_sent_hold; /* dword 46*/
646 u32 debug_pmem_pbuf_dealloc; /* dword 47*/
647};
648
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000649struct be_pmem_stats {
650 u32 eth_red_drops;
651 u32 rsvd[4];
652};
653
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700654struct be_hw_stats {
655 struct be_rxf_stats rxf;
656 u32 rsvd[48];
657 struct be_erx_stats erx;
Ajit Khapardef6c4bf32011-02-20 11:41:04 +0000658 struct be_pmem_stats pmem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700659};
660
661struct be_cmd_req_get_stats {
662 struct be_cmd_req_hdr hdr;
663 u8 rsvd[sizeof(struct be_hw_stats)];
664};
665
666struct be_cmd_resp_get_stats {
667 struct be_cmd_resp_hdr hdr;
668 struct be_hw_stats hw_stats;
669};
670
671struct be_cmd_req_vlan_config {
672 struct be_cmd_req_hdr hdr;
673 u8 interface_id;
674 u8 promiscuous;
675 u8 untagged;
676 u8 num_vlan;
677 u16 normal_vlan[64];
678} __packed;
679
680struct be_cmd_req_promiscuous_config {
681 struct be_cmd_req_hdr hdr;
682 u8 port0_promiscuous;
683 u8 port1_promiscuous;
684 u16 rsvd0;
685} __packed;
686
Sathya Perlae7b909a2009-11-22 22:01:10 +0000687/******************** Multicast MAC Config *******************/
688#define BE_MAX_MC 64 /* set mcast promisc if > 64 */
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689struct macaddr {
690 u8 byte[ETH_ALEN];
691};
692
693struct be_cmd_req_mcast_mac_config {
694 struct be_cmd_req_hdr hdr;
695 u16 num_mac;
696 u8 promiscuous;
697 u8 interface_id;
Sathya Perlae7b909a2009-11-22 22:01:10 +0000698 struct macaddr mac[BE_MAX_MC];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700699} __packed;
700
701static inline struct be_hw_stats *
702hw_stats_from_cmd(struct be_cmd_resp_get_stats *cmd)
703{
704 return &cmd->hw_stats;
705}
706
707/******************** Link Status Query *******************/
708struct be_cmd_req_link_status {
709 struct be_cmd_req_hdr hdr;
710 u32 rsvd;
711};
712
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700713enum {
714 PHY_LINK_DUPLEX_NONE = 0x0,
715 PHY_LINK_DUPLEX_HALF = 0x1,
716 PHY_LINK_DUPLEX_FULL = 0x2
717};
718
719enum {
720 PHY_LINK_SPEED_ZERO = 0x0, /* => No link */
721 PHY_LINK_SPEED_10MBPS = 0x1,
722 PHY_LINK_SPEED_100MBPS = 0x2,
723 PHY_LINK_SPEED_1GBPS = 0x3,
724 PHY_LINK_SPEED_10GBPS = 0x4
725};
726
727struct be_cmd_resp_link_status {
728 struct be_cmd_resp_hdr hdr;
729 u8 physical_port;
730 u8 mac_duplex;
731 u8 mac_speed;
732 u8 mac_fault;
733 u8 mgmt_mac_duplex;
734 u8 mgmt_mac_speed;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700735 u16 link_speed;
736 u32 rsvd0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737} __packed;
738
Sarveshwar Bandi0388f252009-10-28 04:15:20 -0700739/******************** Port Identification ***************************/
740/* Identifies the type of port attached to NIC */
741struct be_cmd_req_port_type {
742 struct be_cmd_req_hdr hdr;
743 u32 page_num;
744 u32 port;
745};
746
747enum {
748 TR_PAGE_A0 = 0xa0,
749 TR_PAGE_A2 = 0xa2
750};
751
752struct be_cmd_resp_port_type {
753 struct be_cmd_resp_hdr hdr;
754 u32 page_num;
755 u32 port;
756 struct data {
757 u8 identifier;
758 u8 identifier_ext;
759 u8 connector;
760 u8 transceiver[8];
761 u8 rsvd0[3];
762 u8 length_km;
763 u8 length_hm;
764 u8 length_om1;
765 u8 length_om2;
766 u8 length_cu;
767 u8 length_cu_m;
768 u8 vendor_name[16];
769 u8 rsvd;
770 u8 vendor_oui[3];
771 u8 vendor_pn[16];
772 u8 vendor_rev[4];
773 } data;
774};
775
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700776/******************** Get FW Version *******************/
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777struct be_cmd_req_get_fw_version {
778 struct be_cmd_req_hdr hdr;
779 u8 rsvd0[FW_VER_LEN];
780 u8 rsvd1[FW_VER_LEN];
781} __packed;
782
783struct be_cmd_resp_get_fw_version {
784 struct be_cmd_resp_hdr hdr;
785 u8 firmware_version_string[FW_VER_LEN];
786 u8 fw_on_flash_version_string[FW_VER_LEN];
787} __packed;
788
789/******************** Set Flow Contrl *******************/
790struct be_cmd_req_set_flow_control {
791 struct be_cmd_req_hdr hdr;
792 u16 tx_flow_control;
793 u16 rx_flow_control;
794} __packed;
795
796/******************** Get Flow Contrl *******************/
797struct be_cmd_req_get_flow_control {
798 struct be_cmd_req_hdr hdr;
799 u32 rsvd;
800};
801
802struct be_cmd_resp_get_flow_control {
803 struct be_cmd_resp_hdr hdr;
804 u16 tx_flow_control;
805 u16 rx_flow_control;
806} __packed;
807
808/******************** Modify EQ Delay *******************/
809struct be_cmd_req_modify_eq_delay {
810 struct be_cmd_req_hdr hdr;
811 u32 num_eq;
812 struct {
813 u32 eq_id;
814 u32 phase;
815 u32 delay_multiplier;
816 } delay[8];
817} __packed;
818
819struct be_cmd_resp_modify_eq_delay {
820 struct be_cmd_resp_hdr hdr;
821 u32 rsvd0;
822} __packed;
823
824/******************** Get FW Config *******************/
Sathya Perla3abcded2010-10-03 22:12:27 -0700825#define BE_FUNCTION_CAPS_RSS 0x2
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700826struct be_cmd_req_query_fw_cfg {
827 struct be_cmd_req_hdr hdr;
Sathya Perla3abcded2010-10-03 22:12:27 -0700828 u32 rsvd[31];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700829};
830
831struct be_cmd_resp_query_fw_cfg {
832 struct be_cmd_resp_hdr hdr;
833 u32 be_config_number;
834 u32 asic_revision;
835 u32 phys_port;
Ajit Khaparde3486be22010-07-23 02:04:54 +0000836 u32 function_mode;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700837 u32 rsvd[26];
Sathya Perla3abcded2010-10-03 22:12:27 -0700838 u32 function_caps;
839};
840
841/******************** RSS Config *******************/
842/* RSS types */
843#define RSS_ENABLE_NONE 0x0
844#define RSS_ENABLE_IPV4 0x1
845#define RSS_ENABLE_TCP_IPV4 0x2
846#define RSS_ENABLE_IPV6 0x4
847#define RSS_ENABLE_TCP_IPV6 0x8
848
849struct be_cmd_req_rss_config {
850 struct be_cmd_req_hdr hdr;
851 u32 if_id;
852 u16 enable_rss;
853 u16 cpu_table_size_log2;
854 u32 hash[10];
855 u8 cpu_table[128];
856 u8 flush;
857 u8 rsvd0[3];
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700858};
859
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -0700860/******************** Port Beacon ***************************/
861
862#define BEACON_STATE_ENABLED 0x1
863#define BEACON_STATE_DISABLED 0x0
864
865struct be_cmd_req_enable_disable_beacon {
866 struct be_cmd_req_hdr hdr;
867 u8 port_num;
868 u8 beacon_state;
869 u8 beacon_duration;
870 u8 status_duration;
871} __packed;
872
873struct be_cmd_resp_enable_disable_beacon {
874 struct be_cmd_resp_hdr resp_hdr;
875 u32 rsvd0;
876} __packed;
877
878struct be_cmd_req_get_beacon_state {
879 struct be_cmd_req_hdr hdr;
880 u8 port_num;
881 u8 rsvd0;
882 u16 rsvd1;
883} __packed;
884
885struct be_cmd_resp_get_beacon_state {
886 struct be_cmd_resp_hdr resp_hdr;
887 u8 beacon_state;
888 u8 rsvd0[3];
889} __packed;
890
Ajit Khaparde84517482009-09-04 03:12:16 +0000891/****************** Firmware Flash ******************/
892struct flashrom_params {
893 u32 op_code;
894 u32 op_type;
895 u32 data_buf_size;
896 u32 offset;
897 u8 data_buf[4];
898};
899
900struct be_cmd_write_flashrom {
901 struct be_cmd_req_hdr hdr;
902 struct flashrom_params params;
903};
904
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +0000905/************************ WOL *******************************/
906struct be_cmd_req_acpi_wol_magic_config{
907 struct be_cmd_req_hdr hdr;
908 u32 rsvd0[145];
909 u8 magic_mac[6];
910 u8 rsvd2[2];
911} __packed;
912
Suresh Rff33a6e2009-12-03 16:15:52 -0800913/********************** LoopBack test *********************/
914struct be_cmd_req_loopback_test {
915 struct be_cmd_req_hdr hdr;
916 u32 loopback_type;
917 u32 num_pkts;
918 u64 pattern;
919 u32 src_port;
920 u32 dest_port;
921 u32 pkt_size;
922};
923
924struct be_cmd_resp_loopback_test {
925 struct be_cmd_resp_hdr resp_hdr;
926 u32 status;
927 u32 num_txfer;
928 u32 num_rx;
929 u32 miscomp_off;
930 u32 ticks_compl;
931};
932
Sarveshwar Bandifced9992009-12-23 04:41:44 +0000933struct be_cmd_req_set_lmode {
934 struct be_cmd_req_hdr hdr;
935 u8 src_port;
936 u8 dest_port;
937 u8 loopback_type;
938 u8 loopback_state;
939};
940
941struct be_cmd_resp_set_lmode {
942 struct be_cmd_resp_hdr resp_hdr;
943 u8 rsvd0[4];
944};
945
Suresh Rff33a6e2009-12-03 16:15:52 -0800946/********************** DDR DMA test *********************/
947struct be_cmd_req_ddrdma_test {
948 struct be_cmd_req_hdr hdr;
949 u64 pattern;
950 u32 byte_count;
951 u32 rsvd0;
952 u8 snd_buff[4096];
953 u8 rsvd1[4096];
954};
955
956struct be_cmd_resp_ddrdma_test {
957 struct be_cmd_resp_hdr hdr;
958 u64 pattern;
959 u32 byte_cnt;
960 u32 snd_err;
961 u8 rsvd0[4096];
962 u8 rcv_buff[4096];
963};
964
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -0800965/*********************** SEEPROM Read ***********************/
966
967#define BE_READ_SEEPROM_LEN 1024
968struct be_cmd_req_seeprom_read {
969 struct be_cmd_req_hdr hdr;
970 u8 rsvd0[BE_READ_SEEPROM_LEN];
971};
972
973struct be_cmd_resp_seeprom_read {
974 struct be_cmd_req_hdr hdr;
975 u8 seeprom_data[BE_READ_SEEPROM_LEN];
976};
977
Ajit Khapardeee3cb622010-07-01 03:51:00 +0000978enum {
979 PHY_TYPE_CX4_10GB = 0,
980 PHY_TYPE_XFP_10GB,
981 PHY_TYPE_SFP_1GB,
982 PHY_TYPE_SFP_PLUS_10GB,
983 PHY_TYPE_KR_10GB,
984 PHY_TYPE_KX4_10GB,
985 PHY_TYPE_BASET_10GB,
986 PHY_TYPE_BASET_1GB,
987 PHY_TYPE_DISABLED = 255
988};
989
990struct be_cmd_req_get_phy_info {
991 struct be_cmd_req_hdr hdr;
992 u8 rsvd0[24];
993};
994struct be_cmd_resp_get_phy_info {
995 struct be_cmd_req_hdr hdr;
996 u16 phy_type;
997 u16 interface_type;
998 u32 misc_params;
999 u32 future_use[4];
1000};
1001
Ajit Khapardee1d18732010-07-23 01:52:13 +00001002/*********************** Set QOS ***********************/
1003
1004#define BE_QOS_BITS_NIC 1
1005
1006struct be_cmd_req_set_qos {
1007 struct be_cmd_req_hdr hdr;
1008 u32 valid_bits;
1009 u32 max_bps_nic;
1010 u32 rsvd[7];
1011};
1012
1013struct be_cmd_resp_set_qos {
1014 struct be_cmd_resp_hdr hdr;
1015 u32 rsvd;
1016};
1017
Sathya Perla8788fdc2009-07-27 22:52:03 +00001018extern int be_pci_fnum_get(struct be_adapter *adapter);
1019extern int be_cmd_POST(struct be_adapter *adapter);
1020extern int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021 u8 type, bool permanent, u32 if_handle);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001022extern int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +00001023 u32 if_id, u32 *pmac_id, u32 domain);
1024extern int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id,
1025 u32 pmac_id, u32 domain);
Sathya Perla73d540f2009-10-14 20:20:42 +00001026extern int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags,
1027 u32 en_flags, u8 *mac, bool pmac_invalid,
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001028 u32 *if_handle, u32 *pmac_id, u32 domain);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001029extern int be_cmd_if_destroy(struct be_adapter *adapter, u32 if_handle,
1030 u32 domain);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001031extern int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032 struct be_queue_info *eq, int eq_delay);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001033extern int be_cmd_cq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001034 struct be_queue_info *cq, struct be_queue_info *eq,
1035 bool sol_evts, bool no_delay,
1036 int num_cqe_dma_coalesce);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001037extern int be_cmd_mccq_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +00001038 struct be_queue_info *mccq,
1039 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001040extern int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001041 struct be_queue_info *txq,
1042 struct be_queue_info *cq);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001043extern int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001044 struct be_queue_info *rxq, u16 cq_id,
1045 u16 frag_size, u16 max_frame_size, u32 if_id,
Sathya Perla3abcded2010-10-03 22:12:27 -07001046 u32 rss, u8 *rss_id);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001047extern int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 int type);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001049extern int be_cmd_link_status_query(struct be_adapter *adapter,
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001050 bool *link_up, u8 *mac_speed, u16 *link_speed);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001051extern int be_cmd_reset(struct be_adapter *adapter);
1052extern int be_cmd_get_stats(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001053 struct be_dma_mem *nonemb_cmd);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001054extern int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001055
Sathya Perla8788fdc2009-07-27 22:52:03 +00001056extern int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd);
1057extern int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001058 u16 *vtag_array, u32 num, bool untagged,
1059 bool promiscuous);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001060extern int be_cmd_promiscuous_config(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001061 u8 port_num, bool en);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001062extern int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
Jiri Pirko0ddf4772010-02-20 00:13:58 +00001063 struct net_device *netdev, struct be_dma_mem *mem);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001064extern int be_cmd_set_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001065 u32 tx_fc, u32 rx_fc);
Sathya Perla8788fdc2009-07-27 22:52:03 +00001066extern int be_cmd_get_flow_control(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001067 u32 *tx_fc, u32 *rx_fc);
Ajit Khapardedcb9b562009-09-30 21:58:22 -07001068extern int be_cmd_query_fw_cfg(struct be_adapter *adapter,
Sathya Perla3abcded2010-10-03 22:12:27 -07001069 u32 *port_num, u32 *function_mode, u32 *function_caps);
sarveshwarb14074ea2009-08-05 13:05:24 -07001070extern int be_cmd_reset_function(struct be_adapter *adapter);
Sathya Perla3abcded2010-10-03 22:12:27 -07001071extern int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
1072 u16 table_size);
Sathya Perlaf31e50a2010-03-02 03:56:39 -08001073extern int be_process_mcc(struct be_adapter *adapter, int *status);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001074extern int be_cmd_set_beacon_state(struct be_adapter *adapter,
1075 u8 port_num, u8 beacon, u8 status, u8 state);
1076extern int be_cmd_get_beacon_state(struct be_adapter *adapter,
1077 u8 port_num, u32 *state);
Ajit Khaparde84517482009-09-04 03:12:16 +00001078extern int be_cmd_write_flashrom(struct be_adapter *adapter,
1079 struct be_dma_mem *cmd, u32 flash_oper,
1080 u32 flash_opcode, u32 buf_size);
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00001081int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
1082 int offset);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00001083extern int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
1084 struct be_dma_mem *nonemb_cmd);
Sathya Perla2243e2e2009-11-22 22:02:03 +00001085extern int be_cmd_fw_init(struct be_adapter *adapter);
1086extern int be_cmd_fw_clean(struct be_adapter *adapter);
Sathya Perla7a1e9b22010-02-17 01:35:11 +00001087extern void be_async_mcc_enable(struct be_adapter *adapter);
1088extern void be_async_mcc_disable(struct be_adapter *adapter);
Suresh Rff33a6e2009-12-03 16:15:52 -08001089extern int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
1090 u32 loopback_type, u32 pkt_size,
1091 u32 num_pkts, u64 pattern);
1092extern int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
1093 u32 byte_cnt, struct be_dma_mem *cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08001094extern int be_cmd_get_seeprom_data(struct be_adapter *adapter,
1095 struct be_dma_mem *nonemb_cmd);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00001096extern int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
1097 u8 loopback_type, u8 enable);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00001098extern int be_cmd_get_phy_info(struct be_adapter *adapter,
1099 struct be_dma_mem *cmd);
Ajit Khapardee1d18732010-07-23 01:52:13 +00001100extern int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain);
Ajit Khaparded053de92010-09-03 06:23:30 +00001101extern void be_detect_dump_ue(struct be_adapter *adapter);
David S. Millerd4a66e72010-01-10 22:55:03 -08001102