blob: ba5fd5a8c9bce2974f2159c8881e16f40f1c3a1c [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030070#include "xhci-trace.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070071
Andiry Xube88fe42010-10-14 07:22:57 -070072static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
Sarah Sharp7f84eef2009-04-27 19:53:56 -070076/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070080dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070081 union xhci_trb *trb)
82{
Sarah Sharp6071d832009-05-14 11:44:14 -070083 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084
Sarah Sharp6071d832009-05-14 11:44:14 -070085 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070086 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070087 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070091 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070092}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070097static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070098 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
Matt Evans28ccd292011-03-29 13:40:46 +1100104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
Matt Evansf5960b62011-06-01 10:22:55 +1000117 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700118}
119
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700120static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000123 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700124}
125
Sarah Sharpae636742009-04-29 19:02:31 -0700126/* Updates trb to point to the next TRB in the ring, and updates seg if the next
127 * TRB is in a new segment. This does not skip over link TRBs, and it does not
128 * effect the ring dequeue or enqueue pointers.
129 */
130static void next_trb(struct xhci_hcd *xhci,
131 struct xhci_ring *ring,
132 struct xhci_segment **seg,
133 union xhci_trb **trb)
134{
135 if (last_trb(xhci, ring, *seg, *trb)) {
136 *seg = (*seg)->next;
137 *trb = ((*seg)->trbs);
138 } else {
John Youna1669b22010-08-09 13:56:11 -0700139 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700140 }
141}
142
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700143/*
144 * See Cycle bit rules. SW is the consumer for the event ring only.
145 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
146 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800147static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700148{
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800152
Sarah Sharp50d02062012-07-26 12:03:59 -0700153 /*
154 * If this is not event ring, and the dequeue pointer
155 * is not on a link TRB, there is one more usable TRB
156 */
Andiry Xub008df62012-03-05 17:49:34 +0800157 if (ring->type != TYPE_EVENT &&
158 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
159 ring->num_trbs_free++;
Andiry Xub008df62012-03-05 17:49:34 +0800160
Sarah Sharp50d02062012-07-26 12:03:59 -0700161 do {
162 /*
163 * Update the dequeue pointer further if that was a link TRB or
164 * we're at the end of an event ring segment (which doesn't have
165 * link TRBS)
166 */
167 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
168 if (ring->type == TYPE_EVENT &&
169 last_trb_on_last_seg(xhci, ring,
170 ring->deq_seg, ring->dequeue)) {
171 ring->cycle_state = (ring->cycle_state ? 0 : 1);
172 }
173 ring->deq_seg = ring->deq_seg->next;
174 ring->dequeue = ring->deq_seg->trbs;
175 } else {
176 ring->dequeue++;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700177 }
Sarah Sharp50d02062012-07-26 12:03:59 -0700178 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
179
Sarah Sharp66e49d82009-07-27 12:03:46 -0700180 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700181}
182
183/*
184 * See Cycle bit rules. SW is the consumer for the event ring only.
185 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
186 *
187 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
188 * chain bit is set), then set the chain bit in all the following link TRBs.
189 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
190 * have their chain bit cleared (so that each Link TRB is a separate TD).
191 *
192 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700193 * set, but other sections talk about dealing with the chain bit set. This was
194 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
195 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700196 *
197 * @more_trbs_coming: Will you enqueue more TRBs before calling
198 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700199 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700200static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800201 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700202{
203 u32 chain;
204 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700205 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700206
Matt Evans28ccd292011-03-29 13:40:46 +1100207 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800208 /* If this is not event ring, there is one less usable TRB */
209 if (ring->type != TYPE_EVENT &&
210 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
211 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700212 next = ++(ring->enqueue);
213
214 ring->enq_updates++;
215 /* Update the dequeue pointer further if that was a link TRB or we're at
216 * the end of an event ring segment (which doesn't have link TRBS)
217 */
218 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800219 if (ring->type != TYPE_EVENT) {
220 /*
221 * If the caller doesn't plan on enqueueing more
222 * TDs before ringing the doorbell, then we
223 * don't want to give the link TRB to the
224 * hardware just yet. We'll give the link TRB
225 * back in prepare_ring() just before we enqueue
226 * the TD at the top of the ring.
227 */
228 if (!chain && !more_trbs_coming)
229 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700230
Andiry Xu3b72fca2012-03-05 17:49:32 +0800231 /* If we're not dealing with 0.95 hardware or
232 * isoc rings on AMD 0.96 host,
233 * carry over the chain bit of the previous TRB
234 * (which may mean the chain bit is cleared).
235 */
236 if (!(ring->type == TYPE_ISOC &&
237 (xhci->quirks & XHCI_AMD_0x96_HOST))
Andiry Xu7e393a82011-09-23 14:19:54 -0700238 && !xhci_link_trb_quirk(xhci)) {
Andiry Xu3b72fca2012-03-05 17:49:32 +0800239 next->link.control &=
240 cpu_to_le32(~TRB_CHAIN);
241 next->link.control |=
242 cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700243 }
Andiry Xu3b72fca2012-03-05 17:49:32 +0800244 /* Give this link TRB to the hardware */
245 wmb();
246 next->link.control ^= cpu_to_le32(TRB_CYCLE);
247
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700248 /* Toggle the cycle bit after the last ring segment. */
249 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
250 ring->cycle_state = (ring->cycle_state ? 0 : 1);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700251 }
252 }
253 ring->enq_seg = ring->enq_seg->next;
254 ring->enqueue = ring->enq_seg->trbs;
255 next = ring->enqueue;
256 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700257 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700258}
259
260/*
Andiry Xu085deb12012-03-05 17:49:40 +0800261 * Check to see if there's room to enqueue num_trbs on the ring and make sure
262 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700263 */
Andiry Xub008df62012-03-05 17:49:34 +0800264static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700265 unsigned int num_trbs)
266{
Andiry Xu085deb12012-03-05 17:49:40 +0800267 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800268
Andiry Xu085deb12012-03-05 17:49:40 +0800269 if (ring->num_trbs_free < num_trbs)
270 return 0;
271
272 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
273 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
274 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
275 return 0;
276 }
277
278 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700279}
280
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700281/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700282void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700283{
Elric Fuc181bc52012-06-27 16:30:57 +0800284 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
285 return;
286
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d64672010-12-15 14:18:11 -0500288 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700289 /* Flush PCI posted writes */
290 xhci_readl(xhci, &xhci->dba->doorbell[0]);
291}
292
Elric Fub92cc662012-06-27 16:31:12 +0800293static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
294{
295 u64 temp_64;
296 int ret;
297
298 xhci_dbg(xhci, "Abort command ring\n");
299
300 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
301 xhci_dbg(xhci, "The command ring isn't running, "
302 "Have the command ring been stopped?\n");
303 return 0;
304 }
305
306 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
307 if (!(temp_64 & CMD_RING_RUNNING)) {
308 xhci_dbg(xhci, "Command ring had been stopped\n");
309 return 0;
310 }
311 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
312 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
313 &xhci->op_regs->cmd_ring);
314
315 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
316 * time the completion od all xHCI commands, including
317 * the Command Abort operation. If software doesn't see
318 * CRR negated in a timely manner (e.g. longer than 5
319 * seconds), then it should assume that the there are
320 * larger problems with the xHC and assert HCRST.
321 */
Sarah Sharp2611bd12012-10-25 13:27:51 -0700322 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800323 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
324 if (ret < 0) {
325 xhci_err(xhci, "Stopped the command ring failed, "
326 "maybe the host is dead\n");
327 xhci->xhc_state |= XHCI_STATE_DYING;
328 xhci_quiesce(xhci);
329 xhci_halt(xhci);
330 return -ESHUTDOWN;
331 }
332
333 return 0;
334}
335
336static int xhci_queue_cd(struct xhci_hcd *xhci,
337 struct xhci_command *command,
338 union xhci_trb *cmd_trb)
339{
340 struct xhci_cd *cd;
341 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
342 if (!cd)
343 return -ENOMEM;
344 INIT_LIST_HEAD(&cd->cancel_cmd_list);
345
346 cd->command = command;
347 cd->cmd_trb = cmd_trb;
348 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
349
350 return 0;
351}
352
353/*
354 * Cancel the command which has issue.
355 *
356 * Some commands may hang due to waiting for acknowledgement from
357 * usb device. It is outside of the xHC's ability to control and
358 * will cause the command ring is blocked. When it occurs software
359 * should intervene to recover the command ring.
360 * See Section 4.6.1.1 and 4.6.1.2
361 */
362int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
363 union xhci_trb *cmd_trb)
364{
365 int retval = 0;
366 unsigned long flags;
367
368 spin_lock_irqsave(&xhci->lock, flags);
369
370 if (xhci->xhc_state & XHCI_STATE_DYING) {
371 xhci_warn(xhci, "Abort the command ring,"
372 " but the xHCI is dead.\n");
373 retval = -ESHUTDOWN;
374 goto fail;
375 }
376
377 /* queue the cmd desriptor to cancel_cmd_list */
378 retval = xhci_queue_cd(xhci, command, cmd_trb);
379 if (retval) {
380 xhci_warn(xhci, "Queuing command descriptor failed.\n");
381 goto fail;
382 }
383
384 /* abort command ring */
385 retval = xhci_abort_cmd_ring(xhci);
386 if (retval) {
387 xhci_err(xhci, "Abort command ring failed\n");
388 if (unlikely(retval == -ESHUTDOWN)) {
389 spin_unlock_irqrestore(&xhci->lock, flags);
390 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
391 xhci_dbg(xhci, "xHCI host controller is dead.\n");
392 return retval;
393 }
394 }
395
396fail:
397 spin_unlock_irqrestore(&xhci->lock, flags);
398 return retval;
399}
400
Andiry Xube88fe42010-10-14 07:22:57 -0700401void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700402 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700403 unsigned int ep_index,
404 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700405{
Matt Evans28ccd292011-03-29 13:40:46 +1100406 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d64672010-12-15 14:18:11 -0500407 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
408 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700409
Sarah Sharpae636742009-04-29 19:02:31 -0700410 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d64672010-12-15 14:18:11 -0500411 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700412 * We don't want to restart any stream rings if there's a set dequeue
413 * pointer command pending because the device can choose to start any
414 * stream once the endpoint is on the HW schedule.
415 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700416 */
Matthew Wilcox50d64672010-12-15 14:18:11 -0500417 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
418 (ep_state & EP_HALTED))
419 return;
420 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
421 /* The CPU has better things to do at this point than wait for a
422 * write-posting flush. It'll get there soon enough.
423 */
Sarah Sharpae636742009-04-29 19:02:31 -0700424}
425
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700426/* Ring the doorbell for any rings with pending URBs */
427static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
428 unsigned int slot_id,
429 unsigned int ep_index)
430{
431 unsigned int stream_id;
432 struct xhci_virt_ep *ep;
433
434 ep = &xhci->devs[slot_id]->eps[ep_index];
435
436 /* A ring has pending URBs if its TD list is not empty */
437 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200438 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700439 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700440 return;
441 }
442
443 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
444 stream_id++) {
445 struct xhci_stream_info *stream_info = ep->stream_info;
446 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700447 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
448 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 }
450}
451
Sarah Sharpae636742009-04-29 19:02:31 -0700452/*
453 * Find the segment that trb is in. Start searching in start_seg.
454 * If we must move past a segment that has a link TRB with a toggle cycle state
455 * bit set, then we will toggle the value pointed at by cycle_state.
456 */
457static struct xhci_segment *find_trb_seg(
458 struct xhci_segment *start_seg,
459 union xhci_trb *trb, int *cycle_state)
460{
461 struct xhci_segment *cur_seg = start_seg;
462 struct xhci_generic_trb *generic_trb;
463
464 while (cur_seg->trbs > trb ||
465 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
466 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000467 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800468 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700469 cur_seg = cur_seg->next;
470 if (cur_seg == start_seg)
471 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700472 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700473 }
474 return cur_seg;
475}
476
Sarah Sharp021bff92010-07-29 22:12:20 -0700477
478static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
479 unsigned int slot_id, unsigned int ep_index,
480 unsigned int stream_id)
481{
482 struct xhci_virt_ep *ep;
483
484 ep = &xhci->devs[slot_id]->eps[ep_index];
485 /* Common case: no streams */
486 if (!(ep->ep_state & EP_HAS_STREAMS))
487 return ep->ring;
488
489 if (stream_id == 0) {
490 xhci_warn(xhci,
491 "WARN: Slot ID %u, ep index %u has streams, "
492 "but URB has no stream ID.\n",
493 slot_id, ep_index);
494 return NULL;
495 }
496
497 if (stream_id < ep->stream_info->num_streams)
498 return ep->stream_info->stream_rings[stream_id];
499
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has "
502 "stream IDs 1 to %u allocated, "
503 "but stream ID %u is requested.\n",
504 slot_id, ep_index,
505 ep->stream_info->num_streams - 1,
506 stream_id);
507 return NULL;
508}
509
510/* Get the right ring for the given URB.
511 * If the endpoint supports streams, boundary check the URB's stream ID.
512 * If the endpoint doesn't support streams, return the singular endpoint ring.
513 */
514static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
515 struct urb *urb)
516{
517 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
518 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
519}
520
Sarah Sharpae636742009-04-29 19:02:31 -0700521/*
522 * Move the xHC's endpoint ring dequeue pointer past cur_td.
523 * Record the new state of the xHC's endpoint ring dequeue segment,
524 * dequeue pointer, and new consumer cycle state in state.
525 * Update our internal representation of the ring's dequeue pointer.
526 *
527 * We do this in three jumps:
528 * - First we update our new ring state to be the same as when the xHC stopped.
529 * - Then we traverse the ring to find the segment that contains
530 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
531 * any link TRBs with the toggle cycle bit set.
532 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
533 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100534 *
535 * Some of the uses of xhci_generic_trb are grotty, but if they're done
536 * with correct __le32 accesses they should work fine. Only users of this are
537 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700538 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700539void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700540 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700541 unsigned int stream_id, struct xhci_td *cur_td,
542 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700543{
544 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700545 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700546 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700547 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700548 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700549
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700550 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
551 ep_index, stream_id);
552 if (!ep_ring) {
553 xhci_warn(xhci, "WARN can't find new dequeue state "
554 "for invalid stream ID %u.\n",
555 stream_id);
556 return;
557 }
Sarah Sharpae636742009-04-29 19:02:31 -0700558 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700559 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700560 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700561 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700562 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800563 if (!state->new_deq_seg) {
564 WARN_ON(1);
565 return;
566 }
567
Sarah Sharpae636742009-04-29 19:02:31 -0700568 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700569 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700570 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100571 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700572
573 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700574 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700575 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
576 state->new_deq_ptr,
577 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800578 if (!state->new_deq_seg) {
579 WARN_ON(1);
580 return;
581 }
Sarah Sharpae636742009-04-29 19:02:31 -0700582
583 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000584 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
585 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800586 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700587 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
588
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800589 /*
590 * If there is only one segment in a ring, find_trb_seg()'s while loop
591 * will not run, and it will return before it has a chance to see if it
592 * needs to toggle the cycle bit. It can't tell if the stalled transfer
593 * ended just before the link TRB on a one-segment ring, or if the TD
594 * wrapped around the top of the ring, because it doesn't have the TD in
595 * question. Look for the one-segment case where stalled TRB's address
596 * is greater than the new dequeue pointer address.
597 */
598 if (ep_ring->first_seg == ep_ring->first_seg->next &&
599 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
600 state->new_cycle_state ^= 0x1;
601 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
602
Sarah Sharpae636742009-04-29 19:02:31 -0700603 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700604 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
605 state->new_deq_seg);
606 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
607 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
608 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700609}
610
Sarah Sharp522989a2011-07-29 12:44:32 -0700611/* flip_cycle means flip the cycle bit of all but the first and last TRB.
612 * (The last TRB actually points to the ring enqueue pointer, which is not part
613 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
614 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700615static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700616 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700617{
618 struct xhci_segment *cur_seg;
619 union xhci_trb *cur_trb;
620
621 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
622 true;
623 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000624 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700625 /* Unchain any chained Link TRBs, but
626 * leave the pointers intact.
627 */
Matt Evans28ccd292011-03-29 13:40:46 +1100628 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700629 /* Flip the cycle bit (link TRBs can't be the first
630 * or last TRB).
631 */
632 if (flip_cycle)
633 cur_trb->generic.field[3] ^=
634 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700635 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700636 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
637 "in seg %p (0x%llx dma)\n",
638 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700639 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700640 cur_seg,
641 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700642 } else {
643 cur_trb->generic.field[0] = 0;
644 cur_trb->generic.field[1] = 0;
645 cur_trb->generic.field[2] = 0;
646 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100647 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700648 /* Flip the cycle bit except on the first or last TRB */
649 if (flip_cycle && cur_trb != cur_td->first_trb &&
650 cur_trb != cur_td->last_trb)
651 cur_trb->generic.field[3] ^=
652 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100653 cur_trb->generic.field[3] |= cpu_to_le32(
654 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharp79688ac2011-12-19 16:56:04 -0800655 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
656 (unsigned long long)
657 xhci_trb_virt_to_dma(cur_seg, cur_trb));
Sarah Sharpae636742009-04-29 19:02:31 -0700658 }
659 if (cur_trb == cur_td->last_trb)
660 break;
661 }
662}
663
664static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700665 unsigned int ep_index, unsigned int stream_id,
666 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700667 union xhci_trb *deq_ptr, u32 cycle_state);
668
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700669void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700670 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700671 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700672 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700673{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700674 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
675
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700676 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
677 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
678 deq_state->new_deq_seg,
679 (unsigned long long)deq_state->new_deq_seg->dma,
680 deq_state->new_deq_ptr,
681 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
682 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700683 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700684 deq_state->new_deq_seg,
685 deq_state->new_deq_ptr,
686 (u32) deq_state->new_cycle_state);
687 /* Stop the TD queueing code from ringing the doorbell until
688 * this command completes. The HC won't set the dequeue pointer
689 * if the ring is running, and ringing the doorbell starts the
690 * ring running.
691 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700692 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700693}
694
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700695static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700696 struct xhci_virt_ep *ep)
697{
698 ep->ep_state &= ~EP_HALT_PENDING;
699 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
700 * timer is running on another CPU, we don't decrement stop_cmds_pending
701 * (since we didn't successfully stop the watchdog timer).
702 */
703 if (del_timer(&ep->stop_cmd_timer))
704 ep->stop_cmds_pending--;
705}
706
707/* Must be called with xhci->lock held in interrupt context */
708static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
709 struct xhci_td *cur_td, int status, char *adjective)
710{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700711 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700712 struct urb *urb;
713 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700714
Andiry Xu8e51adc2010-07-22 15:23:31 -0700715 urb = cur_td->urb;
716 urb_priv = urb->hcpriv;
717 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700718 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700719
Andiry Xu8e51adc2010-07-22 15:23:31 -0700720 /* Only giveback urb when this is the last td in urb */
721 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800722 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
723 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
724 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
725 if (xhci->quirks & XHCI_AMD_PLL_FIX)
726 usb_amd_quirk_pll_enable();
727 }
728 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700729 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700730
731 spin_unlock(&xhci->lock);
732 usb_hcd_giveback_urb(hcd, urb, status);
733 xhci_urb_free_priv(xhci, urb_priv);
734 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700735 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700736}
737
Sarah Sharpae636742009-04-29 19:02:31 -0700738/*
739 * When we get a command completion for a Stop Endpoint Command, we need to
740 * unlink any cancelled TDs from the ring. There are two ways to do that:
741 *
742 * 1. If the HW was in the middle of processing the TD that needs to be
743 * cancelled, then we must move the ring's dequeue pointer past the last TRB
744 * in the TD with a Set Dequeue Pointer Command.
745 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
746 * bit cleared) so that the HW will skip over them.
747 */
748static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700749 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700750{
751 unsigned int slot_id;
752 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700753 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700754 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700755 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700756 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700757 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700758 struct xhci_td *last_unlinked_td;
759
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700760 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700761
Andiry Xube88fe42010-10-14 07:22:57 -0700762 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100763 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700764 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100765 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700766 virt_dev = xhci->devs[slot_id];
767 if (virt_dev)
768 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
769 event);
770 else
771 xhci_warn(xhci, "Stop endpoint command "
772 "completion for disabled slot %u\n",
773 slot_id);
774 return;
775 }
776
Sarah Sharpae636742009-04-29 19:02:31 -0700777 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100778 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
779 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700780 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700781
Sarah Sharp678539c2009-10-27 10:55:52 -0700782 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700783 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700784 ep->stopped_td = NULL;
785 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700786 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700787 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700788 }
Sarah Sharpae636742009-04-29 19:02:31 -0700789
790 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
791 * We have the xHCI lock, so nothing can modify this list until we drop
792 * it. We're also in the event handler, so we can't get re-interrupted
793 * if another Stop Endpoint command completes
794 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700795 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700796 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Sarah Sharp79688ac2011-12-19 16:56:04 -0800797 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
798 (unsigned long long)xhci_trb_virt_to_dma(
799 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700800 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
801 if (!ep_ring) {
802 /* This shouldn't happen unless a driver is mucking
803 * with the stream ID after submission. This will
804 * leave the TD on the hardware ring, and the hardware
805 * will try to execute it, and may access a buffer
806 * that has already been freed. In the best case, the
807 * hardware will execute it, and the event handler will
808 * ignore the completion event for that TD, since it was
809 * removed from the td_list for that endpoint. In
810 * short, don't muck with the stream ID after
811 * submission.
812 */
813 xhci_warn(xhci, "WARN Cancelled URB %p "
814 "has invalid stream ID %u.\n",
815 cur_td->urb,
816 cur_td->urb->stream_id);
817 goto remove_finished_td;
818 }
Sarah Sharpae636742009-04-29 19:02:31 -0700819 /*
820 * If we stopped on the TD we need to cancel, then we have to
821 * move the xHC endpoint ring dequeue pointer past this TD.
822 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700823 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700824 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
825 cur_td->urb->stream_id,
826 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700827 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700828 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700829remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700830 /*
831 * The event handler won't see a completion for this TD anymore,
832 * so remove it from the endpoint ring's TD list. Keep it in
833 * the cancelled TD list for URB completion later.
834 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700835 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700836 }
837 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700838 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700839
840 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
841 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700842 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700843 slot_id, ep_index,
844 ep->stopped_td->urb->stream_id,
845 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700846 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700847 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700848 /* Otherwise ring the doorbell(s) to restart queued transfers */
849 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700850 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700851 ep->stopped_td = NULL;
852 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700853
854 /*
855 * Drop the lock and complete the URBs in the cancelled TD list.
856 * New TDs to be cancelled might be added to the end of the list before
857 * we can complete all the URBs for the TDs we already unlinked.
858 * So stop when we've completed the URB for the last TD we unlinked.
859 */
860 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700861 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700862 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700863 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700864
865 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700866 /* Doesn't matter what we pass for status, since the core will
867 * just overwrite it (because the URB has been unlinked).
868 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700869 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700870
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700871 /* Stop processing the cancelled list if the watchdog timer is
872 * running.
873 */
874 if (xhci->xhc_state & XHCI_STATE_DYING)
875 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700876 } while (cur_td != last_unlinked_td);
877
878 /* Return to the event handler with xhci->lock re-acquired */
879}
880
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700881/* Watchdog timer function for when a stop endpoint command fails to complete.
882 * In this case, we assume the host controller is broken or dying or dead. The
883 * host may still be completing some other events, so we have to be careful to
884 * let the event ring handler and the URB dequeueing/enqueueing functions know
885 * through xhci->state.
886 *
887 * The timer may also fire if the host takes a very long time to respond to the
888 * command, and the stop endpoint command completion handler cannot delete the
889 * timer before the timer function is called. Another endpoint cancellation may
890 * sneak in before the timer function can grab the lock, and that may queue
891 * another stop endpoint command and add the timer back. So we cannot use a
892 * simple flag to say whether there is a pending stop endpoint command for a
893 * particular endpoint.
894 *
895 * Instead we use a combination of that flag and a counter for the number of
896 * pending stop endpoint commands. If the timer is the tail end of the last
897 * stop endpoint command, and the endpoint's command is still pending, we assume
898 * the host is dying.
899 */
900void xhci_stop_endpoint_command_watchdog(unsigned long arg)
901{
902 struct xhci_hcd *xhci;
903 struct xhci_virt_ep *ep;
904 struct xhci_virt_ep *temp_ep;
905 struct xhci_ring *ring;
906 struct xhci_td *cur_td;
907 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400908 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700909
910 ep = (struct xhci_virt_ep *) arg;
911 xhci = ep->xhci;
912
Don Zickusf43d6232011-10-20 23:52:14 -0400913 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700914
915 ep->stop_cmds_pending--;
916 if (xhci->xhc_state & XHCI_STATE_DYING) {
917 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
918 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400919 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700920 return;
921 }
922 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
923 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
924 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400925 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700926 return;
927 }
928
929 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
930 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
931 /* Oops, HC is dead or dying or at least not responding to the stop
932 * endpoint command.
933 */
934 xhci->xhc_state |= XHCI_STATE_DYING;
935 /* Disable interrupts from the host controller and start halting it */
936 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400937 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700938
939 ret = xhci_halt(xhci);
940
Don Zickusf43d6232011-10-20 23:52:14 -0400941 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700942 if (ret < 0) {
943 /* This is bad; the host is not responding to commands and it's
944 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800945 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700946 * disconnect all device drivers under this host. Those
947 * disconnect() methods will wait for all URBs to be unlinked,
948 * so we must complete them.
949 */
950 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
951 xhci_warn(xhci, "Completing active URBs anyway.\n");
952 /* We could turn all TDs on the rings to no-ops. This won't
953 * help if the host has cached part of the ring, and is slow if
954 * we want to preserve the cycle bit. Skip it and hope the host
955 * doesn't touch the memory.
956 */
957 }
958 for (i = 0; i < MAX_HC_SLOTS; i++) {
959 if (!xhci->devs[i])
960 continue;
961 for (j = 0; j < 31; j++) {
962 temp_ep = &xhci->devs[i]->eps[j];
963 ring = temp_ep->ring;
964 if (!ring)
965 continue;
966 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
967 "ep index %u\n", i, j);
968 while (!list_empty(&ring->td_list)) {
969 cur_td = list_first_entry(&ring->td_list,
970 struct xhci_td,
971 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700972 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700973 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700974 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700975 xhci_giveback_urb_in_irq(xhci, cur_td,
976 -ESHUTDOWN, "killed");
977 }
978 while (!list_empty(&temp_ep->cancelled_td_list)) {
979 cur_td = list_first_entry(
980 &temp_ep->cancelled_td_list,
981 struct xhci_td,
982 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700983 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700984 xhci_giveback_urb_in_irq(xhci, cur_td,
985 -ESHUTDOWN, "killed");
986 }
987 }
988 }
Don Zickusf43d6232011-10-20 23:52:14 -0400989 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700990 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800991 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700992 xhci_dbg(xhci, "xHCI host controller is dead.\n");
993}
994
Andiry Xub008df62012-03-05 17:49:34 +0800995
996static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
997 struct xhci_virt_device *dev,
998 struct xhci_ring *ep_ring,
999 unsigned int ep_index)
1000{
1001 union xhci_trb *dequeue_temp;
1002 int num_trbs_free_temp;
1003 bool revert = false;
1004
1005 num_trbs_free_temp = ep_ring->num_trbs_free;
1006 dequeue_temp = ep_ring->dequeue;
1007
Sarah Sharp0d9f78a2012-06-21 16:28:30 -07001008 /* If we get two back-to-back stalls, and the first stalled transfer
1009 * ends just before a link TRB, the dequeue pointer will be left on
1010 * the link TRB by the code in the while loop. So we have to update
1011 * the dequeue pointer one segment further, or we'll jump off
1012 * the segment into la-la-land.
1013 */
1014 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1015 ep_ring->deq_seg = ep_ring->deq_seg->next;
1016 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1017 }
1018
Andiry Xub008df62012-03-05 17:49:34 +08001019 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1020 /* We have more usable TRBs */
1021 ep_ring->num_trbs_free++;
1022 ep_ring->dequeue++;
1023 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1024 ep_ring->dequeue)) {
1025 if (ep_ring->dequeue ==
1026 dev->eps[ep_index].queued_deq_ptr)
1027 break;
1028 ep_ring->deq_seg = ep_ring->deq_seg->next;
1029 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1030 }
1031 if (ep_ring->dequeue == dequeue_temp) {
1032 revert = true;
1033 break;
1034 }
1035 }
1036
1037 if (revert) {
1038 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1039 ep_ring->num_trbs_free = num_trbs_free_temp;
1040 }
1041}
1042
Sarah Sharpae636742009-04-29 19:02:31 -07001043/*
1044 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1045 * we need to clear the set deq pending flag in the endpoint ring state, so that
1046 * the TD queueing code can ring the doorbell again. We also need to ring the
1047 * endpoint doorbell to restart the ring, but only if there aren't more
1048 * cancellations pending.
1049 */
1050static void handle_set_deq_completion(struct xhci_hcd *xhci,
1051 struct xhci_event_cmd *event,
1052 union xhci_trb *trb)
1053{
1054 unsigned int slot_id;
1055 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001056 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -07001057 struct xhci_ring *ep_ring;
1058 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -07001059 struct xhci_ep_ctx *ep_ctx;
1060 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -07001061
Matt Evans28ccd292011-03-29 13:40:46 +11001062 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1063 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1064 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -07001065 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001066
1067 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1068 if (!ep_ring) {
1069 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1070 "freed stream ID %u\n",
1071 stream_id);
1072 /* XXX: Harmless??? */
1073 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1074 return;
1075 }
1076
John Yound115b042009-07-27 12:05:15 -07001077 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1078 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -07001079
Matt Evans28ccd292011-03-29 13:40:46 +11001080 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -07001081 unsigned int ep_state;
1082 unsigned int slot_state;
1083
Matt Evans28ccd292011-03-29 13:40:46 +11001084 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -07001085 case COMP_TRB_ERR:
1086 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1087 "of stream ID configuration\n");
1088 break;
1089 case COMP_CTX_STATE:
1090 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1091 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +11001092 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -07001093 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +11001094 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001095 slot_state = GET_SLOT_STATE(slot_state);
1096 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1097 slot_state, ep_state);
1098 break;
1099 case COMP_EBADSLT:
1100 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1101 "slot %u was not enabled.\n", slot_id);
1102 break;
1103 default:
1104 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1105 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001106 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -07001107 break;
1108 }
1109 /* OK what do we do now? The endpoint state is hosed, and we
1110 * should never get to this point if the synchronization between
1111 * queueing, and endpoint state are correct. This might happen
1112 * if the device gets disconnected after we've finished
1113 * cancelling URBs, which might not be an error...
1114 */
1115 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -07001116 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001117 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -08001118 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +11001119 dev->eps[ep_index].queued_deq_ptr) ==
1120 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001121 /* Update the ring's dequeue segment and dequeue pointer
1122 * to reflect the new position.
1123 */
Andiry Xub008df62012-03-05 17:49:34 +08001124 update_ring_for_set_deq_completion(xhci, dev,
1125 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001126 } else {
1127 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1128 "Ptr command & xHCI internal state.\n");
1129 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1130 dev->eps[ep_index].queued_deq_seg,
1131 dev->eps[ep_index].queued_deq_ptr);
1132 }
Sarah Sharpae636742009-04-29 19:02:31 -07001133 }
1134
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001135 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001136 dev->eps[ep_index].queued_deq_seg = NULL;
1137 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001138 /* Restart any rings with pending URBs */
1139 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001140}
1141
Sarah Sharpa1587d92009-07-27 12:03:15 -07001142static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1143 struct xhci_event_cmd *event,
1144 union xhci_trb *trb)
1145{
1146 int slot_id;
1147 unsigned int ep_index;
1148
Matt Evans28ccd292011-03-29 13:40:46 +11001149 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1150 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001151 /* This command will only fail if the endpoint wasn't halted,
1152 * but we don't care.
1153 */
1154 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001155 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001156
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001157 /* HW with the reset endpoint quirk needs to have a configure endpoint
1158 * command complete before the endpoint can be used. Queue that here
1159 * because the HW can't handle two commands being queued in a row.
1160 */
1161 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1162 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1163 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001164 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1165 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001166 xhci_ring_cmd_db(xhci);
1167 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001168 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001169 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001170 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001171 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001172}
Sarah Sharpae636742009-04-29 19:02:31 -07001173
Elric Fub63f4052012-06-27 16:55:43 +08001174/* Complete the command and detele it from the devcie's command queue.
1175 */
1176static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1177 struct xhci_command *command, u32 status)
1178{
1179 command->status = status;
1180 list_del(&command->cmd_list);
1181 if (command->completion)
1182 complete(command->completion);
1183 else
1184 xhci_free_command(xhci, command);
1185}
1186
1187
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001188/* Check to see if a command in the device's command queue matches this one.
1189 * Signal the completion or free the command, and return 1. Return 0 if the
1190 * completed command isn't at the head of the command list.
1191 */
1192static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1193 struct xhci_virt_device *virt_dev,
1194 struct xhci_event_cmd *event)
1195{
1196 struct xhci_command *command;
1197
1198 if (list_empty(&virt_dev->cmd_list))
1199 return 0;
1200
1201 command = list_entry(virt_dev->cmd_list.next,
1202 struct xhci_command, cmd_list);
1203 if (xhci->cmd_ring->dequeue != command->command_trb)
1204 return 0;
1205
Elric Fub63f4052012-06-27 16:55:43 +08001206 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1207 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001208 return 1;
1209}
1210
Elric Fub63f4052012-06-27 16:55:43 +08001211/*
1212 * Finding the command trb need to be cancelled and modifying it to
1213 * NO OP command. And if the command is in device's command wait
1214 * list, finishing and freeing it.
1215 *
1216 * If we can't find the command trb, we think it had already been
1217 * executed.
1218 */
1219static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1220{
1221 struct xhci_segment *cur_seg;
1222 union xhci_trb *cmd_trb;
1223 u32 cycle_state;
1224
1225 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1226 return;
1227
1228 /* find the current segment of command ring */
1229 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1230 xhci->cmd_ring->dequeue, &cycle_state);
1231
Sarah Sharp43a09f72012-10-16 13:17:43 -07001232 if (!cur_seg) {
1233 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1234 xhci->cmd_ring->dequeue,
1235 (unsigned long long)
1236 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1237 xhci->cmd_ring->dequeue));
1238 xhci_debug_ring(xhci, xhci->cmd_ring);
1239 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1240 return;
1241 }
1242
Elric Fub63f4052012-06-27 16:55:43 +08001243 /* find the command trb matched by cd from command ring */
1244 for (cmd_trb = xhci->cmd_ring->dequeue;
1245 cmd_trb != xhci->cmd_ring->enqueue;
1246 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1247 /* If the trb is link trb, continue */
1248 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1249 continue;
1250
1251 if (cur_cd->cmd_trb == cmd_trb) {
1252
1253 /* If the command in device's command list, we should
1254 * finish it and free the command structure.
1255 */
1256 if (cur_cd->command)
1257 xhci_complete_cmd_in_cmd_wait_list(xhci,
1258 cur_cd->command, COMP_CMD_STOP);
1259
1260 /* get cycle state from the origin command trb */
1261 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1262 & TRB_CYCLE;
1263
1264 /* modify the command trb to NO OP command */
1265 cmd_trb->generic.field[0] = 0;
1266 cmd_trb->generic.field[1] = 0;
1267 cmd_trb->generic.field[2] = 0;
1268 cmd_trb->generic.field[3] = cpu_to_le32(
1269 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1270 break;
1271 }
1272 }
1273}
1274
1275static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1276{
1277 struct xhci_cd *cur_cd, *next_cd;
1278
1279 if (list_empty(&xhci->cancel_cmd_list))
1280 return;
1281
1282 list_for_each_entry_safe(cur_cd, next_cd,
1283 &xhci->cancel_cmd_list, cancel_cmd_list) {
1284 xhci_cmd_to_noop(xhci, cur_cd);
1285 list_del(&cur_cd->cancel_cmd_list);
1286 kfree(cur_cd);
1287 }
1288}
1289
1290/*
1291 * traversing the cancel_cmd_list. If the command descriptor according
1292 * to cmd_trb is found, the function free it and return 1, otherwise
1293 * return 0.
1294 */
1295static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1296 union xhci_trb *cmd_trb)
1297{
1298 struct xhci_cd *cur_cd, *next_cd;
1299
1300 if (list_empty(&xhci->cancel_cmd_list))
1301 return 0;
1302
1303 list_for_each_entry_safe(cur_cd, next_cd,
1304 &xhci->cancel_cmd_list, cancel_cmd_list) {
1305 if (cur_cd->cmd_trb == cmd_trb) {
1306 if (cur_cd->command)
1307 xhci_complete_cmd_in_cmd_wait_list(xhci,
1308 cur_cd->command, COMP_CMD_STOP);
1309 list_del(&cur_cd->cancel_cmd_list);
1310 kfree(cur_cd);
1311 return 1;
1312 }
1313 }
1314
1315 return 0;
1316}
1317
1318/*
1319 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1320 * trb pointed by the command ring dequeue pointer is the trb we want to
1321 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1322 * traverse the cancel_cmd_list to trun the all of the commands according
1323 * to command descriptor to NO-OP trb.
1324 */
1325static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1326 int cmd_trb_comp_code)
1327{
1328 int cur_trb_is_good = 0;
1329
1330 /* Searching the cmd trb pointed by the command ring dequeue
1331 * pointer in command descriptor list. If it is found, free it.
1332 */
1333 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1334 xhci->cmd_ring->dequeue);
1335
1336 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1337 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1338 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1339 /* traversing the cancel_cmd_list and canceling
1340 * the command according to command descriptor
1341 */
1342 xhci_cancel_cmd_in_cd_list(xhci);
1343
1344 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1345 /*
1346 * ring command ring doorbell again to restart the
1347 * command ring
1348 */
1349 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1350 xhci_ring_cmd_db(xhci);
1351 }
1352 return cur_trb_is_good;
1353}
1354
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001355static void handle_cmd_completion(struct xhci_hcd *xhci,
1356 struct xhci_event_cmd *event)
1357{
Matt Evans28ccd292011-03-29 13:40:46 +11001358 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001359 u64 cmd_dma;
1360 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001361 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001362 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001363 unsigned int ep_index;
1364 struct xhci_ring *ep_ring;
1365 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001366
Matt Evans28ccd292011-03-29 13:40:46 +11001367 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001368 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001369 xhci->cmd_ring->dequeue);
1370 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1371 if (cmd_dequeue_dma == 0) {
1372 xhci->error_bitmask |= 1 << 4;
1373 return;
1374 }
1375 /* Does the DMA address match our internal dequeue pointer address? */
1376 if (cmd_dma != (u64) cmd_dequeue_dma) {
1377 xhci->error_bitmask |= 1 << 5;
1378 return;
1379 }
Elric Fub63f4052012-06-27 16:55:43 +08001380
1381 if ((GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_ABORT) ||
1382 (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_CMD_STOP)) {
1383 /* If the return value is 0, we think the trb pointed by
1384 * command ring dequeue pointer is a good trb. The good
1385 * trb means we don't want to cancel the trb, but it have
1386 * been stopped by host. So we should handle it normally.
1387 * Otherwise, driver should invoke inc_deq() and return.
1388 */
1389 if (handle_stopped_cmd_ring(xhci,
1390 GET_COMP_CODE(le32_to_cpu(event->status)))) {
1391 inc_deq(xhci, xhci->cmd_ring);
1392 return;
1393 }
1394 }
1395
Matt Evans28ccd292011-03-29 13:40:46 +11001396 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1397 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001398 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001399 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001400 xhci->slot_id = slot_id;
1401 else
1402 xhci->slot_id = 0;
1403 complete(&xhci->addr_dev);
1404 break;
1405 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001406 if (xhci->devs[slot_id]) {
1407 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1408 /* Delete default control endpoint resources */
1409 xhci_free_device_endpoint_resources(xhci,
1410 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001411 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001412 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001413 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001414 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001415 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001416 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001417 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001418 /*
1419 * Configure endpoint commands can come from the USB core
1420 * configuration or alt setting changes, or because the HW
1421 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001422 * endpoint command or streams were being configured.
1423 * If the command was for a halted endpoint, the xHCI driver
1424 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001425 */
1426 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001427 virt_dev->in_ctx);
Sarah Sharp92f8e762013-04-23 17:11:14 -07001428 if (!ctrl_ctx) {
1429 xhci_warn(xhci, "Could not get input context, bad type.\n");
1430 break;
1431 }
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001432 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001433 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001434 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001435 * condition may race on this quirky hardware. Not worth
1436 * worrying about, since this is prototype hardware. Not sure
1437 * if this will work for streams, but streams support was
1438 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001439 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001440 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001441 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001442 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1443 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001444 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1445 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1446 if (!(ep_state & EP_HALTED))
1447 goto bandwidth_change;
1448 xhci_dbg(xhci, "Completed config ep cmd - "
1449 "last ep index = %d, state = %d\n",
1450 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001451 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001452 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001453 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001454 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001455 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001456 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001457bandwidth_change:
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +03001458 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1459 "Completed config ep cmd");
Sarah Sharp06df5722009-12-03 09:44:31 -08001460 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001461 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001462 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001463 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001464 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001465 virt_dev = xhci->devs[slot_id];
1466 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1467 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001468 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001469 complete(&xhci->devs[slot_id]->cmd_completion);
1470 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001471 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001472 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001473 complete(&xhci->addr_dev);
1474 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001475 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001476 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001477 break;
1478 case TRB_TYPE(TRB_SET_DEQ):
1479 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1480 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001481 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001482 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001483 case TRB_TYPE(TRB_RESET_EP):
1484 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1485 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001486 case TRB_TYPE(TRB_RESET_DEV):
1487 xhci_dbg(xhci, "Completed reset device command.\n");
1488 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001489 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001490 virt_dev = xhci->devs[slot_id];
1491 if (virt_dev)
1492 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1493 else
1494 xhci_warn(xhci, "Reset device command completion "
1495 "for disabled slot %u\n", slot_id);
1496 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001497 case TRB_TYPE(TRB_NEC_GET_FW):
1498 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1499 xhci->error_bitmask |= 1 << 6;
1500 break;
1501 }
1502 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001503 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1504 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001505 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001506 default:
1507 /* Skip over unknown commands on the event ring */
1508 xhci->error_bitmask |= 1 << 6;
1509 break;
1510 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08001511 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001512}
1513
Sarah Sharp02386342010-05-24 13:25:28 -07001514static void handle_vendor_event(struct xhci_hcd *xhci,
1515 union xhci_trb *event)
1516{
1517 u32 trb_type;
1518
Matt Evans28ccd292011-03-29 13:40:46 +11001519 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001520 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1521 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1522 handle_cmd_completion(xhci, &event->event_cmd);
1523}
1524
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001525/* @port_id: the one-based port ID from the hardware (indexed from array of all
1526 * port registers -- USB 3.0 and USB 2.0).
1527 *
1528 * Returns a zero-based port number, which is suitable for indexing into each of
1529 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001530 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001531 */
1532static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1533 struct xhci_hcd *xhci, u32 port_id)
1534{
1535 unsigned int i;
1536 unsigned int num_similar_speed_ports = 0;
1537
1538 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1539 * and usb2_ports are 0-based indexes. Count the number of similar
1540 * speed ports, up to 1 port before this port.
1541 */
1542 for (i = 0; i < (port_id - 1); i++) {
1543 u8 port_speed = xhci->port_array[i];
1544
1545 /*
1546 * Skip ports that don't have known speeds, or have duplicate
1547 * Extended Capabilities port speed entries.
1548 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001549 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001550 continue;
1551
1552 /*
1553 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1554 * 1.1 ports are under the USB 2.0 hub. If the port speed
1555 * matches the device speed, it's a similar speed port.
1556 */
1557 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1558 num_similar_speed_ports++;
1559 }
1560 return num_similar_speed_ports;
1561}
1562
Sarah Sharp623bef92011-11-11 14:57:33 -08001563static void handle_device_notification(struct xhci_hcd *xhci,
1564 union xhci_trb *event)
1565{
1566 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001567 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001568
1569 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001570 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001571 xhci_warn(xhci, "Device Notification event for "
1572 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001573 return;
1574 }
1575
1576 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1577 slot_id);
1578 udev = xhci->devs[slot_id]->udev;
1579 if (udev && udev->parent)
1580 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001581}
1582
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001583static void handle_port_status(struct xhci_hcd *xhci,
1584 union xhci_trb *event)
1585{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001586 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001587 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001588 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001589 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001590 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001591 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001592 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001593 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001594 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001595 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001596
1597 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001598 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001599 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1600 xhci->error_bitmask |= 1 << 8;
1601 }
Matt Evans28ccd292011-03-29 13:40:46 +11001602 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001603 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1604
Sarah Sharp518e8482010-12-15 11:56:29 -08001605 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1606 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001607 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001608 inc_deq(xhci, xhci->event_ring);
1609 return;
Andiry Xu56192532010-10-14 07:23:00 -07001610 }
1611
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001612 /* Figure out which usb_hcd this port is attached to:
1613 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1614 */
1615 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001616
1617 /* Find the right roothub. */
1618 hcd = xhci_to_hcd(xhci);
1619 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1620 hcd = xhci->shared_hcd;
1621
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001622 if (major_revision == 0) {
1623 xhci_warn(xhci, "Event for port %u not in "
1624 "Extended Capabilities, ignoring.\n",
1625 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001626 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001627 goto cleanup;
1628 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001629 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001630 xhci_warn(xhci, "Event for port %u duplicated in"
1631 "Extended Capabilities, ignoring.\n",
1632 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001633 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001634 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001635 }
1636
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001637 /*
1638 * Hardware port IDs reported by a Port Status Change Event include USB
1639 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1640 * resume event, but we first need to translate the hardware port ID
1641 * into the index into the ports on the correct split roothub, and the
1642 * correct bus_state structure.
1643 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001644 bus_state = &xhci->bus_state[hcd_index(hcd)];
1645 if (hcd->speed == HCD_USB3)
1646 port_array = xhci->usb3_ports;
1647 else
1648 port_array = xhci->usb2_ports;
1649 /* Find the faked port hub number */
1650 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1651 port_id);
1652
Sarah Sharp5308a912010-12-01 11:34:59 -08001653 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001654 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001655 xhci_dbg(xhci, "resume root hub\n");
1656 usb_hcd_resume_root_hub(hcd);
1657 }
1658
1659 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1660 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1661
1662 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1663 if (!(temp1 & CMD_RUN)) {
1664 xhci_warn(xhci, "xHC is not running.\n");
1665 goto cleanup;
1666 }
1667
1668 if (DEV_SUPERSPEED(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001669 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001670 /* Set a flag to say the port signaled remote wakeup,
1671 * so we can tell the difference between the end of
1672 * device and host initiated resume.
1673 */
1674 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001675 xhci_test_and_clear_bit(xhci, port_array,
1676 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001677 xhci_set_link_state(xhci, port_array, faked_port_index,
1678 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001679 /* Need to wait until the next link state change
1680 * indicates the device is actually in U0.
1681 */
1682 bogus_port_status = true;
1683 goto cleanup;
Andiry Xu56192532010-10-14 07:23:00 -07001684 } else {
1685 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001686 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001687 msecs_to_jiffies(20);
Andiry Xuf370b992012-04-14 02:54:30 +08001688 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001689 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001690 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001691 /* Do the rest in GetPortStatus */
1692 }
1693 }
1694
Sarah Sharpd93814c2012-01-24 16:39:02 -08001695 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1696 DEV_SUPERSPEED(temp)) {
1697 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001698 /* We've just brought the device into U0 through either the
1699 * Resume state after a device remote wakeup, or through the
1700 * U3Exit state after a host-initiated resume. If it's a device
1701 * initiated remote wake, don't pass up the link state change,
1702 * so the roothub behavior is consistent with external
1703 * USB 3.0 hub behavior.
1704 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001705 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1706 faked_port_index + 1);
1707 if (slot_id && xhci->devs[slot_id])
1708 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001709 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001710 bus_state->port_remote_wakeup &=
1711 ~(1 << faked_port_index);
1712 xhci_test_and_clear_bit(xhci, port_array,
1713 faked_port_index, PORT_PLC);
1714 usb_wakeup_notification(hcd->self.root_hub,
1715 faked_port_index + 1);
1716 bogus_port_status = true;
1717 goto cleanup;
1718 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001719 }
1720
Andiry Xu6fd45622011-09-23 14:19:50 -07001721 if (hcd->speed != HCD_USB3)
1722 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1723 PORT_PLC);
1724
Andiry Xu56192532010-10-14 07:23:00 -07001725cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001726 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001727 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001728
Sarah Sharp386139d2011-03-24 08:02:58 -07001729 /* Don't make the USB core poll the roothub if we got a bad port status
1730 * change event. Besides, at that point we can't tell which roothub
1731 * (USB 2.0 or USB 3.0) to kick.
1732 */
1733 if (bogus_port_status)
1734 return;
1735
Sarah Sharpc52804a2012-11-27 12:30:23 -08001736 /*
1737 * xHCI port-status-change events occur when the "or" of all the
1738 * status-change bits in the portsc register changes from 0 to 1.
1739 * New status changes won't cause an event if any other change
1740 * bits are still set. When an event occurs, switch over to
1741 * polling to avoid losing status changes.
1742 */
1743 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1744 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001745 spin_unlock(&xhci->lock);
1746 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001747 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001748 spin_lock(&xhci->lock);
1749}
1750
1751/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001752 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1753 * at end_trb, which may be in another segment. If the suspect DMA address is a
1754 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1755 * returns 0.
1756 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001757struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001758 union xhci_trb *start_trb,
1759 union xhci_trb *end_trb,
1760 dma_addr_t suspect_dma)
1761{
1762 dma_addr_t start_dma;
1763 dma_addr_t end_seg_dma;
1764 dma_addr_t end_trb_dma;
1765 struct xhci_segment *cur_seg;
1766
Sarah Sharp23e3be12009-04-29 19:05:20 -07001767 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001768 cur_seg = start_seg;
1769
1770 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001771 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001772 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001773 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001774 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001775 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001776 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001777 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001778
1779 if (end_trb_dma > 0) {
1780 /* The end TRB is in this segment, so suspect should be here */
1781 if (start_dma <= end_trb_dma) {
1782 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1783 return cur_seg;
1784 } else {
1785 /* Case for one segment with
1786 * a TD wrapped around to the top
1787 */
1788 if ((suspect_dma >= start_dma &&
1789 suspect_dma <= end_seg_dma) ||
1790 (suspect_dma >= cur_seg->dma &&
1791 suspect_dma <= end_trb_dma))
1792 return cur_seg;
1793 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001794 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001795 } else {
1796 /* Might still be somewhere in this segment */
1797 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1798 return cur_seg;
1799 }
1800 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001801 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001802 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001803
Randy Dunlap326b4812010-04-19 08:53:50 -07001804 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001805}
1806
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001807static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1808 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001809 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001810 struct xhci_td *td, union xhci_trb *event_trb)
1811{
1812 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1813 ep->ep_state |= EP_HALTED;
1814 ep->stopped_td = td;
1815 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001816 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001817
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001818 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1819 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001820
1821 ep->stopped_td = NULL;
1822 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001823 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001824
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001825 xhci_ring_cmd_db(xhci);
1826}
1827
1828/* Check if an error has halted the endpoint ring. The class driver will
1829 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1830 * However, a babble and other errors also halt the endpoint ring, and the class
1831 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1832 * Ring Dequeue Pointer command manually.
1833 */
1834static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1835 struct xhci_ep_ctx *ep_ctx,
1836 unsigned int trb_comp_code)
1837{
1838 /* TRB completion codes that may require a manual halt cleanup */
1839 if (trb_comp_code == COMP_TX_ERR ||
1840 trb_comp_code == COMP_BABBLE ||
1841 trb_comp_code == COMP_SPLIT_ERR)
1842 /* The 0.96 spec says a babbling control endpoint
1843 * is not halted. The 0.96 spec says it is. Some HW
1844 * claims to be 0.95 compliant, but it halts the control
1845 * endpoint anyway. Check if a babble halted the
1846 * endpoint.
1847 */
Matt Evansf5960b62011-06-01 10:22:55 +10001848 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1849 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001850 return 1;
1851
1852 return 0;
1853}
1854
Sarah Sharpb45b5062009-12-09 15:59:06 -08001855int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1856{
1857 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1858 /* Vendor defined "informational" completion code,
1859 * treat as not-an-error.
1860 */
1861 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1862 trb_comp_code);
1863 xhci_dbg(xhci, "Treating code as success.\n");
1864 return 1;
1865 }
1866 return 0;
1867}
1868
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001869/*
Andiry Xu4422da62010-07-22 15:22:55 -07001870 * Finish the td processing, remove the td from td list;
1871 * Return 1 if the urb can be given back.
1872 */
1873static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1874 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1875 struct xhci_virt_ep *ep, int *status, bool skip)
1876{
1877 struct xhci_virt_device *xdev;
1878 struct xhci_ring *ep_ring;
1879 unsigned int slot_id;
1880 int ep_index;
1881 struct urb *urb = NULL;
1882 struct xhci_ep_ctx *ep_ctx;
1883 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001884 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001885 u32 trb_comp_code;
1886
Matt Evans28ccd292011-03-29 13:40:46 +11001887 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001888 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001889 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1890 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001891 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001892 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001893
1894 if (skip)
1895 goto td_cleanup;
1896
1897 if (trb_comp_code == COMP_STOP_INVAL ||
1898 trb_comp_code == COMP_STOP) {
1899 /* The Endpoint Stop Command completion will take care of any
1900 * stopped TDs. A stopped TD may be restarted, so don't update
1901 * the ring dequeue pointer or take this TD off any lists yet.
1902 */
1903 ep->stopped_td = td;
1904 ep->stopped_trb = event_trb;
1905 return 0;
1906 } else {
1907 if (trb_comp_code == COMP_STALL) {
1908 /* The transfer is completed from the driver's
1909 * perspective, but we need to issue a set dequeue
1910 * command for this stalled endpoint to move the dequeue
1911 * pointer past the TD. We can't do that here because
1912 * the halt condition must be cleared first. Let the
1913 * USB class driver clear the stall later.
1914 */
1915 ep->stopped_td = td;
1916 ep->stopped_trb = event_trb;
1917 ep->stopped_stream = ep_ring->stream_id;
1918 } else if (xhci_requires_manual_halt_cleanup(xhci,
1919 ep_ctx, trb_comp_code)) {
1920 /* Other types of errors halt the endpoint, but the
1921 * class driver doesn't call usb_reset_endpoint() unless
1922 * the error is -EPIPE. Clear the halted status in the
1923 * xHCI hardware manually.
1924 */
1925 xhci_cleanup_halted_endpoint(xhci,
1926 slot_id, ep_index, ep_ring->stream_id,
1927 td, event_trb);
1928 } else {
1929 /* Update ring dequeue pointer */
1930 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001931 inc_deq(xhci, ep_ring);
1932 inc_deq(xhci, ep_ring);
Andiry Xu4422da62010-07-22 15:22:55 -07001933 }
1934
1935td_cleanup:
1936 /* Clean up the endpoint's TD list */
1937 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001938 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001939
1940 /* Do one last check of the actual transfer length.
1941 * If the host controller said we transferred more data than
1942 * the buffer length, urb->actual_length will be a very big
1943 * number (since it's unsigned). Play it safe and say we didn't
1944 * transfer anything.
1945 */
1946 if (urb->actual_length > urb->transfer_buffer_length) {
1947 xhci_warn(xhci, "URB transfer length is wrong, "
1948 "xHC issue? req. len = %u, "
1949 "act. len = %u\n",
1950 urb->transfer_buffer_length,
1951 urb->actual_length);
1952 urb->actual_length = 0;
1953 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1954 *status = -EREMOTEIO;
1955 else
1956 *status = 0;
1957 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001958 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001959 /* Was this TD slated to be cancelled but completed anyway? */
1960 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001961 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001962
Andiry Xu8e51adc2010-07-22 15:23:31 -07001963 urb_priv->td_cnt++;
1964 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001965 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001966 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001967 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1968 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1969 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1970 == 0) {
1971 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1972 usb_amd_quirk_pll_enable();
1973 }
1974 }
1975 }
Andiry Xu4422da62010-07-22 15:22:55 -07001976 }
1977
1978 return ret;
1979}
1980
1981/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001982 * Process control tds, update urb status and actual_length.
1983 */
1984static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1985 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1986 struct xhci_virt_ep *ep, int *status)
1987{
1988 struct xhci_virt_device *xdev;
1989 struct xhci_ring *ep_ring;
1990 unsigned int slot_id;
1991 int ep_index;
1992 struct xhci_ep_ctx *ep_ctx;
1993 u32 trb_comp_code;
1994
Matt Evans28ccd292011-03-29 13:40:46 +11001995 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001996 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001997 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1998 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001999 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11002000 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002001
Andiry Xu8af56be2010-07-22 15:23:03 -07002002 switch (trb_comp_code) {
2003 case COMP_SUCCESS:
2004 if (event_trb == ep_ring->dequeue) {
2005 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2006 "without IOC set??\n");
2007 *status = -ESHUTDOWN;
2008 } else if (event_trb != td->last_trb) {
2009 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2010 "without IOC set??\n");
2011 *status = -ESHUTDOWN;
2012 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07002013 *status = 0;
2014 }
2015 break;
2016 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07002017 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2018 *status = -EREMOTEIO;
2019 else
2020 *status = 0;
2021 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07002022 case COMP_STOP_INVAL:
2023 case COMP_STOP:
2024 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002025 default:
2026 if (!xhci_requires_manual_halt_cleanup(xhci,
2027 ep_ctx, trb_comp_code))
2028 break;
2029 xhci_dbg(xhci, "TRB error code %u, "
2030 "halted endpoint index = %u\n",
2031 trb_comp_code, ep_index);
2032 /* else fall through */
2033 case COMP_STALL:
2034 /* Did we transfer part of the data (middle) phase? */
2035 if (event_trb != ep_ring->dequeue &&
2036 event_trb != td->last_trb)
2037 td->urb->actual_length =
Vivek Gautam1c11a172013-03-21 12:06:48 +05302038 td->urb->transfer_buffer_length -
2039 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07002040 else
2041 td->urb->actual_length = 0;
2042
2043 xhci_cleanup_halted_endpoint(xhci,
2044 slot_id, ep_index, 0, td, event_trb);
2045 return finish_td(xhci, td, event_trb, event, ep, status, true);
2046 }
2047 /*
2048 * Did we transfer any data, despite the errors that might have
2049 * happened? I.e. did we get past the setup stage?
2050 */
2051 if (event_trb != ep_ring->dequeue) {
2052 /* The event was for the status stage */
2053 if (event_trb == td->last_trb) {
2054 if (td->urb->actual_length != 0) {
2055 /* Don't overwrite a previously set error code
2056 */
2057 if ((*status == -EINPROGRESS || *status == 0) &&
2058 (td->urb->transfer_flags
2059 & URB_SHORT_NOT_OK))
2060 /* Did we already see a short data
2061 * stage? */
2062 *status = -EREMOTEIO;
2063 } else {
2064 td->urb->actual_length =
2065 td->urb->transfer_buffer_length;
2066 }
2067 } else {
2068 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07002069 td->urb->actual_length =
2070 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302071 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Sarah Sharp3abeca92011-05-05 19:08:09 -07002072 xhci_dbg(xhci, "Waiting for status "
2073 "stage event\n");
2074 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002075 }
2076 }
2077
2078 return finish_td(xhci, td, event_trb, event, ep, status, false);
2079}
2080
2081/*
Andiry Xu04e51902010-07-22 15:23:39 -07002082 * Process isochronous tds, update urb packet status and actual_length.
2083 */
2084static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2085 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2086 struct xhci_virt_ep *ep, int *status)
2087{
2088 struct xhci_ring *ep_ring;
2089 struct urb_priv *urb_priv;
2090 int idx;
2091 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002092 union xhci_trb *cur_trb;
2093 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002094 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002095 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002096 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07002097
Matt Evans28ccd292011-03-29 13:40:46 +11002098 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2099 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002100 urb_priv = td->urb->hcpriv;
2101 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002102 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07002103
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002104 /* handle completion code */
2105 switch (trb_comp_code) {
2106 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302107 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002108 frame->status = 0;
2109 break;
2110 }
2111 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2112 trb_comp_code = COMP_SHORT_TX;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002113 case COMP_SHORT_TX:
2114 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2115 -EREMOTEIO : 0;
2116 break;
2117 case COMP_BW_OVER:
2118 frame->status = -ECOMM;
2119 skip_td = true;
2120 break;
2121 case COMP_BUFF_OVER:
2122 case COMP_BABBLE:
2123 frame->status = -EOVERFLOW;
2124 skip_td = true;
2125 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002126 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002127 case COMP_STALL:
Hans de Goede9c745992012-04-23 15:06:09 +02002128 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002129 frame->status = -EPROTO;
2130 skip_td = true;
2131 break;
2132 case COMP_STOP:
2133 case COMP_STOP_INVAL:
2134 break;
2135 default:
2136 frame->status = -1;
2137 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002138 }
2139
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002140 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2141 frame->actual_length = frame->length;
2142 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07002143 } else {
2144 for (cur_trb = ep_ring->dequeue,
2145 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2146 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002147 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2148 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11002149 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07002150 }
Matt Evans28ccd292011-03-29 13:40:46 +11002151 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302152 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002153
2154 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002155 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07002156 td->urb->actual_length += len;
2157 }
2158 }
2159
Andiry Xu04e51902010-07-22 15:23:39 -07002160 return finish_td(xhci, td, event_trb, event, ep, status, false);
2161}
2162
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002163static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2164 struct xhci_transfer_event *event,
2165 struct xhci_virt_ep *ep, int *status)
2166{
2167 struct xhci_ring *ep_ring;
2168 struct urb_priv *urb_priv;
2169 struct usb_iso_packet_descriptor *frame;
2170 int idx;
2171
Matt Evansf6975312011-06-01 13:01:01 +10002172 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002173 urb_priv = td->urb->hcpriv;
2174 idx = urb_priv->td_cnt;
2175 frame = &td->urb->iso_frame_desc[idx];
2176
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002177 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002178 frame->status = -EXDEV;
2179
2180 /* calc actual length */
2181 frame->actual_length = 0;
2182
2183 /* Update ring dequeue pointer */
2184 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002185 inc_deq(xhci, ep_ring);
2186 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002187
2188 return finish_td(xhci, td, NULL, event, ep, status, true);
2189}
2190
Andiry Xu04e51902010-07-22 15:23:39 -07002191/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002192 * Process bulk and interrupt tds, update urb status and actual_length.
2193 */
2194static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2195 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2196 struct xhci_virt_ep *ep, int *status)
2197{
2198 struct xhci_ring *ep_ring;
2199 union xhci_trb *cur_trb;
2200 struct xhci_segment *cur_seg;
2201 u32 trb_comp_code;
2202
Matt Evans28ccd292011-03-29 13:40:46 +11002203 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2204 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002205
2206 switch (trb_comp_code) {
2207 case COMP_SUCCESS:
2208 /* Double check that the HW transferred everything. */
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002209 if (event_trb != td->last_trb ||
Vivek Gautam1c11a172013-03-21 12:06:48 +05302210 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002211 xhci_warn(xhci, "WARN Successful completion "
2212 "on short TX\n");
2213 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2214 *status = -EREMOTEIO;
2215 else
2216 *status = 0;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002217 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2218 trb_comp_code = COMP_SHORT_TX;
Andiry Xu22405ed2010-07-22 15:23:08 -07002219 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07002220 *status = 0;
2221 }
2222 break;
2223 case COMP_SHORT_TX:
2224 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2225 *status = -EREMOTEIO;
2226 else
2227 *status = 0;
2228 break;
2229 default:
2230 /* Others already handled above */
2231 break;
2232 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07002233 if (trb_comp_code == COMP_SHORT_TX)
2234 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2235 "%d bytes untransferred\n",
2236 td->urb->ep->desc.bEndpointAddress,
2237 td->urb->transfer_buffer_length,
Vivek Gautam1c11a172013-03-21 12:06:48 +05302238 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002239 /* Fast path - was this the last TRB in the TD for this URB? */
2240 if (event_trb == td->last_trb) {
Vivek Gautam1c11a172013-03-21 12:06:48 +05302241 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07002242 td->urb->actual_length =
2243 td->urb->transfer_buffer_length -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302244 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002245 if (td->urb->transfer_buffer_length <
2246 td->urb->actual_length) {
2247 xhci_warn(xhci, "HC gave bad length "
2248 "of %d bytes left\n",
Vivek Gautam1c11a172013-03-21 12:06:48 +05302249 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07002250 td->urb->actual_length = 0;
2251 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2252 *status = -EREMOTEIO;
2253 else
2254 *status = 0;
2255 }
2256 /* Don't overwrite a previously set error code */
2257 if (*status == -EINPROGRESS) {
2258 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2259 *status = -EREMOTEIO;
2260 else
2261 *status = 0;
2262 }
2263 } else {
2264 td->urb->actual_length =
2265 td->urb->transfer_buffer_length;
2266 /* Ignore a short packet completion if the
2267 * untransferred length was zero.
2268 */
2269 if (*status == -EREMOTEIO)
2270 *status = 0;
2271 }
2272 } else {
2273 /* Slow path - walk the list, starting from the dequeue
2274 * pointer, to get the actual length transferred.
2275 */
2276 td->urb->actual_length = 0;
2277 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2278 cur_trb != event_trb;
2279 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10002280 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2281 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07002282 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002283 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07002284 }
2285 /* If the ring didn't stop on a Link or No-op TRB, add
2286 * in the actual bytes transferred from the Normal TRB
2287 */
2288 if (trb_comp_code != COMP_STOP_INVAL)
2289 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11002290 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
Vivek Gautam1c11a172013-03-21 12:06:48 +05302291 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07002292 }
2293
2294 return finish_td(xhci, td, event_trb, event, ep, status, false);
2295}
2296
2297/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002298 * If this function returns an error condition, it means it got a Transfer
2299 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2300 * At this point, the host controller is probably hosed and should be reset.
2301 */
2302static int handle_tx_event(struct xhci_hcd *xhci,
2303 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002304 __releases(&xhci->lock)
2305 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002306{
2307 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002308 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002309 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002310 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002311 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002312 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002313 dma_addr_t event_dma;
2314 struct xhci_segment *event_seg;
2315 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07002316 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002317 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002318 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07002319 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002320 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002321 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07002322 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002323 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002324
Matt Evans28ccd292011-03-29 13:40:46 +11002325 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002326 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002327 if (!xdev) {
2328 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002329 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002330 (unsigned long long) xhci_trb_virt_to_dma(
2331 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002332 xhci->event_ring->dequeue),
2333 lower_32_bits(le64_to_cpu(event->buffer)),
2334 upper_32_bits(le64_to_cpu(event->buffer)),
2335 le32_to_cpu(event->transfer_len),
2336 le32_to_cpu(event->flags));
2337 xhci_dbg(xhci, "Event ring:\n");
2338 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002339 return -ENODEV;
2340 }
2341
2342 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002343 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002344 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002345 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002346 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002347 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11002348 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2349 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002350 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2351 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002352 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002353 (unsigned long long) xhci_trb_virt_to_dma(
2354 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002355 xhci->event_ring->dequeue),
2356 lower_32_bits(le64_to_cpu(event->buffer)),
2357 upper_32_bits(le64_to_cpu(event->buffer)),
2358 le32_to_cpu(event->transfer_len),
2359 le32_to_cpu(event->flags));
2360 xhci_dbg(xhci, "Event ring:\n");
2361 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002362 return -ENODEV;
2363 }
2364
Andiry Xuc2d7b492011-09-19 16:05:12 -07002365 /* Count current td numbers if ep->skip is set */
2366 if (ep->skip) {
2367 list_for_each(tmp, &ep_ring->td_list)
2368 td_num++;
2369 }
2370
Matt Evans28ccd292011-03-29 13:40:46 +11002371 event_dma = le64_to_cpu(event->buffer);
2372 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002373 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002374 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002375 /* Skip codes that require special handling depending on
2376 * transfer type
2377 */
2378 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302379 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002380 break;
2381 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2382 trb_comp_code = COMP_SHORT_TX;
2383 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002384 xhci_warn_ratelimited(xhci,
2385 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002386 case COMP_SHORT_TX:
2387 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002388 case COMP_STOP:
2389 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2390 break;
2391 case COMP_STOP_INVAL:
2392 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2393 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002394 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002395 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002396 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002397 status = -EPIPE;
2398 break;
2399 case COMP_TRB_ERR:
2400 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2401 status = -EILSEQ;
2402 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002403 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002404 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002405 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002406 status = -EPROTO;
2407 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002408 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002409 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002410 status = -EOVERFLOW;
2411 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002412 case COMP_DB_ERR:
2413 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2414 status = -ENOSR;
2415 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002416 case COMP_BW_OVER:
2417 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2418 break;
2419 case COMP_BUFF_OVER:
2420 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2421 break;
2422 case COMP_UNDERRUN:
2423 /*
2424 * When the Isoch ring is empty, the xHC will generate
2425 * a Ring Overrun Event for IN Isoch endpoint or Ring
2426 * Underrun Event for OUT Isoch endpoint.
2427 */
2428 xhci_dbg(xhci, "underrun event on endpoint\n");
2429 if (!list_empty(&ep_ring->td_list))
2430 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2431 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002432 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2433 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002434 goto cleanup;
2435 case COMP_OVERRUN:
2436 xhci_dbg(xhci, "overrun event on endpoint\n");
2437 if (!list_empty(&ep_ring->td_list))
2438 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2439 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002440 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2441 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002442 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002443 case COMP_DEV_ERR:
2444 xhci_warn(xhci, "WARN: detect an incompatible device");
2445 status = -EPROTO;
2446 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002447 case COMP_MISSED_INT:
2448 /*
2449 * When encounter missed service error, one or more isoc tds
2450 * may be missed by xHC.
2451 * Set skip flag of the ep_ring; Complete the missed tds as
2452 * short transfer when process the ep_ring next time.
2453 */
2454 ep->skip = true;
2455 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2456 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002457 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002458 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002459 status = 0;
2460 break;
2461 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002462 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2463 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002464 goto cleanup;
2465 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002466
Andiry Xud18240d2010-07-22 15:23:25 -07002467 do {
2468 /* This TRB should be in the TD at the head of this ring's
2469 * TD list.
2470 */
2471 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d67552013-03-18 10:19:51 -07002472 /*
2473 * A stopped endpoint may generate an extra completion
2474 * event if the device was suspended. Don't print
2475 * warnings.
2476 */
2477 if (!(trb_comp_code == COMP_STOP ||
2478 trb_comp_code == COMP_STOP_INVAL)) {
2479 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2480 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2481 ep_index);
2482 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2483 (le32_to_cpu(event->flags) &
2484 TRB_TYPE_BITMASK)>>10);
2485 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2486 }
Andiry Xud18240d2010-07-22 15:23:25 -07002487 if (ep->skip) {
2488 ep->skip = false;
2489 xhci_dbg(xhci, "td_list is empty while skip "
2490 "flag set. Clear skip flag.\n");
2491 }
2492 ret = 0;
2493 goto cleanup;
2494 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002495
Andiry Xuc2d7b492011-09-19 16:05:12 -07002496 /* We've skipped all the TDs on the ep ring when ep->skip set */
2497 if (ep->skip && td_num == 0) {
2498 ep->skip = false;
2499 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2500 "Clear skip flag.\n");
2501 ret = 0;
2502 goto cleanup;
2503 }
2504
Andiry Xud18240d2010-07-22 15:23:25 -07002505 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002506 if (ep->skip)
2507 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002508
Andiry Xud18240d2010-07-22 15:23:25 -07002509 /* Is this a TRB in the currently executing TD? */
2510 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2511 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002512
2513 /*
2514 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2515 * is not in the current TD pointed by ep_ring->dequeue because
2516 * that the hardware dequeue pointer still at the previous TRB
2517 * of the current TD. The previous TRB maybe a Link TD or the
2518 * last TRB of the previous TD. The command completion handle
2519 * will take care the rest.
2520 */
2521 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2522 ret = 0;
2523 goto cleanup;
2524 }
2525
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002526 if (!event_seg) {
2527 if (!ep->skip ||
2528 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002529 /* Some host controllers give a spurious
2530 * successful event after a short transfer.
2531 * Ignore it.
2532 */
2533 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2534 ep_ring->last_td_was_short) {
2535 ep_ring->last_td_was_short = false;
2536 ret = 0;
2537 goto cleanup;
2538 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002539 /* HC is busted, give up! */
2540 xhci_err(xhci,
2541 "ERROR Transfer event TRB DMA ptr not "
2542 "part of current TD\n");
2543 return -ESHUTDOWN;
2544 }
2545
2546 ret = skip_isoc_td(xhci, td, event, ep, &status);
2547 goto cleanup;
2548 }
Sarah Sharpad808332011-05-25 10:43:56 -07002549 if (trb_comp_code == COMP_SHORT_TX)
2550 ep_ring->last_td_was_short = true;
2551 else
2552 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002553
2554 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002555 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2556 ep->skip = false;
2557 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002558
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002559 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2560 sizeof(*event_trb)];
2561 /*
2562 * No-op TRB should not trigger interrupts.
2563 * If event_trb is a no-op TRB, it means the
2564 * corresponding TD has been cancelled. Just ignore
2565 * the TD.
2566 */
Matt Evansf5960b62011-06-01 10:22:55 +10002567 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002568 xhci_dbg(xhci,
2569 "event_trb is a no-op TRB. Skip it\n");
2570 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002571 }
2572
2573 /* Now update the urb's actual_length and give back to
2574 * the core
2575 */
2576 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2577 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2578 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002579 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2580 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2581 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002582 else
2583 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2584 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002585
2586cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002587 /*
2588 * Do not update event ring dequeue pointer if ep->skip is set.
2589 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002590 */
Andiry Xud18240d2010-07-22 15:23:25 -07002591 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
Andiry Xu3b72fca2012-03-05 17:49:32 +08002592 inc_deq(xhci, xhci->event_ring);
Andiry Xud18240d2010-07-22 15:23:25 -07002593 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002594
Andiry Xud18240d2010-07-22 15:23:25 -07002595 if (ret) {
2596 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002597 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002598 /* Leave the TD around for the reset endpoint function
2599 * to use(but only if it's not a control endpoint,
2600 * since we already queued the Set TR dequeue pointer
2601 * command for stalled control endpoints).
2602 */
2603 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2604 (trb_comp_code != COMP_STALL &&
2605 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002606 xhci_urb_free_priv(xhci, urb_priv);
Alan Stern48c33752013-01-17 10:32:16 -05002607 else
2608 kfree(urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002609
Sarah Sharp214f76f2010-10-26 11:22:02 -07002610 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002611 if ((urb->actual_length != urb->transfer_buffer_length &&
2612 (urb->transfer_flags &
2613 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002614 (status != 0 &&
2615 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002616 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
Alan Stern1949f9e2012-05-07 13:22:52 -04002617 "expected = %d, status = %d\n",
Sarah Sharpf444ff22011-04-05 15:53:47 -07002618 urb, urb->actual_length,
2619 urb->transfer_buffer_length,
2620 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002621 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002622 /* EHCI, UHCI, and OHCI always unconditionally set the
2623 * urb->status of an isochronous endpoint to 0.
2624 */
2625 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2626 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002627 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002628 spin_lock(&xhci->lock);
2629 }
2630
2631 /*
2632 * If ep->skip is set, it means there are missed tds on the
2633 * endpoint ring need to take care of.
2634 * Process them as short transfer until reach the td pointed by
2635 * the event.
2636 */
2637 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2638
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002639 return 0;
2640}
2641
2642/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002643 * This function handles all OS-owned events on the event ring. It may drop
2644 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002645 * Returns >0 for "possibly more events to process" (caller should call again),
2646 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002647 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002648static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002649{
2650 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002651 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002652 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002653
2654 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2655 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002656 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002657 }
2658
2659 event = xhci->event_ring->dequeue;
2660 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002661 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2662 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002663 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002664 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002665 }
2666
Matt Evans92a3da42011-03-29 13:40:51 +11002667 /*
2668 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2669 * speculative reads of the event's flags/data below.
2670 */
2671 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002672 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002673 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002674 case TRB_TYPE(TRB_COMPLETION):
2675 handle_cmd_completion(xhci, &event->event_cmd);
2676 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002677 case TRB_TYPE(TRB_PORT_STATUS):
2678 handle_port_status(xhci, event);
2679 update_ptrs = 0;
2680 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002681 case TRB_TYPE(TRB_TRANSFER):
2682 ret = handle_tx_event(xhci, &event->trans_event);
2683 if (ret < 0)
2684 xhci->error_bitmask |= 1 << 9;
2685 else
2686 update_ptrs = 0;
2687 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002688 case TRB_TYPE(TRB_DEV_NOTE):
2689 handle_device_notification(xhci, event);
2690 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002691 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002692 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2693 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002694 handle_vendor_event(xhci, event);
2695 else
2696 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002697 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002698 /* Any of the above functions may drop and re-acquire the lock, so check
2699 * to make sure a watchdog timer didn't mark the host as non-responsive.
2700 */
2701 if (xhci->xhc_state & XHCI_STATE_DYING) {
2702 xhci_dbg(xhci, "xHCI host dying, returning from "
2703 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002704 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002705 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002706
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002707 if (update_ptrs)
2708 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002709 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002710
Matt Evans9dee9a22011-03-29 13:41:02 +11002711 /* Are there more items on the event ring? Caller will call us again to
2712 * check.
2713 */
2714 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002715}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002716
2717/*
2718 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2719 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2720 * indicators of an event TRB error, but we check the status *first* to be safe.
2721 */
2722irqreturn_t xhci_irq(struct usb_hcd *hcd)
2723{
2724 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002725 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002726 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002727 union xhci_trb *event_ring_deq;
2728 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002729
2730 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002731 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002732 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002733 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002734 goto hw_died;
2735
Sarah Sharpc21599a2010-07-29 22:13:00 -07002736 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002737 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002738 return IRQ_NONE;
2739 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002740 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002741 xhci_warn(xhci, "WARNING: Host System Error\n");
2742 xhci_halt(xhci);
2743hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002744 spin_unlock(&xhci->lock);
2745 return -ESHUTDOWN;
2746 }
2747
Sarah Sharpbda53142010-07-29 22:12:38 -07002748 /*
2749 * Clear the op reg interrupt status first,
2750 * so we can receive interrupts from other MSI-X interrupters.
2751 * Write 1 to clear the interrupt status.
2752 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002753 status |= STS_EINT;
2754 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002755 /* FIXME when MSI-X is supported and there are multiple vectors */
2756 /* Clear the MSI-X event interrupt status */
2757
Felipe Balbicd704692012-02-29 16:46:23 +02002758 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002759 u32 irq_pending;
2760 /* Acknowledge the PCI interrupt */
2761 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002762 irq_pending |= IMAN_IP;
Sarah Sharpc21599a2010-07-29 22:13:00 -07002763 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2764 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002765
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002766 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002767 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2768 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002769 /* Clear the event handler busy flag (RW1C);
2770 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002771 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002772 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2773 xhci_write_64(xhci, temp_64 | ERST_EHB,
2774 &xhci->ir_set->erst_dequeue);
2775 spin_unlock(&xhci->lock);
2776
2777 return IRQ_HANDLED;
2778 }
2779
2780 event_ring_deq = xhci->event_ring->dequeue;
2781 /* FIXME this should be a delayed service routine
2782 * that clears the EHB.
2783 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002784 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002785
2786 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2787 /* If necessary, update the HW's version of the event ring deq ptr. */
2788 if (event_ring_deq != xhci->event_ring->dequeue) {
2789 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2790 xhci->event_ring->dequeue);
2791 if (deq == 0)
2792 xhci_warn(xhci, "WARN something wrong with SW event "
2793 "ring dequeue ptr.\n");
2794 /* Update HC event ring dequeue pointer */
2795 temp_64 &= ERST_PTR_MASK;
2796 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2797 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002798
2799 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002800 temp_64 |= ERST_EHB;
2801 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2802
Sarah Sharp9032cd52010-07-29 22:12:29 -07002803 spin_unlock(&xhci->lock);
2804
2805 return IRQ_HANDLED;
2806}
2807
Alex Shi851ec162013-05-24 10:54:19 +08002808irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002809{
Alan Stern968b8222011-11-03 12:03:38 -04002810 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002811}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002812
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002813/**** Endpoint Ring Operations ****/
2814
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002815/*
2816 * Generic function for queueing a TRB on a ring.
2817 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002818 *
2819 * @more_trbs_coming: Will you enqueue more TRBs before calling
2820 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002821 */
2822static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002823 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002824 u32 field1, u32 field2, u32 field3, u32 field4)
2825{
2826 struct xhci_generic_trb *trb;
2827
2828 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002829 trb->field[0] = cpu_to_le32(field1);
2830 trb->field[1] = cpu_to_le32(field2);
2831 trb->field[2] = cpu_to_le32(field3);
2832 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002833 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002834}
2835
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002836/*
2837 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2838 * FIXME allocate segments if the ring is full.
2839 */
2840static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002841 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002842{
Andiry Xu8dfec612012-03-05 17:49:37 +08002843 unsigned int num_trbs_needed;
2844
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002845 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002846 switch (ep_state) {
2847 case EP_STATE_DISABLED:
2848 /*
2849 * USB core changed config/interfaces without notifying us,
2850 * or hardware is reporting the wrong state.
2851 */
2852 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2853 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002854 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002855 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002856 /* FIXME event handling code for error needs to clear it */
2857 /* XXX not sure if this should be -ENOENT or not */
2858 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002859 case EP_STATE_HALTED:
2860 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002861 case EP_STATE_STOPPED:
2862 case EP_STATE_RUNNING:
2863 break;
2864 default:
2865 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2866 /*
2867 * FIXME issue Configure Endpoint command to try to get the HC
2868 * back into a known state.
2869 */
2870 return -EINVAL;
2871 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002872
2873 while (1) {
2874 if (room_on_ring(xhci, ep_ring, num_trbs))
2875 break;
2876
2877 if (ep_ring == xhci->cmd_ring) {
2878 xhci_err(xhci, "Do not support expand command ring\n");
2879 return -ENOMEM;
2880 }
2881
Andiry Xu8dfec612012-03-05 17:49:37 +08002882 xhci_dbg(xhci, "ERROR no room on ep ring, "
2883 "try ring expansion\n");
2884 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2885 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2886 mem_flags)) {
2887 xhci_err(xhci, "Ring expansion failed\n");
2888 return -ENOMEM;
2889 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002890 }
John Youn6c12db92010-05-10 15:33:00 -07002891
2892 if (enqueue_is_link_trb(ep_ring)) {
2893 struct xhci_ring *ring = ep_ring;
2894 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002895
John Youn6c12db92010-05-10 15:33:00 -07002896 next = ring->enqueue;
2897
2898 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002899 /* If we're not dealing with 0.95 hardware or isoc rings
2900 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002901 */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002902 if (!xhci_link_trb_quirk(xhci) &&
2903 !(ring->type == TYPE_ISOC &&
2904 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002905 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002906 else
Matt Evans28ccd292011-03-29 13:40:46 +11002907 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002908
2909 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002910 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002911
2912 /* Toggle the cycle bit after the last ring segment. */
2913 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2914 ring->cycle_state = (ring->cycle_state ? 0 : 1);
John Youn6c12db92010-05-10 15:33:00 -07002915 }
2916 ring->enq_seg = ring->enq_seg->next;
2917 ring->enqueue = ring->enq_seg->trbs;
2918 next = ring->enqueue;
2919 }
2920 }
2921
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002922 return 0;
2923}
2924
Sarah Sharp23e3be12009-04-29 19:05:20 -07002925static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002926 struct xhci_virt_device *xdev,
2927 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002928 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002929 unsigned int num_trbs,
2930 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002931 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002932 gfp_t mem_flags)
2933{
2934 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002935 struct urb_priv *urb_priv;
2936 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002937 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002938 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002939
2940 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2941 if (!ep_ring) {
2942 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2943 stream_id);
2944 return -EINVAL;
2945 }
2946
2947 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002948 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002949 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002950 if (ret)
2951 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002952
Andiry Xu8e51adc2010-07-22 15:23:31 -07002953 urb_priv = urb->hcpriv;
2954 td = urb_priv->td[td_index];
2955
2956 INIT_LIST_HEAD(&td->td_list);
2957 INIT_LIST_HEAD(&td->cancelled_td_list);
2958
2959 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002960 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002961 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002962 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002963 }
2964
Andiry Xu8e51adc2010-07-22 15:23:31 -07002965 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002966 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002967 list_add_tail(&td->td_list, &ep_ring->td_list);
2968 td->start_seg = ep_ring->enq_seg;
2969 td->first_trb = ep_ring->enqueue;
2970
2971 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002972
2973 return 0;
2974}
2975
Sarah Sharp23e3be12009-04-29 19:05:20 -07002976static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002977{
2978 int num_sgs, num_trbs, running_total, temp, i;
2979 struct scatterlist *sg;
2980
2981 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002982 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002983 temp = urb->transfer_buffer_length;
2984
Sarah Sharp8a96c052009-04-27 19:59:19 -07002985 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002986 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002987 unsigned int len = sg_dma_len(sg);
2988
2989 /* Scatter gather list entries may cross 64KB boundaries */
2990 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002991 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002992 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002993 if (running_total != 0)
2994 num_trbs++;
2995
2996 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002997 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002998 num_trbs++;
2999 running_total += TRB_MAX_BUFF_SIZE;
3000 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003001 len = min_t(int, len, temp);
3002 temp -= len;
3003 if (temp == 0)
3004 break;
3005 }
Sarah Sharp8a96c052009-04-27 19:59:19 -07003006 return num_trbs;
3007}
3008
Sarah Sharp23e3be12009-04-29 19:05:20 -07003009static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003010{
3011 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08003012 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003013 "TRBs, %d left\n", __func__,
3014 urb->ep->desc.bEndpointAddress, num_trbs);
3015 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08003016 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07003017 "queued %#x (%d), asked for %#x (%d)\n",
3018 __func__,
3019 urb->ep->desc.bEndpointAddress,
3020 running_total, running_total,
3021 urb->transfer_buffer_length,
3022 urb->transfer_buffer_length);
3023}
3024
Sarah Sharp23e3be12009-04-29 19:05:20 -07003025static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003026 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003027 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003028{
Sarah Sharp8a96c052009-04-27 19:59:19 -07003029 /*
3030 * Pass all the TRBs to the hardware at once and make sure this write
3031 * isn't reordered.
3032 */
3033 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08003034 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11003035 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08003036 else
Matt Evans28ccd292011-03-29 13:40:46 +11003037 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07003038 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003039}
3040
Sarah Sharp624defa2009-09-02 12:14:28 -07003041/*
3042 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3043 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3044 * (comprised of sg list entries) can take several service intervals to
3045 * transmit.
3046 */
3047int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3048 struct urb *urb, int slot_id, unsigned int ep_index)
3049{
3050 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3051 xhci->devs[slot_id]->out_ctx, ep_index);
3052 int xhci_interval;
3053 int ep_interval;
3054
Matt Evans28ccd292011-03-29 13:40:46 +11003055 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07003056 ep_interval = urb->interval;
3057 /* Convert to microframes */
3058 if (urb->dev->speed == USB_SPEED_LOW ||
3059 urb->dev->speed == USB_SPEED_FULL)
3060 ep_interval *= 8;
3061 /* FIXME change this to a warning and a suggestion to use the new API
3062 * to set the polling interval (once the API is added).
3063 */
3064 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003065 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07003066 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3067 " (%d microframe%s) than xHCI "
3068 "(%d microframe%s)\n",
3069 ep_interval,
3070 ep_interval == 1 ? "" : "s",
3071 xhci_interval,
3072 xhci_interval == 1 ? "" : "s");
3073 urb->interval = xhci_interval;
3074 /* Convert back to frames for LS/FS devices */
3075 if (urb->dev->speed == USB_SPEED_LOW ||
3076 urb->dev->speed == USB_SPEED_FULL)
3077 urb->interval /= 8;
3078 }
Dan Carpenter3fc82062012-03-28 10:30:26 +03003079 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07003080}
3081
Sarah Sharp04dd9502009-11-11 10:28:30 -08003082/*
3083 * The TD size is the number of bytes remaining in the TD (including this TRB),
3084 * right shifted by 10.
3085 * It must fit in bits 21:17, so it can't be bigger than 31.
3086 */
3087static u32 xhci_td_remainder(unsigned int remainder)
3088{
3089 u32 max = (1 << (21 - 17 + 1)) - 1;
3090
3091 if ((remainder >> 10) >= max)
3092 return max << 17;
3093 else
3094 return (remainder >> 10) << 17;
3095}
3096
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003097/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003098 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3099 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003100 *
3101 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003102 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003103 *
3104 * Packets transferred up to and including this TRB = packets_transferred =
3105 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3106 *
3107 * TD size = total_packet_count - packets_transferred
3108 *
3109 * It must fit in bits 21:17, so it can't be bigger than 31.
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003110 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003111 */
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003112static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003113 unsigned int total_packet_count, struct urb *urb,
3114 unsigned int num_trbs_left)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003115{
3116 int packets_transferred;
3117
Sarah Sharp48df4a62011-08-12 10:23:01 -07003118 /* One TRB with a zero-length data packet. */
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003119 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
Sarah Sharp48df4a62011-08-12 10:23:01 -07003120 return 0;
3121
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003122 /* All the TRB queueing functions don't count the current TRB in
3123 * running_total.
3124 */
3125 packets_transferred = (running_total + trb_buff_len) /
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003126 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003127
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003128 if ((total_packet_count - packets_transferred) > 31)
3129 return 31 << 17;
3130 return (total_packet_count - packets_transferred) << 17;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003131}
3132
Sarah Sharp23e3be12009-04-29 19:05:20 -07003133static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07003134 struct urb *urb, int slot_id, unsigned int ep_index)
3135{
3136 struct xhci_ring *ep_ring;
3137 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003138 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003139 struct xhci_td *td;
3140 struct scatterlist *sg;
3141 int num_sgs;
3142 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003143 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003144 bool first_trb;
3145 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003146 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003147
3148 struct xhci_generic_trb *start_trb;
3149 int start_cycle;
3150
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003151 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3152 if (!ep_ring)
3153 return -EINVAL;
3154
Sarah Sharp8a96c052009-04-27 19:59:19 -07003155 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01003156 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003157 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003158 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003159
Sarah Sharp23e3be12009-04-29 19:05:20 -07003160 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003161 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003162 num_trbs, urb, 0, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003163 if (trb_buff_len < 0)
3164 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003165
3166 urb_priv = urb->hcpriv;
3167 td = urb_priv->td[0];
3168
Sarah Sharp8a96c052009-04-27 19:59:19 -07003169 /*
3170 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3171 * until we've finished creating all the other TRBs. The ring's cycle
3172 * state may change as we enqueue the other TRBs, so save it too.
3173 */
3174 start_trb = &ep_ring->enqueue->generic;
3175 start_cycle = ep_ring->cycle_state;
3176
3177 running_total = 0;
3178 /*
3179 * How much data is in the first TRB?
3180 *
3181 * There are three forces at work for TRB buffer pointers and lengths:
3182 * 1. We don't want to walk off the end of this sg-list entry buffer.
3183 * 2. The transfer length that the driver requested may be smaller than
3184 * the amount of memory allocated for this scatter-gather list.
3185 * 3. TRBs buffers can't cross 64KB boundaries.
3186 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06003187 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003188 addr = (u64) sg_dma_address(sg);
3189 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08003190 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003191 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3192 if (trb_buff_len > urb->transfer_buffer_length)
3193 trb_buff_len = urb->transfer_buffer_length;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003194
3195 first_trb = true;
3196 /* Queue the first TRB, even if it's zero-length */
3197 do {
3198 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003199 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08003200 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07003201
3202 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003203 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003204 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003205 if (start_cycle == 0)
3206 field |= 0x1;
3207 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07003208 field |= ep_ring->cycle_state;
3209
3210 /* Chain all the TRBs together; clear the chain bit in the last
3211 * TRB to indicate it's the last TRB in the chain.
3212 */
3213 if (num_trbs > 1) {
3214 field |= TRB_CHAIN;
3215 } else {
3216 /* FIXME - add check for ZERO_PACKET flag before this */
3217 td->last_trb = ep_ring->enqueue;
3218 field |= TRB_IOC;
3219 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003220
3221 /* Only set interrupt on short packet for IN endpoints */
3222 if (usb_urb_dir_in(urb))
3223 field |= TRB_ISP;
3224
Sarah Sharp8a96c052009-04-27 19:59:19 -07003225 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003226 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07003227 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3228 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3229 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3230 (unsigned int) addr + trb_buff_len);
3231 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003232
3233 /* Set the TRB length, TD size, and interrupter fields. */
3234 if (xhci->hci_version < 0x100) {
3235 remainder = xhci_td_remainder(
3236 urb->transfer_buffer_length -
3237 running_total);
3238 } else {
3239 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003240 trb_buff_len, total_packet_count, urb,
3241 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003242 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003243 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003244 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003245 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003246
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003247 if (num_trbs > 1)
3248 more_trbs_coming = true;
3249 else
3250 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003251 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003252 lower_32_bits(addr),
3253 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003254 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003255 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003256 --num_trbs;
3257 running_total += trb_buff_len;
3258
3259 /* Calculate length for next transfer --
3260 * Are we done queueing all the TRBs for this sg entry?
3261 */
3262 this_sg_len -= trb_buff_len;
3263 if (this_sg_len == 0) {
3264 --num_sgs;
3265 if (num_sgs == 0)
3266 break;
3267 sg = sg_next(sg);
3268 addr = (u64) sg_dma_address(sg);
3269 this_sg_len = sg_dma_len(sg);
3270 } else {
3271 addr += trb_buff_len;
3272 }
3273
3274 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003275 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07003276 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3277 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3278 trb_buff_len =
3279 urb->transfer_buffer_length - running_total;
3280 } while (running_total < urb->transfer_buffer_length);
3281
3282 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003283 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003284 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07003285 return 0;
3286}
3287
Sarah Sharpb10de142009-04-27 19:58:50 -07003288/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003289int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003290 struct urb *urb, int slot_id, unsigned int ep_index)
3291{
3292 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003293 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003294 struct xhci_td *td;
3295 int num_trbs;
3296 struct xhci_generic_trb *start_trb;
3297 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003298 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07003299 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003300 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07003301
3302 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003303 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07003304 u64 addr;
3305
Alan Sternff9c8952010-04-02 13:27:28 -04003306 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07003307 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3308
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003309 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3310 if (!ep_ring)
3311 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003312
3313 num_trbs = 0;
3314 /* How much data is (potentially) left before the 64KB boundary? */
3315 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003316 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08003317 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07003318
3319 /* If there's some data on this 64KB chunk, or we have to send a
3320 * zero-length transfer, we need at least one TRB
3321 */
3322 if (running_total != 0 || urb->transfer_buffer_length == 0)
3323 num_trbs++;
3324 /* How many more 64KB chunks to transfer, how many more TRBs? */
3325 while (running_total < urb->transfer_buffer_length) {
3326 num_trbs++;
3327 running_total += TRB_MAX_BUFF_SIZE;
3328 }
3329 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3330
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003331 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3332 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003333 num_trbs, urb, 0, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07003334 if (ret < 0)
3335 return ret;
3336
Andiry Xu8e51adc2010-07-22 15:23:31 -07003337 urb_priv = urb->hcpriv;
3338 td = urb_priv->td[0];
3339
Sarah Sharpb10de142009-04-27 19:58:50 -07003340 /*
3341 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3342 * until we've finished creating all the other TRBs. The ring's cycle
3343 * state may change as we enqueue the other TRBs, so save it too.
3344 */
3345 start_trb = &ep_ring->enqueue->generic;
3346 start_cycle = ep_ring->cycle_state;
3347
3348 running_total = 0;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003349 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003350 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07003351 /* How much data is in the first TRB? */
3352 addr = (u64) urb->transfer_dma;
3353 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08003354 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3355 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07003356 trb_buff_len = urb->transfer_buffer_length;
3357
3358 first_trb = true;
3359
3360 /* Queue the first TRB, even if it's zero-length */
3361 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08003362 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07003363 field = 0;
3364
3365 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08003366 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003367 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003368 if (start_cycle == 0)
3369 field |= 0x1;
3370 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07003371 field |= ep_ring->cycle_state;
3372
3373 /* Chain all the TRBs together; clear the chain bit in the last
3374 * TRB to indicate it's the last TRB in the chain.
3375 */
3376 if (num_trbs > 1) {
3377 field |= TRB_CHAIN;
3378 } else {
3379 /* FIXME - add check for ZERO_PACKET flag before this */
3380 td->last_trb = ep_ring->enqueue;
3381 field |= TRB_IOC;
3382 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003383
3384 /* Only set interrupt on short packet for IN endpoints */
3385 if (usb_urb_dir_in(urb))
3386 field |= TRB_ISP;
3387
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003388 /* Set the TRB length, TD size, and interrupter fields. */
3389 if (xhci->hci_version < 0x100) {
3390 remainder = xhci_td_remainder(
3391 urb->transfer_buffer_length -
3392 running_total);
3393 } else {
3394 remainder = xhci_v1_0_td_remainder(running_total,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003395 trb_buff_len, total_packet_count, urb,
3396 num_trbs - 1);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003397 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003398 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003399 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003400 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003401
Sarah Sharp6cc30d82010-06-10 12:25:28 -07003402 if (num_trbs > 1)
3403 more_trbs_coming = true;
3404 else
3405 more_trbs_coming = false;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003406 queue_trb(xhci, ep_ring, more_trbs_coming,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003407 lower_32_bits(addr),
3408 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003409 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003410 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003411 --num_trbs;
3412 running_total += trb_buff_len;
3413
3414 /* Calculate length for next transfer */
3415 addr += trb_buff_len;
3416 trb_buff_len = urb->transfer_buffer_length - running_total;
3417 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3418 trb_buff_len = TRB_MAX_BUFF_SIZE;
3419 } while (running_total < urb->transfer_buffer_length);
3420
Sarah Sharp8a96c052009-04-27 19:59:19 -07003421 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003422 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003423 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003424 return 0;
3425}
3426
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003427/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003428int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003429 struct urb *urb, int slot_id, unsigned int ep_index)
3430{
3431 struct xhci_ring *ep_ring;
3432 int num_trbs;
3433 int ret;
3434 struct usb_ctrlrequest *setup;
3435 struct xhci_generic_trb *start_trb;
3436 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003437 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003438 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003439 struct xhci_td *td;
3440
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003441 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3442 if (!ep_ring)
3443 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003444
3445 /*
3446 * Need to copy setup packet into setup TRB, so we can't use the setup
3447 * DMA address.
3448 */
3449 if (!urb->setup_packet)
3450 return -EINVAL;
3451
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003452 /* 1 TRB for setup, 1 for status */
3453 num_trbs = 2;
3454 /*
3455 * Don't need to check if we need additional event data and normal TRBs,
3456 * since data in control transfers will never get bigger than 16MB
3457 * XXX: can we get a buffer that crosses 64KB boundaries?
3458 */
3459 if (urb->transfer_buffer_length > 0)
3460 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003461 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3462 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003463 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003464 if (ret < 0)
3465 return ret;
3466
Andiry Xu8e51adc2010-07-22 15:23:31 -07003467 urb_priv = urb->hcpriv;
3468 td = urb_priv->td[0];
3469
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003470 /*
3471 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3472 * until we've finished creating all the other TRBs. The ring's cycle
3473 * state may change as we enqueue the other TRBs, so save it too.
3474 */
3475 start_trb = &ep_ring->enqueue->generic;
3476 start_cycle = ep_ring->cycle_state;
3477
3478 /* Queue setup TRB - see section 6.4.1.2.1 */
3479 /* FIXME better way to translate setup_packet into two u32 fields? */
3480 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003481 field = 0;
3482 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3483 if (start_cycle == 0)
3484 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003485
3486 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3487 if (xhci->hci_version == 0x100) {
3488 if (urb->transfer_buffer_length > 0) {
3489 if (setup->bRequestType & USB_DIR_IN)
3490 field |= TRB_TX_TYPE(TRB_DATA_IN);
3491 else
3492 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3493 }
3494 }
3495
Andiry Xu3b72fca2012-03-05 17:49:32 +08003496 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003497 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3498 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3499 TRB_LEN(8) | TRB_INTR_TARGET(0),
3500 /* Immediate data in pointer */
3501 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003502
3503 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003504 /* Only set interrupt on short packet for IN endpoints */
3505 if (usb_urb_dir_in(urb))
3506 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3507 else
3508 field = TRB_TYPE(TRB_DATA);
3509
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003510 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003511 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003512 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003513 if (urb->transfer_buffer_length > 0) {
3514 if (setup->bRequestType & USB_DIR_IN)
3515 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003516 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003517 lower_32_bits(urb->transfer_dma),
3518 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003519 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003520 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003521 }
3522
3523 /* Save the DMA address of the last TRB in the TD */
3524 td->last_trb = ep_ring->enqueue;
3525
3526 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3527 /* If the device sent data, the status stage is an OUT transfer */
3528 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3529 field = 0;
3530 else
3531 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003532 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003533 0,
3534 0,
3535 TRB_INTR_TARGET(0),
3536 /* Event on completion */
3537 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3538
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003539 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003540 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003541 return 0;
3542}
3543
Andiry Xu04e51902010-07-22 15:23:39 -07003544static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3545 struct urb *urb, int i)
3546{
3547 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003548 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003549
3550 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3551 td_len = urb->iso_frame_desc[i].length;
3552
Sarah Sharp48df4a62011-08-12 10:23:01 -07003553 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3554 TRB_MAX_BUFF_SIZE);
3555 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003556 num_trbs++;
3557
Andiry Xu04e51902010-07-22 15:23:39 -07003558 return num_trbs;
3559}
3560
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003561/*
3562 * The transfer burst count field of the isochronous TRB defines the number of
3563 * bursts that are required to move all packets in this TD. Only SuperSpeed
3564 * devices can burst up to bMaxBurst number of packets per service interval.
3565 * This field is zero based, meaning a value of zero in the field means one
3566 * burst. Basically, for everything but SuperSpeed devices, this field will be
3567 * zero. Only xHCI 1.0 host controllers support this field.
3568 */
3569static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3570 struct usb_device *udev,
3571 struct urb *urb, unsigned int total_packet_count)
3572{
3573 unsigned int max_burst;
3574
3575 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3576 return 0;
3577
3578 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3579 return roundup(total_packet_count, max_burst + 1) - 1;
3580}
3581
Sarah Sharpb61d3782011-04-19 17:43:33 -07003582/*
3583 * Returns the number of packets in the last "burst" of packets. This field is
3584 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3585 * the last burst packet count is equal to the total number of packets in the
3586 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3587 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3588 * contain 1 to (bMaxBurst + 1) packets.
3589 */
3590static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3591 struct usb_device *udev,
3592 struct urb *urb, unsigned int total_packet_count)
3593{
3594 unsigned int max_burst;
3595 unsigned int residue;
3596
3597 if (xhci->hci_version < 0x100)
3598 return 0;
3599
3600 switch (udev->speed) {
3601 case USB_SPEED_SUPER:
3602 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3603 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3604 residue = total_packet_count % (max_burst + 1);
3605 /* If residue is zero, the last burst contains (max_burst + 1)
3606 * number of packets, but the TLBPC field is zero-based.
3607 */
3608 if (residue == 0)
3609 return max_burst;
3610 return residue - 1;
3611 default:
3612 if (total_packet_count == 0)
3613 return 0;
3614 return total_packet_count - 1;
3615 }
3616}
3617
Andiry Xu04e51902010-07-22 15:23:39 -07003618/* This is for isoc transfer */
3619static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3620 struct urb *urb, int slot_id, unsigned int ep_index)
3621{
3622 struct xhci_ring *ep_ring;
3623 struct urb_priv *urb_priv;
3624 struct xhci_td *td;
3625 int num_tds, trbs_per_td;
3626 struct xhci_generic_trb *start_trb;
3627 bool first_trb;
3628 int start_cycle;
3629 u32 field, length_field;
3630 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3631 u64 start_addr, addr;
3632 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003633 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003634
3635 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3636
3637 num_tds = urb->number_of_packets;
3638 if (num_tds < 1) {
3639 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3640 return -EINVAL;
3641 }
3642
Andiry Xu04e51902010-07-22 15:23:39 -07003643 start_addr = (u64) urb->transfer_dma;
3644 start_trb = &ep_ring->enqueue->generic;
3645 start_cycle = ep_ring->cycle_state;
3646
Sarah Sharp522989a2011-07-29 12:44:32 -07003647 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003648 /* Queue the first TRB, even if it's zero-length */
3649 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003650 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003651 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003652 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003653
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003654 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003655 running_total = 0;
3656 addr = start_addr + urb->iso_frame_desc[i].offset;
3657 td_len = urb->iso_frame_desc[i].length;
3658 td_remain_len = td_len;
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003659 total_packet_count = DIV_ROUND_UP(td_len,
Sarah Sharpf18f8ed2013-01-11 13:36:35 -08003660 GET_MAX_PACKET(
3661 usb_endpoint_maxp(&urb->ep->desc)));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003662 /* A zero-length transfer still involves at least one packet. */
3663 if (total_packet_count == 0)
3664 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003665 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3666 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003667 residue = xhci_get_last_burst_packet_count(xhci,
3668 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003669
3670 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3671
3672 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003673 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003674 if (ret < 0) {
3675 if (i == 0)
3676 return ret;
3677 goto cleanup;
3678 }
Andiry Xu04e51902010-07-22 15:23:39 -07003679
Andiry Xu04e51902010-07-22 15:23:39 -07003680 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003681 for (j = 0; j < trbs_per_td; j++) {
3682 u32 remainder = 0;
Sarah Sharp760973d2013-01-11 11:19:07 -08003683 field = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003684
3685 if (first_trb) {
Sarah Sharp760973d2013-01-11 11:19:07 -08003686 field = TRB_TBC(burst_count) |
3687 TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003688 /* Queue the isoc TRB */
3689 field |= TRB_TYPE(TRB_ISOC);
3690 /* Assume URB_ISO_ASAP is set */
3691 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003692 if (i == 0) {
3693 if (start_cycle == 0)
3694 field |= 0x1;
3695 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003696 field |= ep_ring->cycle_state;
3697 first_trb = false;
3698 } else {
3699 /* Queue other normal TRBs */
3700 field |= TRB_TYPE(TRB_NORMAL);
3701 field |= ep_ring->cycle_state;
3702 }
3703
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003704 /* Only set interrupt on short packet for IN EPs */
3705 if (usb_urb_dir_in(urb))
3706 field |= TRB_ISP;
3707
Andiry Xu04e51902010-07-22 15:23:39 -07003708 /* Chain all the TRBs together; clear the chain bit in
3709 * the last TRB to indicate it's the last TRB in the
3710 * chain.
3711 */
3712 if (j < trbs_per_td - 1) {
3713 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003714 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003715 } else {
3716 td->last_trb = ep_ring->enqueue;
3717 field |= TRB_IOC;
Sarah Sharp80fab3b2012-09-19 16:27:26 -07003718 if (xhci->hci_version == 0x100 &&
3719 !(xhci->quirks &
3720 XHCI_AVOID_BEI)) {
Andiry Xuad106f22011-05-05 18:14:02 +08003721 /* Set BEI bit except for the last td */
3722 if (i < num_tds - 1)
3723 field |= TRB_BEI;
3724 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003725 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003726 }
3727
3728 /* Calculate TRB length */
3729 trb_buff_len = TRB_MAX_BUFF_SIZE -
3730 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3731 if (trb_buff_len > td_remain_len)
3732 trb_buff_len = td_remain_len;
3733
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003734 /* Set the TRB length, TD size, & interrupter fields. */
3735 if (xhci->hci_version < 0x100) {
3736 remainder = xhci_td_remainder(
3737 td_len - running_total);
3738 } else {
3739 remainder = xhci_v1_0_td_remainder(
3740 running_total, trb_buff_len,
Sarah Sharp4525c0a2012-10-25 15:56:40 -07003741 total_packet_count, urb,
3742 (trbs_per_td - j - 1));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003743 }
Andiry Xu04e51902010-07-22 15:23:39 -07003744 length_field = TRB_LEN(trb_buff_len) |
3745 remainder |
3746 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003747
Andiry Xu3b72fca2012-03-05 17:49:32 +08003748 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003749 lower_32_bits(addr),
3750 upper_32_bits(addr),
3751 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003752 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003753 running_total += trb_buff_len;
3754
3755 addr += trb_buff_len;
3756 td_remain_len -= trb_buff_len;
3757 }
3758
3759 /* Check TD length */
3760 if (running_total != td_len) {
3761 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003762 ret = -EINVAL;
3763 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003764 }
3765 }
3766
Andiry Xuc41136b2011-03-22 17:08:14 +08003767 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3768 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3769 usb_amd_quirk_pll_disable();
3770 }
3771 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3772
Andiry Xue1eab2e2011-01-04 16:30:39 -08003773 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3774 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003775 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003776cleanup:
3777 /* Clean up a partially enqueued isoc transfer. */
3778
3779 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003780 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003781
3782 /* Use the first TD as a temporary variable to turn the TDs we've queued
3783 * into No-ops with a software-owned cycle bit. That way the hardware
3784 * won't accidentally start executing bogus TDs when we partially
3785 * overwrite them. td->first_trb and td->start_seg are already set.
3786 */
3787 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3788 /* Every TRB except the first & last will have its cycle bit flipped. */
3789 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3790
3791 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3792 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3793 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3794 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003795 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003796 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3797 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003798}
3799
3800/*
3801 * Check transfer ring to guarantee there is enough room for the urb.
3802 * Update ISO URB start_frame and interval.
3803 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3804 * update the urb->start_frame by now.
3805 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3806 */
3807int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3808 struct urb *urb, int slot_id, unsigned int ep_index)
3809{
3810 struct xhci_virt_device *xdev;
3811 struct xhci_ring *ep_ring;
3812 struct xhci_ep_ctx *ep_ctx;
3813 int start_frame;
3814 int xhci_interval;
3815 int ep_interval;
3816 int num_tds, num_trbs, i;
3817 int ret;
3818
3819 xdev = xhci->devs[slot_id];
3820 ep_ring = xdev->eps[ep_index].ring;
3821 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3822
3823 num_trbs = 0;
3824 num_tds = urb->number_of_packets;
3825 for (i = 0; i < num_tds; i++)
3826 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3827
3828 /* Check the ring to guarantee there is enough room for the whole urb.
3829 * Do not insert any td of the urb to the ring if the check failed.
3830 */
Matt Evans28ccd292011-03-29 13:40:46 +11003831 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003832 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003833 if (ret)
3834 return ret;
3835
3836 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3837 start_frame &= 0x3fff;
3838
3839 urb->start_frame = start_frame;
3840 if (urb->dev->speed == USB_SPEED_LOW ||
3841 urb->dev->speed == USB_SPEED_FULL)
3842 urb->start_frame >>= 3;
3843
Matt Evans28ccd292011-03-29 13:40:46 +11003844 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003845 ep_interval = urb->interval;
3846 /* Convert to microframes */
3847 if (urb->dev->speed == USB_SPEED_LOW ||
3848 urb->dev->speed == USB_SPEED_FULL)
3849 ep_interval *= 8;
3850 /* FIXME change this to a warning and a suggestion to use the new API
3851 * to set the polling interval (once the API is added).
3852 */
3853 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003854 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003855 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3856 " (%d microframe%s) than xHCI "
3857 "(%d microframe%s)\n",
3858 ep_interval,
3859 ep_interval == 1 ? "" : "s",
3860 xhci_interval,
3861 xhci_interval == 1 ? "" : "s");
3862 urb->interval = xhci_interval;
3863 /* Convert back to frames for LS/FS devices */
3864 if (urb->dev->speed == USB_SPEED_LOW ||
3865 urb->dev->speed == USB_SPEED_FULL)
3866 urb->interval /= 8;
3867 }
Andiry Xub008df62012-03-05 17:49:34 +08003868 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3869
Dan Carpenter3fc82062012-03-28 10:30:26 +03003870 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003871}
3872
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003873/**** Command Ring Operations ****/
3874
Sarah Sharp913a8a32009-09-04 10:53:13 -07003875/* Generic function for queueing a command TRB on the command ring.
3876 * Check to make sure there's room on the command ring for one command TRB.
3877 * Also check that there's room reserved for commands that must not fail.
3878 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3879 * then only check for the number of reserved spots.
3880 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3881 * because the command event handler may want to resubmit a failed command.
3882 */
3883static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3884 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003885{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003886 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003887 int ret;
3888
Sarah Sharp913a8a32009-09-04 10:53:13 -07003889 if (!command_must_succeed)
3890 reserved_trbs++;
3891
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003892 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003893 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003894 if (ret < 0) {
3895 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003896 if (command_must_succeed)
3897 xhci_err(xhci, "ERR: Reserved TRB counting for "
3898 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003899 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003900 }
Andiry Xu3b72fca2012-03-05 17:49:32 +08003901 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3902 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003903 return 0;
3904}
3905
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003906/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003907int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003908{
3909 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003910 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003911}
3912
3913/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003914int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3915 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003916{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003917 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3918 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003919 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3920 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003921}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003922
Sarah Sharp02386342010-05-24 13:25:28 -07003923int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3924 u32 field1, u32 field2, u32 field3, u32 field4)
3925{
3926 return queue_command(xhci, field1, field2, field3, field4, false);
3927}
3928
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003929/* Queue a reset device command TRB */
3930int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3931{
3932 return queue_command(xhci, 0, 0, 0,
3933 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3934 false);
3935}
3936
Sarah Sharpf94e01862009-04-27 19:58:38 -07003937/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003938int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003939 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003940{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003941 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3942 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003943 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3944 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003945}
Sarah Sharpae636742009-04-29 19:02:31 -07003946
Sarah Sharpf2217e82009-08-07 14:04:43 -07003947/* Queue an evaluate context command TRB */
3948int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp4b266542012-05-07 15:34:26 -07003949 u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003950{
3951 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3952 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003953 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003954 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003955}
3956
Andiry Xube88fe42010-10-14 07:22:57 -07003957/*
3958 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3959 * activity on an endpoint that is about to be suspended.
3960 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003961int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003962 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003963{
3964 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3965 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3966 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003967 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003968
3969 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003970 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003971}
3972
3973/* Set Transfer Ring Dequeue Pointer command.
3974 * This should not be used for endpoints that have streams enabled.
3975 */
3976static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003977 unsigned int ep_index, unsigned int stream_id,
3978 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003979 union xhci_trb *deq_ptr, u32 cycle_state)
3980{
3981 dma_addr_t addr;
3982 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3983 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003984 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003985 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003986 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003987
Sarah Sharp23e3be12009-04-29 19:05:20 -07003988 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003989 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003990 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003991 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3992 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003993 return 0;
3994 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003995 ep = &xhci->devs[slot_id]->eps[ep_index];
3996 if ((ep->ep_state & SET_DEQ_PENDING)) {
3997 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3998 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3999 return 0;
4000 }
4001 ep->queued_deq_seg = deq_seg;
4002 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07004003 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07004004 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07004005 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07004006}
Sarah Sharpa1587d92009-07-27 12:03:15 -07004007
4008int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4009 unsigned int ep_index)
4010{
4011 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4012 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4013 u32 type = TRB_TYPE(TRB_RESET_EP);
4014
Sarah Sharp913a8a32009-09-04 10:53:13 -07004015 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4016 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07004017}