blob: d3bc7e595d0b7610f8196c83b8d437baf601239c [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Scott Wood22d168c2011-03-24 16:43:54 -05009 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +020031#include <linux/syscore_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100032
33#include <asm/ptrace.h>
34#include <asm/signal.h>
35#include <asm/io.h>
36#include <asm/pgtable.h>
37#include <asm/irq.h>
38#include <asm/machdep.h>
39#include <asm/mpic.h>
40#include <asm/smp.h>
41
Michael Ellermana7de7c72007-05-08 12:58:36 +100042#include "mpic.h"
43
Paul Mackerras14cf11a2005-09-26 16:04:21 +100044#ifdef DEBUG
45#define DBG(fmt...) printk(fmt)
46#else
47#define DBG(fmt...)
48#endif
49
50static struct mpic *mpics;
51static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000052static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100054#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000055#ifdef CONFIG_IRQ_ALL_CPUS
56#define distribute_irqs (1)
57#else
58#define distribute_irqs (0)
59#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100060#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100061
Zang Roy-r6191172335932006-08-25 14:16:30 +100062#ifdef CONFIG_MPIC_WEIRD
63static u32 mpic_infos[][MPIC_IDX_END] = {
64 [0] = { /* Original OpenPIC compatible MPIC */
65 MPIC_GREG_BASE,
66 MPIC_GREG_FEATURE_0,
67 MPIC_GREG_GLOBAL_CONF_0,
68 MPIC_GREG_VENDOR_ID,
69 MPIC_GREG_IPI_VECTOR_PRI_0,
70 MPIC_GREG_IPI_STRIDE,
71 MPIC_GREG_SPURIOUS,
72 MPIC_GREG_TIMER_FREQ,
73
74 MPIC_TIMER_BASE,
75 MPIC_TIMER_STRIDE,
76 MPIC_TIMER_CURRENT_CNT,
77 MPIC_TIMER_BASE_CNT,
78 MPIC_TIMER_VECTOR_PRI,
79 MPIC_TIMER_DESTINATION,
80
81 MPIC_CPU_BASE,
82 MPIC_CPU_STRIDE,
83 MPIC_CPU_IPI_DISPATCH_0,
84 MPIC_CPU_IPI_DISPATCH_STRIDE,
85 MPIC_CPU_CURRENT_TASK_PRI,
86 MPIC_CPU_WHOAMI,
87 MPIC_CPU_INTACK,
88 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060089 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100090
91 MPIC_IRQ_BASE,
92 MPIC_IRQ_STRIDE,
93 MPIC_IRQ_VECTOR_PRI,
94 MPIC_VECPRI_VECTOR_MASK,
95 MPIC_VECPRI_POLARITY_POSITIVE,
96 MPIC_VECPRI_POLARITY_NEGATIVE,
97 MPIC_VECPRI_SENSE_LEVEL,
98 MPIC_VECPRI_SENSE_EDGE,
99 MPIC_VECPRI_POLARITY_MASK,
100 MPIC_VECPRI_SENSE_MASK,
101 MPIC_IRQ_DESTINATION
102 },
103 [1] = { /* Tsi108/109 PIC */
104 TSI108_GREG_BASE,
105 TSI108_GREG_FEATURE_0,
106 TSI108_GREG_GLOBAL_CONF_0,
107 TSI108_GREG_VENDOR_ID,
108 TSI108_GREG_IPI_VECTOR_PRI_0,
109 TSI108_GREG_IPI_STRIDE,
110 TSI108_GREG_SPURIOUS,
111 TSI108_GREG_TIMER_FREQ,
112
113 TSI108_TIMER_BASE,
114 TSI108_TIMER_STRIDE,
115 TSI108_TIMER_CURRENT_CNT,
116 TSI108_TIMER_BASE_CNT,
117 TSI108_TIMER_VECTOR_PRI,
118 TSI108_TIMER_DESTINATION,
119
120 TSI108_CPU_BASE,
121 TSI108_CPU_STRIDE,
122 TSI108_CPU_IPI_DISPATCH_0,
123 TSI108_CPU_IPI_DISPATCH_STRIDE,
124 TSI108_CPU_CURRENT_TASK_PRI,
125 TSI108_CPU_WHOAMI,
126 TSI108_CPU_INTACK,
127 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600128 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000129
130 TSI108_IRQ_BASE,
131 TSI108_IRQ_STRIDE,
132 TSI108_IRQ_VECTOR_PRI,
133 TSI108_VECPRI_VECTOR_MASK,
134 TSI108_VECPRI_POLARITY_POSITIVE,
135 TSI108_VECPRI_POLARITY_NEGATIVE,
136 TSI108_VECPRI_SENSE_LEVEL,
137 TSI108_VECPRI_SENSE_EDGE,
138 TSI108_VECPRI_POLARITY_MASK,
139 TSI108_VECPRI_SENSE_MASK,
140 TSI108_IRQ_DESTINATION
141 },
142};
143
144#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
145
146#else /* CONFIG_MPIC_WEIRD */
147
148#define MPIC_INFO(name) MPIC_##name
149
150#endif /* CONFIG_MPIC_WEIRD */
151
Meador Inged6a26392011-03-14 10:01:07 +0000152static inline unsigned int mpic_processor_id(struct mpic *mpic)
153{
154 unsigned int cpu = 0;
155
156 if (mpic->flags & MPIC_PRIMARY)
157 cpu = hard_smp_processor_id();
158
159 return cpu;
160}
161
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000162/*
163 * Register accessor functions
164 */
165
166
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100167static inline u32 _mpic_read(enum mpic_reg_type type,
168 struct mpic_reg_bank *rb,
169 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000170{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100171 switch(type) {
172#ifdef CONFIG_PPC_DCR
173 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000174 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100175#endif
176 case mpic_access_mmio_be:
177 return in_be32(rb->base + (reg >> 2));
178 case mpic_access_mmio_le:
179 default:
180 return in_le32(rb->base + (reg >> 2));
181 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000182}
183
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100184static inline void _mpic_write(enum mpic_reg_type type,
185 struct mpic_reg_bank *rb,
186 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000187{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100188 switch(type) {
189#ifdef CONFIG_PPC_DCR
190 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100191 dcr_write(rb->dhost, reg, value);
192 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100193#endif
194 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100195 out_be32(rb->base + (reg >> 2), value);
196 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100197 case mpic_access_mmio_le:
198 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100199 out_le32(rb->base + (reg >> 2), value);
200 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100201 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000202}
203
204static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
205{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100206 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000207 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
208 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000209
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100210 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
211 type = mpic_access_mmio_be;
212 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213}
214
215static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
216{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000217 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
218 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100220 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000221}
222
Scott Woodea941872011-03-24 16:43:55 -0500223static inline u32 _mpic_tm_read(struct mpic *mpic, unsigned int tm)
224{
225 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
226 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
227
228 if (tm >= 4)
229 offset += 0x1000 / 4;
230
231 return _mpic_read(mpic->reg_type, &mpic->tmregs, offset);
232}
233
234static inline void _mpic_tm_write(struct mpic *mpic, unsigned int tm, u32 value)
235{
236 unsigned int offset = MPIC_INFO(TIMER_VECTOR_PRI) +
237 ((tm & 3) * MPIC_INFO(TIMER_STRIDE));
238
239 if (tm >= 4)
240 offset += 0x1000 / 4;
241
242 _mpic_write(mpic->reg_type, &mpic->tmregs, offset, value);
243}
244
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
246{
Meador Inged6a26392011-03-14 10:01:07 +0000247 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000248
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100249 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250}
251
252static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
253{
Meador Inged6a26392011-03-14 10:01:07 +0000254 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000255
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100256 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000257}
258
259static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
260{
261 unsigned int isu = src_no >> mpic->isu_shift;
262 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000263 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000264
Michael Ellerman11a6b292009-07-05 16:08:52 +0000265 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
266 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000267#ifdef CONFIG_MPIC_BROKEN_REGREAD
268 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000269 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
270 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000271#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000272 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273}
274
275static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
276 unsigned int reg, u32 value)
277{
278 unsigned int isu = src_no >> mpic->isu_shift;
279 unsigned int idx = src_no & mpic->isu_mask;
280
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100281 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000282 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000283
284#ifdef CONFIG_MPIC_BROKEN_REGREAD
285 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000286 mpic->isu_reg0_shadow[src_no] =
287 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000288#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000289}
290
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100291#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
292#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000293#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
294#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
Scott Woodea941872011-03-24 16:43:55 -0500295#define mpic_tm_read(i) _mpic_tm_read(mpic,(i))
296#define mpic_tm_write(i,v) _mpic_tm_write(mpic,(i),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000297#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
298#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
299#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
300#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
301
302
303/*
304 * Low level utility functions
305 */
306
307
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600308static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100309 struct mpic_reg_bank *rb, unsigned int offset,
310 unsigned int size)
311{
312 rb->base = ioremap(phys_addr + offset, size);
313 BUG_ON(rb->base == NULL);
314}
315
316#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000317static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
318 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100319 unsigned int offset, unsigned int size)
320{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000321 const u32 *dbasep;
322
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000323 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000324
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000325 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100326 BUG_ON(!DCR_MAP_OK(rb->dhost));
327}
328
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000329static inline void mpic_map(struct mpic *mpic, struct device_node *node,
330 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
331 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100332{
333 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000334 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100335 else
336 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
337}
338#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000339#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100340#endif /* !CONFIG_PPC_DCR */
341
342
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343
344/* Check if we have one of those nice broken MPICs with a flipped endian on
345 * reads from IPI registers
346 */
347static void __init mpic_test_broken_ipi(struct mpic *mpic)
348{
349 u32 r;
350
Zang Roy-r6191172335932006-08-25 14:16:30 +1000351 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
352 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000353
354 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
355 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
356 mpic->flags |= MPIC_BROKEN_IPI;
357 }
358}
359
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000360#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000361
362/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
363 * to force the edge setting on the MPIC and do the ack workaround.
364 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100365static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000366{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100367 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100369 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000370}
371
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100372
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100373static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000374{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100375 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000376
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100377 if (fixup->applebase) {
378 unsigned int soff = (fixup->index >> 3) & ~3;
379 unsigned int mask = 1U << (fixup->index & 0x1f);
380 writel(mask, fixup->applebase + soff);
381 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000382 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100383 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
384 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000385 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100386 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000387}
388
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100389static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100390 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100391{
392 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
393 unsigned long flags;
394 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000395
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100396 if (fixup->base == NULL)
397 return;
398
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100399 DBG("startup_ht_interrupt(0x%x) index: %d\n",
400 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000401 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100402 /* Enable and configure */
403 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
404 tmp = readl(fixup->base + 4);
405 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100406 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100407 tmp |= 0x22;
408 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000409 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000410
411#ifdef CONFIG_PM
412 /* use the lowest bit inverted to the actual HW,
413 * set if this fixup was enabled, clear otherwise */
414 mpic->save_data[source].fixup_data = tmp | 1;
415#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100416}
417
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100418static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100419{
420 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
421 unsigned long flags;
422 u32 tmp;
423
424 if (fixup->base == NULL)
425 return;
426
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100427 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100428
429 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000430 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100431 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
432 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100433 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100434 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000435 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000436
437#ifdef CONFIG_PM
438 /* use the lowest bit inverted to the actual HW,
439 * set if this fixup was enabled, clear otherwise */
440 mpic->save_data[source].fixup_data = tmp & ~1;
441#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100442}
443
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000444#ifdef CONFIG_PCI_MSI
445static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
446 unsigned int devfn)
447{
448 u8 __iomem *base;
449 u8 pos, flags;
450 u64 addr = 0;
451
452 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
453 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
454 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
455 if (id == PCI_CAP_ID_HT) {
456 id = readb(devbase + pos + 3);
457 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
458 break;
459 }
460 }
461
462 if (pos == 0)
463 return;
464
465 base = devbase + pos;
466
467 flags = readb(base + HT_MSI_FLAGS);
468 if (!(flags & HT_MSI_FLAGS_FIXED)) {
469 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
470 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
471 }
472
Ingo Molnarfe333322009-01-06 14:26:03 +0000473 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000474 PCI_SLOT(devfn), PCI_FUNC(devfn),
475 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
476
477 if (!(flags & HT_MSI_FLAGS_ENABLE))
478 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
479}
480#else
481static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
482 unsigned int devfn)
483{
484 return;
485}
486#endif
487
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100488static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
489 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000490{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100491 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100492 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100494 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000495
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100496 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
497 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
498 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400499 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100500 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100501 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100502 break;
503 }
504 }
505 if (pos == 0)
506 return;
507
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100508 base = devbase + pos;
509 writeb(0x01, base + 2);
510 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100511
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100512 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
513 " has %d irqs\n",
514 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100515
516 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100517 writeb(0x10 + 2 * i, base + 2);
518 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000519 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100520 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
521 /* mask it , will be unmasked later */
522 tmp |= 0x1;
523 writel(tmp, base + 4);
524 mpic->fixups[irq].index = i;
525 mpic->fixups[irq].base = base;
526 /* Apple HT PIC has a non-standard way of doing EOIs */
527 if ((vdid & 0xffff) == 0x106b)
528 mpic->fixups[irq].applebase = devbase + 0x60;
529 else
530 mpic->fixups[irq].applebase = NULL;
531 writeb(0x11 + 2 * i, base + 2);
532 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000533 }
534}
535
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100537static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000538{
539 unsigned int devfn;
540 u8 __iomem *cfgspace;
541
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100542 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000543
544 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000545 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000546 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000547
548 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000549 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100551 /* Map U3 config space. We assume all IO-APICs are on the primary bus
552 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000553 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100554 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000555 BUG_ON(cfgspace == NULL);
556
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100557 /* Now we scan all slots. We do a very quick scan, we read the header
558 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000559 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100560 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000561 u8 __iomem *devbase = cfgspace + (devfn << 8);
562 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
563 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100564 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000565
566 DBG("devfn %x, l: %x\n", devfn, l);
567
568 /* If no device, skip */
569 if (l == 0xffffffff || l == 0x00000000 ||
570 l == 0x0000ffff || l == 0xffff0000)
571 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100572 /* Check if is supports capability lists */
573 s = readw(devbase + PCI_STATUS);
574 if (!(s & PCI_STATUS_CAP_LIST))
575 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000576
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100577 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000578 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000579
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000580 next:
581 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100582 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000583 devfn += 7;
584 }
585}
586
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000587#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700588
589static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
590{
591 return 0;
592}
593
594static void __init mpic_scan_ht_pics(struct mpic *mpic)
595{
596}
597
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000598#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000599
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000601static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000602{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000603 if (irq < NUM_ISA_INTERRUPTS)
604 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000605
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100606 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000607}
608
Tony Breedsd69a78d2009-04-07 18:26:54 +0000609/* Determine if the linux irq is an IPI */
610static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
611{
Grant Likely476eb492011-05-04 15:02:15 +1000612 unsigned int src = virq_to_hw(irq);
Tony Breedsd69a78d2009-04-07 18:26:54 +0000613
614 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
615}
616
Scott Woodea941872011-03-24 16:43:55 -0500617/* Determine if the linux irq is a timer */
618static unsigned int mpic_is_tm(struct mpic *mpic, unsigned int irq)
619{
620 unsigned int src = virq_to_hw(irq);
621
622 return (src >= mpic->timer_vecs[0] && src <= mpic->timer_vecs[7]);
623}
Tony Breedsd69a78d2009-04-07 18:26:54 +0000624
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000625/* Convert a cpu mask from logical to physical cpu numbers. */
626static inline u32 mpic_physmask(u32 cpumask)
627{
628 int i;
629 u32 mask = 0;
630
Milton Millerebc04212011-05-10 19:28:59 +0000631 for (i = 0; i < min(32, NR_CPUS); ++i, cpumask >>= 1)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000632 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
633 return mask;
634}
635
636#ifdef CONFIG_SMP
637/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000638static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000639{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000640 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000641}
642#endif
643
644/* Get the mpic structure from the irq number */
645static inline struct mpic * mpic_from_irq(unsigned int irq)
646{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100647 return irq_get_chip_data(irq);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000648}
649
650/* Get the mpic structure from the irq data */
651static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
652{
653 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000654}
655
656/* Send an EOI */
657static inline void mpic_eoi(struct mpic *mpic)
658{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000659 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
660 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000661}
662
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000663/*
664 * Linux descriptor level callbacks
665 */
666
667
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000668void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000669{
670 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000671 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000672 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000674 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000675
Zang Roy-r6191172335932006-08-25 14:16:30 +1000676 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
677 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100678 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679 /* make sure mask gets to controller before we return to user */
680 do {
681 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000682 printk(KERN_ERR "%s: timeout on hwirq %u\n",
683 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000684 break;
685 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000686 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100687}
688
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000689void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000690{
691 unsigned int loops = 100000;
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000692 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000693 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000694
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000695 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000696
Zang Roy-r6191172335932006-08-25 14:16:30 +1000697 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
698 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100699 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000700
701 /* make sure mask gets to controller before we return to user */
702 do {
703 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000704 printk(KERN_ERR "%s: timeout on hwirq %u\n",
705 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000706 break;
707 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000708 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000709}
710
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000711void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000712{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000713 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000714
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100715#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000716 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100717#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718 /* We always EOI on end_irq() even for edge interrupts since that
719 * should only lower the priority, the MPIC should have properly
720 * latched another edge interrupt coming in anyway
721 */
722
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000723 mpic_eoi(mpic);
724}
725
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000726#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000727
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000728static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000729{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000730 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000731 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000732
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000733 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000734
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100735 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000736 mpic_ht_end_irq(mpic, src);
737}
738
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000739static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000740{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000741 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000742 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000743
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000744 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100745 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000746
747 return 0;
748}
749
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000750static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000751{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000752 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000753 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000754
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100755 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000756 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000757}
758
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000759static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000760{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000761 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000762 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000763
764#ifdef DEBUG_IRQ
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000765 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000766#endif
767 /* We always EOI on end_irq() even for edge interrupts since that
768 * should only lower the priority, the MPIC should have properly
769 * latched another edge interrupt coming in anyway
770 */
771
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100772 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000773 mpic_ht_end_irq(mpic, src);
774 mpic_eoi(mpic);
775}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000776#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000777
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000778#ifdef CONFIG_SMP
779
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000780static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000781{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000782 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000783 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000784
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000785 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000786 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
787}
788
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000789static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000790{
791 /* NEVER disable an IPI... that's just plain wrong! */
792}
793
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000794static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000795{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000796 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000797
798 /*
799 * IPIs are marked IRQ_PER_CPU. This has the side effect of
800 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
801 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700802 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000803 * irqs disabled.
804 */
805 mpic_eoi(mpic);
806}
807
808#endif /* CONFIG_SMP */
809
Scott Woodea941872011-03-24 16:43:55 -0500810static void mpic_unmask_tm(struct irq_data *d)
811{
812 struct mpic *mpic = mpic_from_irq_data(d);
813 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
814
Dmitry Eremin-Solenikov77ef4892011-05-30 01:56:09 +0000815 DBG("%s: enable_tm: %d (tm %d)\n", mpic->name, d->irq, src);
Scott Woodea941872011-03-24 16:43:55 -0500816 mpic_tm_write(src, mpic_tm_read(src) & ~MPIC_VECPRI_MASK);
817 mpic_tm_read(src);
818}
819
820static void mpic_mask_tm(struct irq_data *d)
821{
822 struct mpic *mpic = mpic_from_irq_data(d);
823 unsigned int src = virq_to_hw(d->irq) - mpic->timer_vecs[0];
824
825 mpic_tm_write(src, mpic_tm_read(src) | MPIC_VECPRI_MASK);
826 mpic_tm_read(src);
827}
828
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000829int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
830 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000831{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000832 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000833 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000834
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000835 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000836 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000837
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000838 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
839 } else {
Milton Miller2a116f32011-05-10 19:29:02 +0000840 u32 mask = cpumask_bits(cpumask)[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000841
Milton Miller2a116f32011-05-10 19:29:02 +0000842 mask &= cpumask_bits(cpu_online_mask)[0];
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000843
844 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Milton Miller2a116f32011-05-10 19:29:02 +0000845 mpic_physmask(mask));
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000846 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700847
848 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000849}
850
Zang Roy-r6191172335932006-08-25 14:16:30 +1000851static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000852{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000853 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700854 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000855 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000856 return MPIC_INFO(VECPRI_SENSE_EDGE) |
857 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000858 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700859 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000860 return MPIC_INFO(VECPRI_SENSE_EDGE) |
861 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000862 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000863 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
864 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000865 case IRQ_TYPE_LEVEL_LOW:
866 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000867 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
868 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000869 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700870}
871
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000872int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700873{
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000874 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000875 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700876 unsigned int vecpri, vold, vnew;
877
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700878 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000879 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700880
881 if (src >= mpic->irq_count)
882 return -EINVAL;
883
884 if (flow_type == IRQ_TYPE_NONE)
885 if (mpic->senses && src < mpic->senses_count)
886 flow_type = mpic->senses[src];
887 if (flow_type == IRQ_TYPE_NONE)
888 flow_type = IRQ_TYPE_LEVEL_LOW;
889
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100890 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700891
892 if (mpic_is_ht_interrupt(mpic, src))
893 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
894 MPIC_VECPRI_SENSE_EDGE;
895 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000896 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700897
Zang Roy-r6191172335932006-08-25 14:16:30 +1000898 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
899 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
900 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700901 vnew |= vecpri;
902 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000903 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700904
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100905 return IRQ_SET_MASK_OK_NOCOPY;;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000906}
907
Olof Johansson38958dd2007-12-12 17:44:46 +1100908void mpic_set_vector(unsigned int virq, unsigned int vector)
909{
910 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000911 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100912 unsigned int vecpri;
913
914 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
915 mpic, virq, src, vector);
916
917 if (src >= mpic->irq_count)
918 return;
919
920 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
921 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
922 vecpri |= vector;
923 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
924}
925
Meador Ingedfec2202011-03-14 10:01:06 +0000926void mpic_set_destination(unsigned int virq, unsigned int cpuid)
927{
928 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000929 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000930
931 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
932 mpic, virq, src, cpuid);
933
934 if (src >= mpic->irq_count)
935 return;
936
937 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
938}
939
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000940static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000941 .irq_mask = mpic_mask_irq,
942 .irq_unmask = mpic_unmask_irq,
943 .irq_eoi = mpic_end_irq,
944 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000945};
946
947#ifdef CONFIG_SMP
948static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000949 .irq_mask = mpic_mask_ipi,
950 .irq_unmask = mpic_unmask_ipi,
951 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000952};
953#endif /* CONFIG_SMP */
954
Scott Woodea941872011-03-24 16:43:55 -0500955static struct irq_chip mpic_tm_chip = {
956 .irq_mask = mpic_mask_tm,
957 .irq_unmask = mpic_unmask_tm,
958 .irq_eoi = mpic_end_irq,
959};
960
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000961#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000962static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c0552011-03-08 22:26:43 +0000963 .irq_startup = mpic_startup_ht_irq,
964 .irq_shutdown = mpic_shutdown_ht_irq,
965 .irq_mask = mpic_mask_irq,
966 .irq_unmask = mpic_unmask_ht_irq,
967 .irq_eoi = mpic_end_ht_irq,
968 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000969};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000970#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000971
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000972
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000973static int mpic_host_match(struct irq_host *h, struct device_node *node)
974{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000975 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000976 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000977}
978
979static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700980 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000981{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000982 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700983 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000984
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700985 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000986
Olof Johansson7df24572007-01-28 23:33:18 -0600987 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000988 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000989 if (mpic->protected && test_bit(hw, mpic->protected))
990 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700991
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000992#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600993 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000994 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
995
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700996 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100997 irq_set_chip_data(virq, mpic);
998 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000999 handle_percpu_irq);
1000 return 0;
1001 }
1002#endif /* CONFIG_SMP */
1003
Scott Woodea941872011-03-24 16:43:55 -05001004 if (hw >= mpic->timer_vecs[0] && hw <= mpic->timer_vecs[7]) {
1005 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
1006
1007 DBG("mpic: mapping as timer\n");
1008 irq_set_chip_data(virq, mpic);
1009 irq_set_chip_and_handler(virq, &mpic->hc_tm,
1010 handle_fasteoi_irq);
1011 return 0;
1012 }
1013
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001014 if (hw >= mpic->irq_count)
1015 return -EINVAL;
1016
Michael Ellermana7de7c72007-05-08 12:58:36 +10001017 mpic_msi_reserve_hwirq(mpic, hw);
1018
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001019 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001020 chip = &mpic->hc_irq;
1021
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001022#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001023 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001024 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001025 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001026#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001027
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001028 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001029
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001030 irq_set_chip_data(virq, mpic);
1031 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001032
1033 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001034 irq_set_irq_type(virq, IRQ_TYPE_NONE);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001035
Meador Ingedfec2202011-03-14 10:01:06 +00001036 /* If the MPIC was reset, then all vectors have already been
1037 * initialized. Otherwise, a per source lazy initialization
1038 * is done here.
1039 */
1040 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001041 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001042 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001043 mpic_irq_set_priority(virq, 8);
1044 }
1045
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001046 return 0;
1047}
1048
1049static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001050 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001051 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1052
1053{
Scott Wood22d168c2011-03-24 16:43:54 -05001054 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001055 static unsigned char map_mpic_senses[4] = {
1056 IRQ_TYPE_EDGE_RISING,
1057 IRQ_TYPE_LEVEL_LOW,
1058 IRQ_TYPE_LEVEL_HIGH,
1059 IRQ_TYPE_EDGE_FALLING,
1060 };
1061
1062 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001063 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1064 /*
1065 * Freescale MPIC with extended intspec:
1066 * First two cells are as usual. Third specifies
1067 * an "interrupt type". Fourth is type-specific data.
1068 *
1069 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1070 */
1071 switch (intspec[2]) {
1072 case 0:
1073 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1074 break;
1075 case 2:
1076 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1077 return -EINVAL;
1078
1079 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1080 break;
1081 case 3:
1082 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1083 return -EINVAL;
1084
1085 *out_hwirq = mpic->timer_vecs[intspec[0]];
1086 break;
1087 default:
1088 pr_debug("%s: unknown irq type %u\n",
1089 __func__, intspec[2]);
1090 return -EINVAL;
1091 }
1092
1093 *out_flags = map_mpic_senses[intspec[1] & 3];
1094 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001095 u32 mask = 0x3;
1096
1097 /* Apple invented a new race of encoding on machines with
1098 * an HT APIC. They encode, among others, the index within
1099 * the HT APIC. We don't care about it here since thankfully,
1100 * it appears that they have the APIC already properly
1101 * configured, and thus our current fixup code that reads the
1102 * APIC config works fine. However, we still need to mask out
1103 * bits in the specifier to make sure we only get bit 0 which
1104 * is the level/edge bit (the only sense bit exposed by Apple),
1105 * as their bit 1 means something else.
1106 */
1107 if (machine_is(powermac))
1108 mask = 0x1;
1109 *out_flags = map_mpic_senses[intspec[1] & mask];
1110 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001111 *out_flags = IRQ_TYPE_NONE;
1112
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001113 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1114 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1115
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001116 return 0;
1117}
1118
1119static struct irq_host_ops mpic_host_ops = {
1120 .match = mpic_host_match,
1121 .map = mpic_host_map,
1122 .xlate = mpic_host_xlate,
1123};
1124
Meador Ingedfec2202011-03-14 10:01:06 +00001125static int mpic_reset_prohibited(struct device_node *node)
1126{
1127 return node && of_get_property(node, "pic-no-reset", NULL);
1128}
1129
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001130/*
1131 * Exported functions
1132 */
1133
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001134struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001135 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001136 unsigned int flags,
1137 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001138 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001139 const char *name)
1140{
1141 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001142 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001143 const char *vers;
1144 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001145 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001146 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001147
Kumar Gala85355bb2009-06-18 22:01:20 +00001148 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001149 if (mpic == NULL)
1150 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001151
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001152 mpic->name = name;
1153
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001154 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001155 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001156 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001157 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001158#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001159 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001160 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001161 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c0552011-03-08 22:26:43 +00001162 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001163#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001164
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001165#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001166 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001167 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001168#endif /* CONFIG_SMP */
1169
Scott Woodea941872011-03-24 16:43:55 -05001170 mpic->hc_tm = mpic_tm_chip;
1171 mpic->hc_tm.name = name;
1172
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001173 mpic->flags = flags;
1174 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001175 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001177
Olof Johansson7df24572007-01-28 23:33:18 -06001178 if (flags & MPIC_LARGE_VECTORS)
1179 intvec_top = 2047;
1180 else
1181 intvec_top = 255;
1182
Scott Woodea941872011-03-24 16:43:55 -05001183 mpic->timer_vecs[0] = intvec_top - 12;
1184 mpic->timer_vecs[1] = intvec_top - 11;
1185 mpic->timer_vecs[2] = intvec_top - 10;
1186 mpic->timer_vecs[3] = intvec_top - 9;
1187 mpic->timer_vecs[4] = intvec_top - 8;
1188 mpic->timer_vecs[5] = intvec_top - 7;
1189 mpic->timer_vecs[6] = intvec_top - 6;
1190 mpic->timer_vecs[7] = intvec_top - 5;
Olof Johansson7df24572007-01-28 23:33:18 -06001191 mpic->ipi_vecs[0] = intvec_top - 4;
1192 mpic->ipi_vecs[1] = intvec_top - 3;
1193 mpic->ipi_vecs[2] = intvec_top - 2;
1194 mpic->ipi_vecs[3] = intvec_top - 1;
1195 mpic->spurious_vec = intvec_top;
1196
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001197 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001198 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001199 mpic->flags |= MPIC_BIG_ENDIAN;
Scott Wood22d168c2011-03-24 16:43:54 -05001200 if (node && of_device_is_compatible(node, "fsl,mpic"))
1201 mpic->flags |= MPIC_FSL;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001202
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001203 /* Look for protected sources */
1204 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001205 int psize;
1206 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001207 const u32 *psrc =
1208 of_get_property(node, "protected-sources", &psize);
1209 if (psrc) {
1210 psize /= 4;
1211 bits = intvec_top + 1;
1212 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001213 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001214 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001215 for (i = 0; i < psize; i++) {
1216 if (psrc[i] > intvec_top)
1217 continue;
1218 __set_bit(psrc[i], mpic->protected);
1219 }
1220 }
1221 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001222
Zang Roy-r6191172335932006-08-25 14:16:30 +10001223#ifdef CONFIG_MPIC_WEIRD
1224 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1225#endif
1226
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001227 /* default register type */
1228 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1229 mpic_access_mmio_be : mpic_access_mmio_le;
1230
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001231 /* If no physical address is passed in, a device-node is mandatory */
1232 BUG_ON(paddr == 0 && node == NULL);
1233
1234 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001235 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001236#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001237 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001238 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001239#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001240 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001241#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001242 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001243
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001244 /* If the MPIC is not DCR based, and no physical address was passed
1245 * in, try to obtain one
1246 */
1247 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001248 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001249 BUG_ON(reg == NULL);
1250 paddr = of_translate_address(node, reg);
1251 BUG_ON(paddr == OF_BAD_ADDR);
1252 }
1253
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001254 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001255 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1256 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001257
1258 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001259
1260 /* When using a device-node, reset requests are only honored if the MPIC
1261 * is allowed to reset.
1262 */
1263 if (mpic_reset_prohibited(node))
1264 mpic->flags |= MPIC_NO_RESET;
1265
1266 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1267 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001268 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1269 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001270 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001271 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001272 & MPIC_GREG_GCONF_RESET)
1273 mb();
1274 }
1275
Kumar Galad91e4ea2009-01-07 15:53:29 -06001276 /* CoreInt */
1277 if (flags & MPIC_ENABLE_COREINT)
1278 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1279 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1280 | MPIC_GREG_GCONF_COREINT);
1281
Olof Johanssonf3653552007-12-20 13:11:18 -06001282 if (flags & MPIC_ENABLE_MCK)
1283 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1284 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1285 | MPIC_GREG_GCONF_MCK);
1286
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001287 /* Read feature register, calculate num CPUs and, for non-ISU
1288 * MPICs, num sources as well. On ISU MPICs, sources are counted
1289 * as ISUs are added
1290 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001291 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1292 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001293 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001294 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001295 if (flags & MPIC_BROKEN_FRR_NIRQS)
1296 mpic->num_sources = mpic->irq_count;
1297 else
1298 mpic->num_sources =
1299 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1300 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001301 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001302
1303 /* Map the per-CPU registers */
1304 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001305 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001306 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1307 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001308 }
1309
1310 /* Initialize main ISU if none provided */
1311 if (mpic->isu_size == 0) {
1312 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001313 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001314 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001315 }
1316 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1317 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1318
Kumar Gala31207da2009-05-08 12:08:20 +00001319 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1320 isu_size ? isu_size : mpic->num_sources,
1321 &mpic_host_ops,
1322 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1323 if (mpic->irqhost == NULL)
1324 return NULL;
1325
1326 mpic->irqhost->host_data = mpic;
1327
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001329 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001330 case 1:
1331 vers = "1.0";
1332 break;
1333 case 2:
1334 vers = "1.2";
1335 break;
1336 case 3:
1337 vers = "1.3";
1338 break;
1339 default:
1340 vers = "<unknown>";
1341 break;
1342 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001343 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1344 " max %d CPUs\n",
1345 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1346 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1347 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001348
1349 mpic->next = mpics;
1350 mpics = mpic;
1351
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001352 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001353 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001354 irq_set_default_host(mpic->irqhost);
1355 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001356
1357 return mpic;
1358}
1359
1360void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001361 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001362{
1363 unsigned int isu_first = isu_num * mpic->isu_size;
1364
1365 BUG_ON(isu_num >= MPIC_MAX_ISU);
1366
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001367 mpic_map(mpic, mpic->irqhost->of_node,
1368 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001369 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001370
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001371 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1372 mpic->num_sources = isu_first + mpic->isu_size;
1373}
1374
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001375void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1376{
1377 mpic->senses = senses;
1378 mpic->senses_count = count;
1379}
1380
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001381void __init mpic_init(struct mpic *mpic)
1382{
1383 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001384 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385
1386 BUG_ON(mpic->num_sources == 0);
1387
1388 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1389
1390 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001391 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001392
Scott Woodea941872011-03-24 16:43:55 -05001393 /* Initialize timers to our reserved vectors and mask them for now */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001394 for (i = 0; i < 4; i++) {
1395 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001396 i * MPIC_INFO(TIMER_STRIDE) +
Scott Woodea941872011-03-24 16:43:55 -05001397 MPIC_INFO(TIMER_DESTINATION),
1398 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001400 i * MPIC_INFO(TIMER_STRIDE) +
1401 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001402 MPIC_VECPRI_MASK |
Scott Woodea941872011-03-24 16:43:55 -05001403 (9 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001404 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001405 }
1406
1407 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1408 mpic_test_broken_ipi(mpic);
1409 for (i = 0; i < 4; i++) {
1410 mpic_ipi_write(i,
1411 MPIC_VECPRI_MASK |
1412 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001413 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001414 }
1415
1416 /* Initialize interrupt sources */
1417 if (mpic->irq_count == 0)
1418 mpic->irq_count = mpic->num_sources;
1419
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001420 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001421 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001422 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001423 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001424 mpic_u3msi_init(mpic);
1425 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001426
Olof Johansson38958dd2007-12-12 17:44:46 +11001427 mpic_pasemi_msi_init(mpic);
1428
Meador Inged6a26392011-03-14 10:01:07 +00001429 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001430
Meador Ingedfec2202011-03-14 10:01:06 +00001431 if (!(mpic->flags & MPIC_NO_RESET)) {
1432 for (i = 0; i < mpic->num_sources; i++) {
1433 /* start with vector = source number, and masked */
1434 u32 vecpri = MPIC_VECPRI_MASK | i |
1435 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436
Meador Ingedfec2202011-03-14 10:01:06 +00001437 /* check if protected */
1438 if (mpic->protected && test_bit(i, mpic->protected))
1439 continue;
1440 /* init hw */
1441 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1442 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1443 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001444 }
1445
Olof Johansson7df24572007-01-28 23:33:18 -06001446 /* Init spurious vector */
1447 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001448
Zang Roy-r6191172335932006-08-25 14:16:30 +10001449 /* Disable 8259 passthrough, if supported */
1450 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1451 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1452 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1453 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001454
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001455 if (mpic->flags & MPIC_NO_BIAS)
1456 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1457 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1458 | MPIC_GREG_GCONF_NO_BIAS);
1459
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001460 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001461 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001462
1463#ifdef CONFIG_PM
1464 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001465 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1466 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001467 BUG_ON(mpic->save_data == NULL);
1468#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001469}
1470
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001471void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1472{
1473 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001474
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001475 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1476 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1477 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1478 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1479}
1480
1481void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1482{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001483 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001484 u32 v;
1485
Thomas Gleixner203041a2010-02-18 02:23:18 +00001486 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001487 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1488 if (enable)
1489 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1490 else
1491 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1492 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001493 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001494}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001495
1496void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1497{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001498 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001499 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001500 unsigned long flags;
1501 u32 reg;
1502
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001503 if (!mpic)
1504 return;
1505
Thomas Gleixner203041a2010-02-18 02:23:18 +00001506 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001507 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001508 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001509 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001510 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001511 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Scott Woodea941872011-03-24 16:43:55 -05001512 } else if (mpic_is_tm(mpic, irq)) {
1513 reg = mpic_tm_read(src - mpic->timer_vecs[0]) &
1514 ~MPIC_VECPRI_PRIORITY_MASK;
1515 mpic_tm_write(src - mpic->timer_vecs[0],
1516 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001517 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001518 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001519 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001520 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001521 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1522 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001523 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001524}
1525
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001526void mpic_setup_this_cpu(void)
1527{
1528#ifdef CONFIG_SMP
1529 struct mpic *mpic = mpic_primary;
1530 unsigned long flags;
1531 u32 msk = 1 << hard_smp_processor_id();
1532 unsigned int i;
1533
1534 BUG_ON(mpic == NULL);
1535
1536 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1537
Thomas Gleixner203041a2010-02-18 02:23:18 +00001538 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001539
1540 /* let the mpic know we want intrs. default affinity is 0xffffffff
1541 * until changed via /proc. That's how it's done on x86. If we want
1542 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001543 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001544 */
1545 if (distribute_irqs) {
1546 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001547 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1548 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001549 }
1550
1551 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001552 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001553
Thomas Gleixner203041a2010-02-18 02:23:18 +00001554 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001555#endif /* CONFIG_SMP */
1556}
1557
1558int mpic_cpu_get_priority(void)
1559{
1560 struct mpic *mpic = mpic_primary;
1561
Zang Roy-r6191172335932006-08-25 14:16:30 +10001562 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001563}
1564
1565void mpic_cpu_set_priority(int prio)
1566{
1567 struct mpic *mpic = mpic_primary;
1568
1569 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001570 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001571}
1572
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001573void mpic_teardown_this_cpu(int secondary)
1574{
1575 struct mpic *mpic = mpic_primary;
1576 unsigned long flags;
1577 u32 msk = 1 << hard_smp_processor_id();
1578 unsigned int i;
1579
1580 BUG_ON(mpic == NULL);
1581
1582 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001583 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001584
1585 /* let the mpic know we don't want intrs. */
1586 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001587 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1588 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001589
1590 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001591 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001592 /* We need to EOI the IPI since not all platforms reset the MPIC
1593 * on boot and new interrupts wouldn't get delivered otherwise.
1594 */
1595 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001596
Thomas Gleixner203041a2010-02-18 02:23:18 +00001597 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001598}
1599
1600
Olof Johanssonf3653552007-12-20 13:11:18 -06001601static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001602{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001603 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001604
Olof Johanssonf3653552007-12-20 13:11:18 -06001605 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001606#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001607 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001608#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001609 if (unlikely(src == mpic->spurious_vec)) {
1610 if (mpic->flags & MPIC_SPV_EOI)
1611 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001612 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001613 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001614 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1615 if (printk_ratelimit())
1616 printk(KERN_WARNING "%s: Got protected source %d !\n",
1617 mpic->name, (int)src);
1618 mpic_eoi(mpic);
1619 return NO_IRQ;
1620 }
1621
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001622 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001623}
1624
Olof Johanssonf3653552007-12-20 13:11:18 -06001625unsigned int mpic_get_one_irq(struct mpic *mpic)
1626{
1627 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1628}
1629
Olaf Hering35a84c22006-10-07 22:08:26 +10001630unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001631{
1632 struct mpic *mpic = mpic_primary;
1633
1634 BUG_ON(mpic == NULL);
1635
Olaf Hering35a84c22006-10-07 22:08:26 +10001636 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001637}
1638
Kumar Galad91e4ea2009-01-07 15:53:29 -06001639unsigned int mpic_get_coreint_irq(void)
1640{
1641#ifdef CONFIG_BOOKE
1642 struct mpic *mpic = mpic_primary;
1643 u32 src;
1644
1645 BUG_ON(mpic == NULL);
1646
1647 src = mfspr(SPRN_EPR);
1648
1649 if (unlikely(src == mpic->spurious_vec)) {
1650 if (mpic->flags & MPIC_SPV_EOI)
1651 mpic_eoi(mpic);
1652 return NO_IRQ;
1653 }
1654 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1655 if (printk_ratelimit())
1656 printk(KERN_WARNING "%s: Got protected source %d !\n",
1657 mpic->name, (int)src);
1658 return NO_IRQ;
1659 }
1660
1661 return irq_linear_revmap(mpic->irqhost, src);
1662#else
1663 return NO_IRQ;
1664#endif
1665}
1666
Olof Johanssonf3653552007-12-20 13:11:18 -06001667unsigned int mpic_get_mcirq(void)
1668{
1669 struct mpic *mpic = mpic_primary;
1670
1671 BUG_ON(mpic == NULL);
1672
1673 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1674}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001675
1676#ifdef CONFIG_SMP
1677void mpic_request_ipis(void)
1678{
1679 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001680 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001681 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001682
Frans Pop8354be92010-02-06 07:47:20 +00001683 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001684
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001685 for (i = 0; i < 4; i++) {
1686 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001687 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001688 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001689 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1690 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001691 }
Milton Miller78608dd2008-10-10 01:56:50 +00001692 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001693 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001694}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001695
Milton Miller3caba982011-05-10 19:29:17 +00001696void smp_mpic_message_pass(int cpu, int msg)
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001697{
1698 struct mpic *mpic = mpic_primary;
Milton Miller3caba982011-05-10 19:29:17 +00001699 u32 physmask;
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001700
1701 BUG_ON(mpic == NULL);
1702
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001703 /* make sure we're sending something that translates to an IPI */
1704 if ((unsigned int)msg > 3) {
1705 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1706 smp_processor_id(), msg);
1707 return;
1708 }
Milton Miller3caba982011-05-10 19:29:17 +00001709
1710#ifdef DEBUG_IPI
1711 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, msg);
1712#endif
1713
1714 physmask = 1 << get_hard_smp_processor_id(cpu);
1715
1716 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1717 msg * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE), physmask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001718}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001719
1720int __init smp_mpic_probe(void)
1721{
1722 int nr_cpus;
1723
1724 DBG("smp_mpic_probe()...\n");
1725
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001726 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001727
1728 DBG("nr_cpus: %d\n", nr_cpus);
1729
1730 if (nr_cpus > 1)
1731 mpic_request_ipis();
1732
1733 return nr_cpus;
1734}
1735
1736void __devinit smp_mpic_setup_cpu(int cpu)
1737{
1738 mpic_setup_this_cpu();
1739}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001740
1741void mpic_reset_core(int cpu)
1742{
1743 struct mpic *mpic = mpic_primary;
1744 u32 pir;
1745 int cpuid = get_hard_smp_processor_id(cpu);
1746
1747 /* Set target bit for core reset */
1748 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1749 pir |= (1 << cpuid);
1750 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1751 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1752
1753 /* Restore target bit after reset complete */
1754 pir &= ~(1 << cpuid);
1755 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1756 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1757}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001758#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001759
1760#ifdef CONFIG_PM
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001761static void mpic_suspend_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001762{
Johannes Berg3669e932007-05-02 16:33:41 +10001763 int i;
1764
1765 for (i = 0; i < mpic->num_sources; i++) {
1766 mpic->save_data[i].vecprio =
1767 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1768 mpic->save_data[i].dest =
1769 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1770 }
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001771}
1772
1773static int mpic_suspend(void)
1774{
1775 struct mpic *mpic = mpics;
1776
1777 while (mpic) {
1778 mpic_suspend_one(mpic);
1779 mpic = mpic->next;
1780 }
Johannes Berg3669e932007-05-02 16:33:41 +10001781
1782 return 0;
1783}
1784
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001785static void mpic_resume_one(struct mpic *mpic)
Johannes Berg3669e932007-05-02 16:33:41 +10001786{
Johannes Berg3669e932007-05-02 16:33:41 +10001787 int i;
1788
1789 for (i = 0; i < mpic->num_sources; i++) {
1790 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1791 mpic->save_data[i].vecprio);
1792 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1793 mpic->save_data[i].dest);
1794
1795#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001796 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001797 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1798
1799 if (fixup->base) {
1800 /* we use the lowest bit in an inverted meaning */
1801 if ((mpic->save_data[i].fixup_data & 1) == 0)
1802 continue;
1803
1804 /* Enable and configure */
1805 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1806
1807 writel(mpic->save_data[i].fixup_data & ~1,
1808 fixup->base + 4);
1809 }
1810 }
1811#endif
1812 } /* end for loop */
Johannes Berg3669e932007-05-02 16:33:41 +10001813}
Johannes Berg3669e932007-05-02 16:33:41 +10001814
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001815static void mpic_resume(void)
1816{
1817 struct mpic *mpic = mpics;
1818
1819 while (mpic) {
1820 mpic_resume_one(mpic);
1821 mpic = mpic->next;
1822 }
1823}
1824
1825static struct syscore_ops mpic_syscore_ops = {
Johannes Berg3669e932007-05-02 16:33:41 +10001826 .resume = mpic_resume,
1827 .suspend = mpic_suspend,
Johannes Berg3669e932007-05-02 16:33:41 +10001828};
1829
1830static int mpic_init_sys(void)
1831{
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001832 register_syscore_ops(&mpic_syscore_ops);
1833 return 0;
Johannes Berg3669e932007-05-02 16:33:41 +10001834}
1835
1836device_initcall(mpic_init_sys);
Rafael J. Wysockif5a592f2011-04-26 19:14:57 +02001837#endif