blob: 46786a606e90a11ae3e7b325eb6d37050f103024 [file] [log] [blame]
Juha Yrjolaaa62e902009-05-28 13:23:52 -07001/*
2 * linux/arch/arm/mach-omap2/gpmc-onenand.c
3 *
4 * Copyright (C) 2006 - 2009 Nokia Corporation
5 * Contacts: Juha Yrjola
6 * Tony Lindgren
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/kernel.h>
14#include <linux/platform_device.h>
15#include <linux/mtd/onenand_regs.h>
16#include <linux/io.h>
17
18#include <asm/mach/flash.h>
19
Tony Lindgrence491cf2009-10-20 09:40:47 -070020#include <plat/onenand.h>
21#include <plat/board.h>
22#include <plat/gpmc.h>
Juha Yrjolaaa62e902009-05-28 13:23:52 -070023
24static struct omap_onenand_platform_data *gpmc_onenand_data;
25
26static struct platform_device gpmc_onenand_device = {
27 .name = "omap2-onenand",
28 .id = -1,
29};
30
31static int omap2_onenand_set_async_mode(int cs, void __iomem *onenand_base)
32{
33 struct gpmc_timings t;
Adrian Hunter6d453e82009-06-23 13:30:24 +030034 u32 reg;
35 int err;
Juha Yrjolaaa62e902009-05-28 13:23:52 -070036
37 const int t_cer = 15;
38 const int t_avdp = 12;
39 const int t_aavdh = 7;
40 const int t_ce = 76;
41 const int t_aa = 76;
42 const int t_oe = 20;
43 const int t_cez = 20; /* max of t_cez, t_oez */
44 const int t_ds = 30;
45 const int t_wpl = 40;
46 const int t_wph = 30;
47
Adrian Hunter6d453e82009-06-23 13:30:24 +030048 /* Ensure sync read and sync write are disabled */
49 reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
50 reg &= ~ONENAND_SYS_CFG1_SYNC_READ & ~ONENAND_SYS_CFG1_SYNC_WRITE;
51 writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
52
Juha Yrjolaaa62e902009-05-28 13:23:52 -070053 memset(&t, 0, sizeof(t));
54 t.sync_clk = 0;
55 t.cs_on = 0;
56 t.adv_on = 0;
57
58 /* Read */
59 t.adv_rd_off = gpmc_round_ns_to_ticks(max_t(int, t_avdp, t_cer));
60 t.oe_on = t.adv_rd_off + gpmc_round_ns_to_ticks(t_aavdh);
61 t.access = t.adv_on + gpmc_round_ns_to_ticks(t_aa);
62 t.access = max_t(int, t.access, t.cs_on + gpmc_round_ns_to_ticks(t_ce));
63 t.access = max_t(int, t.access, t.oe_on + gpmc_round_ns_to_ticks(t_oe));
64 t.oe_off = t.access + gpmc_round_ns_to_ticks(1);
65 t.cs_rd_off = t.oe_off;
66 t.rd_cycle = t.cs_rd_off + gpmc_round_ns_to_ticks(t_cez);
67
68 /* Write */
69 t.adv_wr_off = t.adv_rd_off;
70 t.we_on = t.oe_on;
71 if (cpu_is_omap34xx()) {
72 t.wr_data_mux_bus = t.we_on;
73 t.wr_access = t.we_on + gpmc_round_ns_to_ticks(t_ds);
74 }
75 t.we_off = t.we_on + gpmc_round_ns_to_ticks(t_wpl);
76 t.cs_wr_off = t.we_off + gpmc_round_ns_to_ticks(t_wph);
77 t.wr_cycle = t.cs_wr_off + gpmc_round_ns_to_ticks(t_cez);
78
79 /* Configure GPMC for asynchronous read */
80 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1,
81 GPMC_CONFIG1_DEVICESIZE_16 |
82 GPMC_CONFIG1_MUXADDDATA);
83
Adrian Hunter6d453e82009-06-23 13:30:24 +030084 err = gpmc_cs_set_timings(cs, &t);
85 if (err)
86 return err;
87
88 /* Ensure sync read and sync write are disabled */
89 reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
90 reg &= ~ONENAND_SYS_CFG1_SYNC_READ & ~ONENAND_SYS_CFG1_SYNC_WRITE;
91 writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
92
93 return 0;
Juha Yrjolaaa62e902009-05-28 13:23:52 -070094}
95
96static void set_onenand_cfg(void __iomem *onenand_base, int latency,
Adrian Hunter1435ca02011-02-07 10:46:58 +020097 int sync_read, int sync_write, int hf, int vhf)
Juha Yrjolaaa62e902009-05-28 13:23:52 -070098{
99 u32 reg;
100
101 reg = readw(onenand_base + ONENAND_REG_SYS_CFG1);
102 reg &= ~((0x7 << ONENAND_SYS_CFG1_BRL_SHIFT) | (0x7 << 9));
103 reg |= (latency << ONENAND_SYS_CFG1_BRL_SHIFT) |
104 ONENAND_SYS_CFG1_BL_16;
105 if (sync_read)
106 reg |= ONENAND_SYS_CFG1_SYNC_READ;
107 else
108 reg &= ~ONENAND_SYS_CFG1_SYNC_READ;
109 if (sync_write)
110 reg |= ONENAND_SYS_CFG1_SYNC_WRITE;
111 else
112 reg &= ~ONENAND_SYS_CFG1_SYNC_WRITE;
113 if (hf)
114 reg |= ONENAND_SYS_CFG1_HF;
115 else
116 reg &= ~ONENAND_SYS_CFG1_HF;
Adrian Hunter1435ca02011-02-07 10:46:58 +0200117 if (vhf)
118 reg |= ONENAND_SYS_CFG1_VHF;
119 else
120 reg &= ~ONENAND_SYS_CFG1_VHF;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700121 writew(reg, onenand_base + ONENAND_REG_SYS_CFG1);
122}
123
124static int omap2_onenand_set_sync_mode(struct omap_onenand_platform_data *cfg,
125 void __iomem *onenand_base,
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200126 int *freq_ptr)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700127{
128 struct gpmc_timings t;
129 const int t_cer = 15;
130 const int t_avdp = 12;
131 const int t_cez = 20; /* max of t_cez, t_oez */
132 const int t_ds = 30;
133 const int t_wpl = 40;
134 const int t_wph = 30;
135 int min_gpmc_clk_period, t_ces, t_avds, t_avdh, t_ach, t_aavdh, t_rdyo;
136 int tick_ns, div, fclk_offset_ns, fclk_offset, gpmc_clk_ns, latency;
Adrian Hunter1435ca02011-02-07 10:46:58 +0200137 int first_time = 0, hf = 0, vhf = 0, sync_read = 0, sync_write = 0;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700138 int err, ticks_cez;
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200139 int cs = cfg->cs, freq = *freq_ptr;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700140 u32 reg;
141
142 if (cfg->flags & ONENAND_SYNC_READ) {
143 sync_read = 1;
144 } else if (cfg->flags & ONENAND_SYNC_READWRITE) {
145 sync_read = 1;
146 sync_write = 1;
Adrian Hunter6d453e82009-06-23 13:30:24 +0300147 } else
148 return omap2_onenand_set_async_mode(cs, onenand_base);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700149
150 if (!freq) {
151 /* Very first call freq is not known */
152 err = omap2_onenand_set_async_mode(cs, onenand_base);
153 if (err)
154 return err;
155 reg = readw(onenand_base + ONENAND_REG_VERSION_ID);
156 switch ((reg >> 4) & 0xf) {
157 case 0:
158 freq = 40;
159 break;
160 case 1:
161 freq = 54;
162 break;
163 case 2:
164 freq = 66;
165 break;
166 case 3:
167 freq = 83;
168 break;
169 case 4:
170 freq = 104;
171 break;
172 default:
173 freq = 54;
174 break;
175 }
176 first_time = 1;
177 }
178
179 switch (freq) {
Adrian Hunter49314452010-12-09 11:22:50 +0200180 case 104:
181 min_gpmc_clk_period = 9600; /* 104 MHz */
182 t_ces = 3;
183 t_avds = 4;
184 t_avdh = 2;
185 t_ach = 3;
186 t_aavdh = 6;
Adrian Hunter1435ca02011-02-07 10:46:58 +0200187 t_rdyo = 6;
Adrian Hunter49314452010-12-09 11:22:50 +0200188 break;
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700189 case 83:
Adrian Huntera3551f52010-12-09 10:48:27 +0200190 min_gpmc_clk_period = 12000; /* 83 MHz */
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700191 t_ces = 5;
192 t_avds = 4;
193 t_avdh = 2;
194 t_ach = 6;
195 t_aavdh = 6;
196 t_rdyo = 9;
197 break;
198 case 66:
Adrian Huntera3551f52010-12-09 10:48:27 +0200199 min_gpmc_clk_period = 15000; /* 66 MHz */
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700200 t_ces = 6;
201 t_avds = 5;
202 t_avdh = 2;
203 t_ach = 6;
204 t_aavdh = 6;
205 t_rdyo = 11;
206 break;
207 default:
Adrian Huntera3551f52010-12-09 10:48:27 +0200208 min_gpmc_clk_period = 18500; /* 54 MHz */
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700209 t_ces = 7;
210 t_avds = 7;
211 t_avdh = 7;
212 t_ach = 9;
213 t_aavdh = 7;
214 t_rdyo = 15;
215 sync_write = 0;
216 break;
217 }
218
219 tick_ns = gpmc_ticks_to_ns(1);
220 div = gpmc_cs_calc_divider(cs, min_gpmc_clk_period);
221 gpmc_clk_ns = gpmc_ticks_to_ns(div);
222 if (gpmc_clk_ns < 15) /* >66Mhz */
223 hf = 1;
Adrian Hunter1435ca02011-02-07 10:46:58 +0200224 if (gpmc_clk_ns < 12) /* >83Mhz */
225 vhf = 1;
226 if (vhf)
227 latency = 8;
228 else if (hf)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700229 latency = 6;
230 else if (gpmc_clk_ns >= 25) /* 40 MHz*/
231 latency = 3;
232 else
233 latency = 4;
234
235 if (first_time)
236 set_onenand_cfg(onenand_base, latency,
Adrian Hunter1435ca02011-02-07 10:46:58 +0200237 sync_read, sync_write, hf, vhf);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700238
239 if (div == 1) {
240 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG2);
241 reg |= (1 << 7);
242 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG2, reg);
243 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG3);
244 reg |= (1 << 7);
245 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG3, reg);
246 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG4);
247 reg |= (1 << 7);
248 reg |= (1 << 23);
249 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG4, reg);
250 } else {
251 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG2);
252 reg &= ~(1 << 7);
253 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG2, reg);
254 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG3);
255 reg &= ~(1 << 7);
256 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG3, reg);
257 reg = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG4);
258 reg &= ~(1 << 7);
259 reg &= ~(1 << 23);
260 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG4, reg);
261 }
262
263 /* Set synchronous read timings */
264 memset(&t, 0, sizeof(t));
265 t.sync_clk = min_gpmc_clk_period;
266 t.cs_on = 0;
267 t.adv_on = 0;
268 fclk_offset_ns = gpmc_round_ns_to_ticks(max_t(int, t_ces, t_avds));
269 fclk_offset = gpmc_ns_to_ticks(fclk_offset_ns);
270 t.page_burst_access = gpmc_clk_ns;
271
272 /* Read */
273 t.adv_rd_off = gpmc_ticks_to_ns(fclk_offset + gpmc_ns_to_ticks(t_avdh));
274 t.oe_on = gpmc_ticks_to_ns(fclk_offset + gpmc_ns_to_ticks(t_ach));
Adrian Hunter1435ca02011-02-07 10:46:58 +0200275 /* Force at least 1 clk between AVD High to OE Low */
276 if (t.oe_on <= t.adv_rd_off)
277 t.oe_on = t.adv_rd_off + gpmc_round_ns_to_ticks(1);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700278 t.access = gpmc_ticks_to_ns(fclk_offset + (latency + 1) * div);
279 t.oe_off = t.access + gpmc_round_ns_to_ticks(1);
280 t.cs_rd_off = t.oe_off;
281 ticks_cez = ((gpmc_ns_to_ticks(t_cez) + div - 1) / div) * div;
282 t.rd_cycle = gpmc_ticks_to_ns(fclk_offset + (latency + 1) * div +
283 ticks_cez);
284
285 /* Write */
286 if (sync_write) {
287 t.adv_wr_off = t.adv_rd_off;
288 t.we_on = 0;
289 t.we_off = t.cs_rd_off;
290 t.cs_wr_off = t.cs_rd_off;
291 t.wr_cycle = t.rd_cycle;
292 if (cpu_is_omap34xx()) {
293 t.wr_data_mux_bus = gpmc_ticks_to_ns(fclk_offset +
Adrian Huntera3551f52010-12-09 10:48:27 +0200294 gpmc_ps_to_ticks(min_gpmc_clk_period +
295 t_rdyo * 1000));
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700296 t.wr_access = t.access;
297 }
298 } else {
299 t.adv_wr_off = gpmc_round_ns_to_ticks(max_t(int,
300 t_avdp, t_cer));
301 t.we_on = t.adv_wr_off + gpmc_round_ns_to_ticks(t_aavdh);
302 t.we_off = t.we_on + gpmc_round_ns_to_ticks(t_wpl);
303 t.cs_wr_off = t.we_off + gpmc_round_ns_to_ticks(t_wph);
304 t.wr_cycle = t.cs_wr_off + gpmc_round_ns_to_ticks(t_cez);
305 if (cpu_is_omap34xx()) {
306 t.wr_data_mux_bus = t.we_on;
307 t.wr_access = t.we_on + gpmc_round_ns_to_ticks(t_ds);
308 }
309 }
310
311 /* Configure GPMC for synchronous read */
312 gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1,
313 GPMC_CONFIG1_WRAPBURST_SUPP |
314 GPMC_CONFIG1_READMULTIPLE_SUPP |
315 (sync_read ? GPMC_CONFIG1_READTYPE_SYNC : 0) |
316 (sync_write ? GPMC_CONFIG1_WRITEMULTIPLE_SUPP : 0) |
317 (sync_write ? GPMC_CONFIG1_WRITETYPE_SYNC : 0) |
318 GPMC_CONFIG1_CLKACTIVATIONTIME(fclk_offset) |
319 GPMC_CONFIG1_PAGE_LEN(2) |
320 (cpu_is_omap34xx() ? 0 :
321 (GPMC_CONFIG1_WAIT_READ_MON |
322 GPMC_CONFIG1_WAIT_PIN_SEL(0))) |
323 GPMC_CONFIG1_DEVICESIZE_16 |
324 GPMC_CONFIG1_DEVICETYPE_NOR |
325 GPMC_CONFIG1_MUXADDDATA);
326
327 err = gpmc_cs_set_timings(cs, &t);
328 if (err)
329 return err;
330
Adrian Hunter1435ca02011-02-07 10:46:58 +0200331 set_onenand_cfg(onenand_base, latency, sync_read, sync_write, hf, vhf);
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700332
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200333 *freq_ptr = freq;
334
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700335 return 0;
336}
337
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200338static int gpmc_onenand_setup(void __iomem *onenand_base, int *freq_ptr)
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700339{
340 struct device *dev = &gpmc_onenand_device.dev;
341
342 /* Set sync timings in GPMC */
343 if (omap2_onenand_set_sync_mode(gpmc_onenand_data, onenand_base,
Adrian Hunter3ad2d862011-02-07 10:46:59 +0200344 freq_ptr) < 0) {
Juha Yrjolaaa62e902009-05-28 13:23:52 -0700345 dev_err(dev, "Unable to set synchronous mode\n");
346 return -EINVAL;
347 }
348
349 return 0;
350}
351
352void __init gpmc_onenand_init(struct omap_onenand_platform_data *_onenand_data)
353{
354 gpmc_onenand_data = _onenand_data;
355 gpmc_onenand_data->onenand_setup = gpmc_onenand_setup;
356 gpmc_onenand_device.dev.platform_data = gpmc_onenand_data;
357
358 if (cpu_is_omap24xx() &&
359 (gpmc_onenand_data->flags & ONENAND_SYNC_READWRITE)) {
360 printk(KERN_ERR "Onenand using only SYNC_READ on 24xx\n");
361 gpmc_onenand_data->flags &= ~ONENAND_SYNC_READWRITE;
362 gpmc_onenand_data->flags |= ONENAND_SYNC_READ;
363 }
364
365 if (platform_device_register(&gpmc_onenand_device) < 0) {
366 printk(KERN_ERR "Unable to register OneNAND device\n");
367 return;
368 }
369}