blob: 37007d60bc373a88d0fe98235db9ed268773c335 [file] [log] [blame]
Grant Likely8e267f32011-07-19 17:26:54 -06001/*
2 * nVidia Tegra device tree board support
3 *
4 * Copyright (C) 2010 Secret Lab Technologies, Ltd.
5 * Copyright (C) 2010 Google, Inc.
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 */
17
18#include <linux/kernel.h>
19#include <linux/init.h>
20#include <linux/platform_device.h>
21#include <linux/serial_8250.h>
22#include <linux/clk.h>
23#include <linux/dma-mapping.h>
24#include <linux/irqdomain.h>
25#include <linux/of.h>
26#include <linux/of_address.h>
27#include <linux/of_fdt.h>
28#include <linux/of_irq.h>
29#include <linux/of_platform.h>
30#include <linux/pda_power.h>
31#include <linux/io.h>
32#include <linux/i2c.h>
33#include <linux/i2c-tegra.h>
34
Marc Zyngierafed2a22011-09-06 10:23:45 +010035#include <asm/hardware/gic.h>
Grant Likely8e267f32011-07-19 17:26:54 -060036#include <asm/mach-types.h>
37#include <asm/mach/arch.h>
38#include <asm/mach/time.h>
39#include <asm/setup.h>
40
41#include <mach/iomap.h>
42#include <mach/irqs.h>
43
44#include "board.h"
Grant Likely8e267f32011-07-19 17:26:54 -060045#include "clock.h"
46#include "devices.h"
47
Grant Likely8e267f32011-07-19 17:26:54 -060048struct of_dev_auxdata tegra20_auxdata_lookup[] __initdata = {
49 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC1_BASE, "sdhci-tegra.0", NULL),
50 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC2_BASE, "sdhci-tegra.1", NULL),
51 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC3_BASE, "sdhci-tegra.2", NULL),
52 OF_DEV_AUXDATA("nvidia,tegra20-sdhci", TEGRA_SDMMC4_BASE, "sdhci-tegra.3", NULL),
53 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C_BASE, "tegra-i2c.0", NULL),
54 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C2_BASE, "tegra-i2c.1", NULL),
55 OF_DEV_AUXDATA("nvidia,tegra20-i2c", TEGRA_I2C3_BASE, "tegra-i2c.2", NULL),
Stephen Warren0bc2ecb2011-12-17 23:29:31 -070056 OF_DEV_AUXDATA("nvidia,tegra20-i2c-dvc", TEGRA_DVC_BASE, "tegra-i2c.3", NULL),
Stephen Warren896637a2012-04-06 10:30:52 -060057 OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S1_BASE, "tegra20-i2s.0", NULL),
58 OF_DEV_AUXDATA("nvidia,tegra20-i2s", TEGRA_I2S2_BASE, "tegra20-i2s.1", NULL),
59 OF_DEV_AUXDATA("nvidia,tegra20-das", TEGRA_APB_MISC_DAS_BASE, "tegra20-das", NULL),
Olof Johansson4a53f4e2011-11-04 09:12:40 +000060 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB_BASE, "tegra-ehci.0",
Stephen Warren8c3ec842012-03-19 13:57:13 -060061 &tegra_ehci1_pdata),
Olof Johansson4a53f4e2011-11-04 09:12:40 +000062 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB2_BASE, "tegra-ehci.1",
Stephen Warren8c3ec842012-03-19 13:57:13 -060063 &tegra_ehci2_pdata),
Olof Johansson4a53f4e2011-11-04 09:12:40 +000064 OF_DEV_AUXDATA("nvidia,tegra20-ehci", TEGRA_USB3_BASE, "tegra-ehci.2",
Stephen Warren8c3ec842012-03-19 13:57:13 -060065 &tegra_ehci3_pdata),
Linus Torvalds9ec97162012-07-30 09:22:37 -070066 OF_DEV_AUXDATA("nvidia,tegra20-apbdma", TEGRA_APB_DMA_BASE, "tegra-apbdma", NULL),
Thierry Reding140fd972011-12-21 08:04:13 +010067 OF_DEV_AUXDATA("nvidia,tegra20-pwm", TEGRA_PWFM_BASE, "tegra-pwm", NULL),
Grant Likely8e267f32011-07-19 17:26:54 -060068 {}
69};
70
71static __initdata struct tegra_clk_init_table tegra_dt_clk_init_table[] = {
72 /* name parent rate enabled */
73 { "uartd", "pll_p", 216000000, true },
Olof Johansson4a53f4e2011-11-04 09:12:40 +000074 { "usbd", "clk_m", 12000000, false },
75 { "usb2", "clk_m", 12000000, false },
76 { "usb3", "clk_m", 12000000, false },
Stephen Warren586187e2011-12-07 15:13:42 -070077 { "pll_a", "pll_p_out1", 56448000, true },
78 { "pll_a_out0", "pll_a", 11289600, true },
79 { "cdev1", NULL, 0, true },
80 { "i2s1", "pll_a_out0", 11289600, false},
81 { "i2s2", "pll_a_out0", 11289600, false},
Grant Likely8e267f32011-07-19 17:26:54 -060082 { NULL, NULL, 0, 0},
83};
84
Grant Likely8e267f32011-07-19 17:26:54 -060085static void __init tegra_dt_init(void)
86{
Grant Likely8e267f32011-07-19 17:26:54 -060087 tegra_clk_init_from_table(tegra_dt_clk_init_table);
88
Stephen Warrena58116f2011-12-16 15:12:32 -070089 /*
90 * Finished with the static registrations now; fill in the missing
91 * devices
92 */
Stephen Warren2553dcc2012-06-28 16:29:19 -060093 of_platform_populate(NULL, of_default_bus_match_table,
Stephen Warrena58116f2011-12-16 15:12:32 -070094 tegra20_auxdata_lookup, NULL);
Grant Likely8e267f32011-07-19 17:26:54 -060095}
96
Stephen Warrenc554dee2012-05-02 13:43:26 -060097static void __init trimslice_init(void)
98{
Stephen Warrenbe6a9192012-08-03 14:55:36 -060099#ifdef CONFIG_TEGRA_PCI
Stephen Warrenc554dee2012-05-02 13:43:26 -0600100 int ret;
101
102 ret = tegra_pcie_init(true, true);
103 if (ret)
104 pr_err("tegra_pci_init() failed: %d\n", ret);
Stephen Warrenc554dee2012-05-02 13:43:26 -0600105#endif
Stephen Warrenbe6a9192012-08-03 14:55:36 -0600106}
Stephen Warrenc554dee2012-05-02 13:43:26 -0600107
Stephen Warrena12c0ef2012-05-02 15:47:12 -0600108static void __init harmony_init(void)
109{
Laxman Dewangan3cc404d2012-08-16 20:59:59 +0000110#ifdef CONFIG_TEGRA_PCI
Stephen Warrena12c0ef2012-05-02 15:47:12 -0600111 int ret;
112
Stephen Warrena12c0ef2012-05-02 15:47:12 -0600113 ret = harmony_pcie_init();
114 if (ret)
115 pr_err("harmony_pcie_init() failed: %d\n", ret);
Stephen Warrena12c0ef2012-05-02 15:47:12 -0600116#endif
Stephen Warrenbb25af82012-08-03 15:24:38 -0600117}
Stephen Warrena12c0ef2012-05-02 15:47:12 -0600118
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600119static void __init paz00_init(void)
120{
121 tegra_paz00_wifikill_init();
122}
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600123
Stephen Warrenc554dee2012-05-02 13:43:26 -0600124static struct {
125 char *machine;
126 void (*init)(void);
127} board_init_funcs[] = {
Stephen Warrenc554dee2012-05-02 13:43:26 -0600128 { "compulab,trimslice", trimslice_init },
Stephen Warrena12c0ef2012-05-02 15:47:12 -0600129 { "nvidia,harmony", harmony_init },
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600130 { "compal,paz00", paz00_init },
Stephen Warrenc554dee2012-05-02 13:43:26 -0600131};
132
133static void __init tegra_dt_init_late(void)
134{
135 int i;
136
137 tegra_init_late();
138
139 for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
140 if (of_machine_is_compatible(board_init_funcs[i].machine)) {
141 board_init_funcs[i].init();
142 break;
143 }
144 }
145}
146
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200147static const char *tegra20_dt_board_compat[] = {
Stephen Warrenc5444f32012-02-27 18:26:16 -0700148 "nvidia,tegra20",
Grant Likely8e267f32011-07-19 17:26:54 -0600149 NULL
150};
151
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200152DT_MACHINE_START(TEGRA_DT, "nVidia Tegra20 (Flattened Device Tree)")
Grant Likely8e267f32011-07-19 17:26:54 -0600153 .map_io = tegra_map_common_io,
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200154 .init_early = tegra20_init_early,
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700155 .init_irq = tegra_dt_init_irq,
Marc Zyngierafed2a22011-09-06 10:23:45 +0100156 .handle_irq = gic_handle_irq,
Grant Likely8e267f32011-07-19 17:26:54 -0600157 .timer = &tegra_timer,
158 .init_machine = tegra_dt_init,
Stephen Warrenc554dee2012-05-02 13:43:26 -0600159 .init_late = tegra_dt_init_late,
Russell Kingabea3f22011-11-05 08:48:33 +0000160 .restart = tegra_assert_system_reset,
Peter De Schrijverc37c07d2011-12-14 17:03:17 +0200161 .dt_compat = tegra20_dt_board_compat,
Grant Likely8e267f32011-07-19 17:26:54 -0600162MACHINE_END