blob: 318e6a5a710f6cdfbb894ac2e659c4f139d313aa [file] [log] [blame]
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001/*
2 * Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; version 2 of the License.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program; if not, write to the Free Software
15 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
16 */
17
18#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/init.h>
22#include <linux/errno.h>
23#include <linux/i2c.h>
24#include <linux/fs.h>
25#include <linux/io.h>
26#include <linux/types.h>
27#include <linux/interrupt.h>
28#include <linux/jiffies.h>
29#include <linux/pci.h>
30#include <linux/mutex.h>
31#include <linux/ktime.h>
Wolfram Sang6dbc2f32011-02-23 11:11:35 +010032#include <linux/slab.h>
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +090033
34#define PCH_EVENT_SET 0 /* I2C Interrupt Event Set Status */
35#define PCH_EVENT_NONE 1 /* I2C Interrupt Event Clear Status */
36#define PCH_MAX_CLK 100000 /* Maximum Clock speed in MHz */
37#define PCH_BUFFER_MODE_ENABLE 0x0002 /* flag for Buffer mode enable */
38#define PCH_EEPROM_SW_RST_MODE_ENABLE 0x0008 /* EEPROM SW RST enable flag */
39
40#define PCH_I2CSADR 0x00 /* I2C slave address register */
41#define PCH_I2CCTL 0x04 /* I2C control register */
42#define PCH_I2CSR 0x08 /* I2C status register */
43#define PCH_I2CDR 0x0C /* I2C data register */
44#define PCH_I2CMON 0x10 /* I2C bus monitor register */
45#define PCH_I2CBC 0x14 /* I2C bus transfer rate setup counter */
46#define PCH_I2CMOD 0x18 /* I2C mode register */
47#define PCH_I2CBUFSLV 0x1C /* I2C buffer mode slave address register */
48#define PCH_I2CBUFSUB 0x20 /* I2C buffer mode subaddress register */
49#define PCH_I2CBUFFOR 0x24 /* I2C buffer mode format register */
50#define PCH_I2CBUFCTL 0x28 /* I2C buffer mode control register */
51#define PCH_I2CBUFMSK 0x2C /* I2C buffer mode interrupt mask register */
52#define PCH_I2CBUFSTA 0x30 /* I2C buffer mode status register */
53#define PCH_I2CBUFLEV 0x34 /* I2C buffer mode level register */
54#define PCH_I2CESRFOR 0x38 /* EEPROM software reset mode format register */
55#define PCH_I2CESRCTL 0x3C /* EEPROM software reset mode ctrl register */
56#define PCH_I2CESRMSK 0x40 /* EEPROM software reset mode */
57#define PCH_I2CESRSTA 0x44 /* EEPROM software reset mode status register */
58#define PCH_I2CTMR 0x48 /* I2C timer register */
59#define PCH_I2CSRST 0xFC /* I2C reset register */
60#define PCH_I2CNF 0xF8 /* I2C noise filter register */
61
62#define BUS_IDLE_TIMEOUT 20
63#define PCH_I2CCTL_I2CMEN 0x0080
64#define TEN_BIT_ADDR_DEFAULT 0xF000
65#define TEN_BIT_ADDR_MASK 0xF0
66#define PCH_START 0x0020
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +090067#define PCH_RESTART 0x0004
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +090068#define PCH_ESR_START 0x0001
69#define PCH_BUFF_START 0x1
70#define PCH_REPSTART 0x0004
71#define PCH_ACK 0x0008
72#define PCH_GETACK 0x0001
73#define CLR_REG 0x0
74#define I2C_RD 0x1
75#define I2CMCF_BIT 0x0080
76#define I2CMIF_BIT 0x0002
77#define I2CMAL_BIT 0x0010
78#define I2CBMFI_BIT 0x0001
79#define I2CBMAL_BIT 0x0002
80#define I2CBMNA_BIT 0x0004
81#define I2CBMTO_BIT 0x0008
82#define I2CBMIS_BIT 0x0010
83#define I2CESRFI_BIT 0X0001
84#define I2CESRTO_BIT 0x0002
85#define I2CESRFIIE_BIT 0x1
86#define I2CESRTOIE_BIT 0x2
87#define I2CBMDZ_BIT 0x0040
88#define I2CBMAG_BIT 0x0020
89#define I2CMBB_BIT 0x0020
90#define BUFFER_MODE_MASK (I2CBMFI_BIT | I2CBMAL_BIT | I2CBMNA_BIT | \
91 I2CBMTO_BIT | I2CBMIS_BIT)
92#define I2C_ADDR_MSK 0xFF
93#define I2C_MSB_2B_MSK 0x300
94#define FAST_MODE_CLK 400
95#define FAST_MODE_EN 0x0001
96#define SUB_ADDR_LEN_MAX 4
97#define BUF_LEN_MAX 32
98#define PCH_BUFFER_MODE 0x1
99#define EEPROM_SW_RST_MODE 0x0002
100#define NORMAL_INTR_ENBL 0x0300
101#define EEPROM_RST_INTR_ENBL (I2CESRFIIE_BIT | I2CESRTOIE_BIT)
102#define EEPROM_RST_INTR_DISBL 0x0
103#define BUFFER_MODE_INTR_ENBL 0x001F
104#define BUFFER_MODE_INTR_DISBL 0x0
105#define NORMAL_MODE 0x0
106#define BUFFER_MODE 0x1
107#define EEPROM_SR_MODE 0x2
108#define I2C_TX_MODE 0x0010
109#define PCH_BUF_TX 0xFFF7
110#define PCH_BUF_RD 0x0008
111#define I2C_ERROR_MASK (I2CESRTO_EVENT | I2CBMIS_EVENT | I2CBMTO_EVENT | \
112 I2CBMNA_EVENT | I2CBMAL_EVENT | I2CMAL_EVENT)
113#define I2CMAL_EVENT 0x0001
114#define I2CMCF_EVENT 0x0002
115#define I2CBMFI_EVENT 0x0004
116#define I2CBMAL_EVENT 0x0008
117#define I2CBMNA_EVENT 0x0010
118#define I2CBMTO_EVENT 0x0020
119#define I2CBMIS_EVENT 0x0040
120#define I2CESRFI_EVENT 0x0080
121#define I2CESRTO_EVENT 0x0100
122#define PCI_DEVICE_ID_PCH_I2C 0x8817
123
124#define pch_dbg(adap, fmt, arg...) \
125 dev_dbg(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
126
127#define pch_err(adap, fmt, arg...) \
128 dev_err(adap->pch_adapter.dev.parent, "%s :" fmt, __func__, ##arg)
129
130#define pch_pci_err(pdev, fmt, arg...) \
131 dev_err(&pdev->dev, "%s :" fmt, __func__, ##arg)
132
133#define pch_pci_dbg(pdev, fmt, arg...) \
134 dev_dbg(&pdev->dev, "%s :" fmt, __func__, ##arg)
135
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900136/*
137Set the number of I2C instance max
138Intel EG20T PCH : 1ch
139OKI SEMICONDUCTOR ML7213 IOH : 2ch
140*/
141#define PCH_I2C_MAX_DEV 2
142
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900143/**
144 * struct i2c_algo_pch_data - for I2C driver functionalities
145 * @pch_adapter: stores the reference to i2c_adapter structure
146 * @p_adapter_info: stores the reference to adapter_info structure
147 * @pch_base_address: specifies the remapped base address
148 * @pch_buff_mode_en: specifies if buffer mode is enabled
149 * @pch_event_flag: specifies occurrence of interrupt events
150 * @pch_i2c_xfer_in_progress: specifies whether the transfer is completed
151 */
152struct i2c_algo_pch_data {
153 struct i2c_adapter pch_adapter;
154 struct adapter_info *p_adapter_info;
155 void __iomem *pch_base_address;
156 int pch_buff_mode_en;
157 u32 pch_event_flag;
158 bool pch_i2c_xfer_in_progress;
159};
160
161/**
162 * struct adapter_info - This structure holds the adapter information for the
163 PCH i2c controller
164 * @pch_data: stores a list of i2c_algo_pch_data
165 * @pch_i2c_suspended: specifies whether the system is suspended or not
166 * perhaps with more lines and words.
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900167 * @ch_num: specifies the number of i2c instance
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900168 *
169 * pch_data has as many elements as maximum I2C channels
170 */
171struct adapter_info {
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900172 struct i2c_algo_pch_data pch_data[PCH_I2C_MAX_DEV];
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900173 bool pch_i2c_suspended;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900174 int ch_num;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900175};
176
177
178static int pch_i2c_speed = 100; /* I2C bus speed in Kbps */
179static int pch_clk = 50000; /* specifies I2C clock speed in KHz */
180static wait_queue_head_t pch_event;
181static DEFINE_MUTEX(pch_mutex);
182
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900183/* Definition for ML7213 by OKI SEMICONDUCTOR */
184#define PCI_VENDOR_ID_ROHM 0x10DB
185#define PCI_DEVICE_ID_ML7213_I2C 0x802D
Tomoya MORINAGAefbe0f22011-05-09 16:32:31 +0900186#define PCI_DEVICE_ID_ML7223_I2C 0x8010
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900187
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900188static struct pci_device_id __devinitdata pch_pcidev_id[] = {
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900189 { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH_I2C), 1, },
190 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7213_I2C), 2, },
Tomoya MORINAGAefbe0f22011-05-09 16:32:31 +0900191 { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ML7223_I2C), 1, },
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900192 {0,}
193};
194
195static irqreturn_t pch_i2c_handler(int irq, void *pData);
196
197static inline void pch_setbit(void __iomem *addr, u32 offset, u32 bitmask)
198{
199 u32 val;
200 val = ioread32(addr + offset);
201 val |= bitmask;
202 iowrite32(val, addr + offset);
203}
204
205static inline void pch_clrbit(void __iomem *addr, u32 offset, u32 bitmask)
206{
207 u32 val;
208 val = ioread32(addr + offset);
209 val &= (~bitmask);
210 iowrite32(val, addr + offset);
211}
212
213/**
214 * pch_i2c_init() - hardware initialization of I2C module
215 * @adap: Pointer to struct i2c_algo_pch_data.
216 */
217static void pch_i2c_init(struct i2c_algo_pch_data *adap)
218{
219 void __iomem *p = adap->pch_base_address;
220 u32 pch_i2cbc;
221 u32 pch_i2ctmr;
222 u32 reg_value;
223
224 /* reset I2C controller */
225 iowrite32(0x01, p + PCH_I2CSRST);
226 msleep(20);
227 iowrite32(0x0, p + PCH_I2CSRST);
228
229 /* Initialize I2C registers */
230 iowrite32(0x21, p + PCH_I2CNF);
231
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900232 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_I2CCTL_I2CMEN);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900233
234 if (pch_i2c_speed != 400)
235 pch_i2c_speed = 100;
236
237 reg_value = PCH_I2CCTL_I2CMEN;
238 if (pch_i2c_speed == FAST_MODE_CLK) {
239 reg_value |= FAST_MODE_EN;
240 pch_dbg(adap, "Fast mode enabled\n");
241 }
242
243 if (pch_clk > PCH_MAX_CLK)
244 pch_clk = 62500;
245
246 pch_i2cbc = (pch_clk + (pch_i2c_speed * 4)) / pch_i2c_speed * 8;
247 /* Set transfer speed in I2CBC */
248 iowrite32(pch_i2cbc, p + PCH_I2CBC);
249
250 pch_i2ctmr = (pch_clk) / 8;
251 iowrite32(pch_i2ctmr, p + PCH_I2CTMR);
252
253 reg_value |= NORMAL_INTR_ENBL; /* Enable interrupts in normal mode */
254 iowrite32(reg_value, p + PCH_I2CCTL);
255
256 pch_dbg(adap,
257 "I2CCTL=%x pch_i2cbc=%x pch_i2ctmr=%x Enable interrupts\n",
258 ioread32(p + PCH_I2CCTL), pch_i2cbc, pch_i2ctmr);
259
260 init_waitqueue_head(&pch_event);
261}
262
263static inline bool ktime_lt(const ktime_t cmp1, const ktime_t cmp2)
264{
265 return cmp1.tv64 < cmp2.tv64;
266}
267
268/**
269 * pch_i2c_wait_for_bus_idle() - check the status of bus.
270 * @adap: Pointer to struct i2c_algo_pch_data.
271 * @timeout: waiting time counter (us).
272 */
273static s32 pch_i2c_wait_for_bus_idle(struct i2c_algo_pch_data *adap,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900274 s32 timeout)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900275{
276 void __iomem *p = adap->pch_base_address;
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900277 ktime_t ns_val;
278
279 if ((ioread32(p + PCH_I2CSR) & I2CMBB_BIT) == 0)
280 return 0;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900281
282 /* MAX timeout value is timeout*1000*1000nsec */
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900283 ns_val = ktime_add_ns(ktime_get(), timeout*1000*1000);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900284 do {
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900285 msleep(20);
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900286 if ((ioread32(p + PCH_I2CSR) & I2CMBB_BIT) == 0)
287 return 0;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900288 } while (ktime_lt(ktime_get(), ns_val));
289
290 pch_dbg(adap, "I2CSR = %x\n", ioread32(p + PCH_I2CSR));
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900291 pch_err(adap, "%s: Timeout Error.return%d\n", __func__, -ETIME);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900292
Tomoya MORINAGA93e4ad72011-10-12 13:13:00 +0900293 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900294}
295
296/**
297 * pch_i2c_start() - Generate I2C start condition in normal mode.
298 * @adap: Pointer to struct i2c_algo_pch_data.
299 *
300 * Generate I2C start condition in normal mode by setting I2CCTL.I2CMSTA to 1.
301 */
302static void pch_i2c_start(struct i2c_algo_pch_data *adap)
303{
304 void __iomem *p = adap->pch_base_address;
305 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
306 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
307}
308
309/**
310 * pch_i2c_wait_for_xfer_complete() - initiates a wait for the tx complete event
311 * @adap: Pointer to struct i2c_algo_pch_data.
312 */
313static s32 pch_i2c_wait_for_xfer_complete(struct i2c_algo_pch_data *adap)
314{
Tomoya MORINAGAc7b41f32011-10-12 13:13:01 +0900315 long ret;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900316 ret = wait_event_timeout(pch_event,
317 (adap->pch_event_flag != 0), msecs_to_jiffies(50));
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900318
319 if (ret == 0) {
320 pch_err(adap, "timeout: %x\n", adap->pch_event_flag);
321 return -ETIMEDOUT;
322 }
323
324 if (adap->pch_event_flag & I2C_ERROR_MASK) {
325 pch_err(adap, "error bits set: %x\n", adap->pch_event_flag);
326 return -EIO;
327 }
328
329 adap->pch_event_flag = 0;
330
331 return 0;
332}
333
334/**
335 * pch_i2c_getack() - to confirm ACK/NACK
336 * @adap: Pointer to struct i2c_algo_pch_data.
337 */
338static s32 pch_i2c_getack(struct i2c_algo_pch_data *adap)
339{
340 u32 reg_val;
341 void __iomem *p = adap->pch_base_address;
342 reg_val = ioread32(p + PCH_I2CSR) & PCH_GETACK;
343
344 if (reg_val != 0) {
345 pch_err(adap, "return%d\n", -EPROTO);
346 return -EPROTO;
347 }
348
349 return 0;
350}
351
352/**
353 * pch_i2c_stop() - generate stop condition in normal mode.
354 * @adap: Pointer to struct i2c_algo_pch_data.
355 */
356static void pch_i2c_stop(struct i2c_algo_pch_data *adap)
357{
358 void __iomem *p = adap->pch_base_address;
359 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
360 /* clear the start bit */
361 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_START);
362}
363
364/**
365 * pch_i2c_repstart() - generate repeated start condition in normal mode
366 * @adap: Pointer to struct i2c_algo_pch_data.
367 */
368static void pch_i2c_repstart(struct i2c_algo_pch_data *adap)
369{
370 void __iomem *p = adap->pch_base_address;
371 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
372 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_REPSTART);
373}
374
375/**
376 * pch_i2c_writebytes() - write data to I2C bus in normal mode
377 * @i2c_adap: Pointer to the struct i2c_adapter.
378 * @last: specifies whether last message or not.
379 * In the case of compound mode it will be 1 for last message,
380 * otherwise 0.
381 * @first: specifies whether first message or not.
382 * 1 for first message otherwise 0.
383 */
384static s32 pch_i2c_writebytes(struct i2c_adapter *i2c_adap,
385 struct i2c_msg *msgs, u32 last, u32 first)
386{
387 struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
388 u8 *buf;
389 u32 length;
390 u32 addr;
391 u32 addr_2_msb;
392 u32 addr_8_lsb;
393 s32 wrcount;
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900394 s32 rtn;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900395 void __iomem *p = adap->pch_base_address;
396
397 length = msgs->len;
398 buf = msgs->buf;
399 addr = msgs->addr;
400
401 /* enable master tx */
402 pch_setbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
403
404 pch_dbg(adap, "I2CCTL = %x msgs->len = %d\n", ioread32(p + PCH_I2CCTL),
405 length);
406
407 if (first) {
408 if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
409 return -ETIME;
410 }
411
412 if (msgs->flags & I2C_M_TEN) {
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900413 addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7) & 0x06;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900414 iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
415 if (first)
416 pch_i2c_start(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900417
418 rtn = pch_i2c_wait_for_xfer_complete(adap);
419 if (rtn == 0) {
420 if (pch_i2c_getack(adap)) {
421 pch_dbg(adap, "Receive NACK for slave address"
422 "setting\n");
423 return -EIO;
424 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900425 addr_8_lsb = (addr & I2C_ADDR_MSK);
426 iowrite32(addr_8_lsb, p + PCH_I2CDR);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900427 } else if (rtn == -EIO) { /* Arbitration Lost */
428 pch_err(adap, "Lost Arbitration\n");
429 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
430 I2CMAL_BIT);
431 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
432 I2CMIF_BIT);
433 pch_i2c_init(adap);
434 return -EAGAIN;
435 } else { /* wait-event timeout */
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900436 pch_i2c_stop(adap);
437 return -ETIME;
438 }
439 } else {
440 /* set 7 bit slave address and R/W bit as 0 */
441 iowrite32(addr << 1, p + PCH_I2CDR);
442 if (first)
443 pch_i2c_start(adap);
444 }
445
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900446 rtn = pch_i2c_wait_for_xfer_complete(adap);
447 if (rtn == 0) {
448 if (pch_i2c_getack(adap)) {
449 pch_dbg(adap, "Receive NACK for slave address"
450 "setting\n");
451 return -EIO;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900452 }
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900453 } else if (rtn == -EIO) { /* Arbitration Lost */
454 pch_err(adap, "Lost Arbitration\n");
455 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMAL_BIT);
456 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMIF_BIT);
457 return -EAGAIN;
458 } else { /* wait-event timeout */
Tomoya MORINAGA3cf21a72011-10-12 13:13:04 +0900459 pch_i2c_stop(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900460 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900461 }
462
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900463 for (wrcount = 0; wrcount < length; ++wrcount) {
464 /* write buffer value to I2C data register */
465 iowrite32(buf[wrcount], p + PCH_I2CDR);
466 pch_dbg(adap, "writing %x to Data register\n", buf[wrcount]);
467
468 rtn = pch_i2c_wait_for_xfer_complete(adap);
469 if (rtn == 0) {
470 if (pch_i2c_getack(adap)) {
471 pch_dbg(adap, "Receive NACK for slave address"
472 "setting\n");
473 return -EIO;
474 }
475 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
476 I2CMCF_BIT);
477 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
478 I2CMIF_BIT);
479 } else { /* wait-event timeout */
Tomoya MORINAGA3cf21a72011-10-12 13:13:04 +0900480 pch_i2c_stop(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900481 return -ETIME;
482 }
483 }
484
485 /* check if this is the last message */
486 if (last)
487 pch_i2c_stop(adap);
488 else
489 pch_i2c_repstart(adap);
490
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900491 pch_dbg(adap, "return=%d\n", wrcount);
492
493 return wrcount;
494}
495
496/**
497 * pch_i2c_sendack() - send ACK
498 * @adap: Pointer to struct i2c_algo_pch_data.
499 */
500static void pch_i2c_sendack(struct i2c_algo_pch_data *adap)
501{
502 void __iomem *p = adap->pch_base_address;
503 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
504 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
505}
506
507/**
508 * pch_i2c_sendnack() - send NACK
509 * @adap: Pointer to struct i2c_algo_pch_data.
510 */
511static void pch_i2c_sendnack(struct i2c_algo_pch_data *adap)
512{
513 void __iomem *p = adap->pch_base_address;
514 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
515 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_ACK);
516}
517
518/**
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900519 * pch_i2c_restart() - Generate I2C restart condition in normal mode.
520 * @adap: Pointer to struct i2c_algo_pch_data.
521 *
522 * Generate I2C restart condition in normal mode by setting I2CCTL.I2CRSTA.
523 */
524static void pch_i2c_restart(struct i2c_algo_pch_data *adap)
525{
526 void __iomem *p = adap->pch_base_address;
527 pch_dbg(adap, "I2CCTL = %x\n", ioread32(p + PCH_I2CCTL));
528 pch_setbit(adap->pch_base_address, PCH_I2CCTL, PCH_RESTART);
529}
530
531/**
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900532 * pch_i2c_readbytes() - read data from I2C bus in normal mode.
533 * @i2c_adap: Pointer to the struct i2c_adapter.
534 * @msgs: Pointer to i2c_msg structure.
535 * @last: specifies whether last message or not.
536 * @first: specifies whether first message or not.
537 */
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900538static s32 pch_i2c_readbytes(struct i2c_adapter *i2c_adap, struct i2c_msg *msgs,
539 u32 last, u32 first)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900540{
541 struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
542
543 u8 *buf;
544 u32 count;
545 u32 length;
546 u32 addr;
547 u32 addr_2_msb;
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900548 u32 addr_8_lsb;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900549 void __iomem *p = adap->pch_base_address;
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900550 s32 rtn;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900551
552 length = msgs->len;
553 buf = msgs->buf;
554 addr = msgs->addr;
555
556 /* enable master reception */
557 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, I2C_TX_MODE);
558
559 if (first) {
560 if (pch_i2c_wait_for_bus_idle(adap, BUS_IDLE_TIMEOUT) == -ETIME)
561 return -ETIME;
562 }
563
564 if (msgs->flags & I2C_M_TEN) {
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900565 addr_2_msb = ((addr & I2C_MSB_2B_MSK) >> 7);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900566 iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK, p + PCH_I2CDR);
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900567 if (first)
568 pch_i2c_start(adap);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900569
Tomoya MORINAGAc249ac22011-10-12 13:13:02 +0900570 rtn = pch_i2c_wait_for_xfer_complete(adap);
571 if (rtn == 0) {
572 if (pch_i2c_getack(adap)) {
573 pch_dbg(adap, "Receive NACK for slave address"
574 "setting\n");
575 return -EIO;
576 }
577 addr_8_lsb = (addr & I2C_ADDR_MSK);
578 iowrite32(addr_8_lsb, p + PCH_I2CDR);
579 } else if (rtn == -EIO) { /* Arbitration Lost */
580 pch_err(adap, "Lost Arbitration\n");
581 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
582 I2CMAL_BIT);
583 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
584 I2CMIF_BIT);
585 pch_i2c_init(adap);
586 return -EAGAIN;
587 } else { /* wait-event timeout */
588 pch_i2c_stop(adap);
589 return -ETIME;
590 }
591 pch_i2c_restart(adap);
592 rtn = pch_i2c_wait_for_xfer_complete(adap);
593 if (rtn == 0) {
594 if (pch_i2c_getack(adap)) {
595 pch_dbg(adap, "Receive NACK for slave address"
596 "setting\n");
597 return -EIO;
598 }
599 addr_2_msb |= I2C_RD;
600 iowrite32(addr_2_msb | TEN_BIT_ADDR_MASK,
601 p + PCH_I2CDR);
602 } else if (rtn == -EIO) { /* Arbitration Lost */
603 pch_err(adap, "Lost Arbitration\n");
604 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
605 I2CMAL_BIT);
606 pch_clrbit(adap->pch_base_address, PCH_I2CSR,
607 I2CMIF_BIT);
608 pch_i2c_init(adap);
609 return -EAGAIN;
610 } else { /* wait-event timeout */
611 pch_i2c_stop(adap);
612 return -ETIME;
613 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900614 } else {
615 /* 7 address bits + R/W bit */
616 addr = (((addr) << 1) | (I2C_RD));
617 iowrite32(addr, p + PCH_I2CDR);
618 }
619
620 /* check if it is the first message */
621 if (first)
622 pch_i2c_start(adap);
623
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900624 rtn = pch_i2c_wait_for_xfer_complete(adap);
625 if (rtn == 0) {
626 if (pch_i2c_getack(adap)) {
627 pch_dbg(adap, "Receive NACK for slave address"
628 "setting\n");
629 return -EIO;
630 }
631 } else if (rtn == -EIO) { /* Arbitration Lost */
632 pch_err(adap, "Lost Arbitration\n");
633 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMAL_BIT);
634 pch_clrbit(adap->pch_base_address, PCH_I2CSR, I2CMIF_BIT);
635 return -EAGAIN;
636 } else { /* wait-event timeout */
Tomoya MORINAGA3cf21a72011-10-12 13:13:04 +0900637 pch_i2c_stop(adap);
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900638 return -ETIME;
639 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900640
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900641 if (length == 0) {
642 pch_i2c_stop(adap);
643 ioread32(p + PCH_I2CDR); /* Dummy read needs */
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900644
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900645 count = length;
646 } else {
647 int read_index;
648 int loop;
649 pch_i2c_sendack(adap);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900650
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900651 /* Dummy read */
652 for (loop = 1, read_index = 0; loop < length; loop++) {
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900653 buf[read_index] = ioread32(p + PCH_I2CDR);
654
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900655 if (loop != 1)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900656 read_index++;
657
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900658 rtn = pch_i2c_wait_for_xfer_complete(adap);
659 if (rtn == 0) {
660 if (pch_i2c_getack(adap)) {
661 pch_dbg(adap, "Receive NACK for slave"
662 "address setting\n");
663 return -EIO;
664 }
665 } else { /* wait-event timeout */
666 pch_i2c_stop(adap);
667 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900668 }
669
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900670 } /* end for */
671
672 pch_i2c_sendnack(adap);
673
674 buf[read_index] = ioread32(p + PCH_I2CDR); /* Read final - 1 */
675
676 if (length != 1)
677 read_index++;
678
679 rtn = pch_i2c_wait_for_xfer_complete(adap);
680 if (rtn == 0) {
681 if (pch_i2c_getack(adap)) {
682 pch_dbg(adap, "Receive NACK for slave"
683 "address setting\n");
684 return -EIO;
685 }
686 } else { /* wait-event timeout */
687 pch_i2c_stop(adap);
688 return -ETIME;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900689 }
Tomoya MORINAGA12bd3142011-10-12 13:13:03 +0900690
691 if (last)
692 pch_i2c_stop(adap);
693 else
694 pch_i2c_repstart(adap);
695
696 buf[read_index++] = ioread32(p + PCH_I2CDR); /* Read Final */
697 count = read_index;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900698 }
699
700 return count;
701}
702
703/**
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900704 * pch_i2c_cb() - Interrupt handler Call back function
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900705 * @adap: Pointer to struct i2c_algo_pch_data.
706 */
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900707static void pch_i2c_cb(struct i2c_algo_pch_data *adap)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900708{
709 u32 sts;
710 void __iomem *p = adap->pch_base_address;
711
712 sts = ioread32(p + PCH_I2CSR);
713 sts &= (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT);
714 if (sts & I2CMAL_BIT)
715 adap->pch_event_flag |= I2CMAL_EVENT;
716
717 if (sts & I2CMCF_BIT)
718 adap->pch_event_flag |= I2CMCF_EVENT;
719
720 /* clear the applicable bits */
721 pch_clrbit(adap->pch_base_address, PCH_I2CSR, sts);
722
723 pch_dbg(adap, "PCH_I2CSR = %x\n", ioread32(p + PCH_I2CSR));
724
725 wake_up(&pch_event);
726}
727
728/**
729 * pch_i2c_handler() - interrupt handler for the PCH I2C controller
730 * @irq: irq number.
731 * @pData: cookie passed back to the handler function.
732 */
733static irqreturn_t pch_i2c_handler(int irq, void *pData)
734{
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900735 u32 reg_val;
736 int flag;
737 int i;
738 struct adapter_info *adap_info = pData;
739 void __iomem *p;
740 u32 mode;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900741
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900742 for (i = 0, flag = 0; i < adap_info->ch_num; i++) {
743 p = adap_info->pch_data[i].pch_base_address;
744 mode = ioread32(p + PCH_I2CMOD);
745 mode &= BUFFER_MODE | EEPROM_SR_MODE;
746 if (mode != NORMAL_MODE) {
747 pch_err(adap_info->pch_data,
748 "I2C-%d mode(%d) is not supported\n", mode, i);
749 continue;
750 }
751 reg_val = ioread32(p + PCH_I2CSR);
752 if (reg_val & (I2CMAL_BIT | I2CMCF_BIT | I2CMIF_BIT)) {
753 pch_i2c_cb(&adap_info->pch_data[i]);
754 flag = 1;
755 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900756 }
757
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900758 return flag ? IRQ_HANDLED : IRQ_NONE;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900759}
760
761/**
762 * pch_i2c_xfer() - Reading adnd writing data through I2C bus
763 * @i2c_adap: Pointer to the struct i2c_adapter.
764 * @msgs: Pointer to i2c_msg structure.
765 * @num: number of messages.
766 */
767static s32 pch_i2c_xfer(struct i2c_adapter *i2c_adap,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900768 struct i2c_msg *msgs, s32 num)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900769{
770 struct i2c_msg *pmsg;
771 u32 i = 0;
772 u32 status;
773 u32 msglen;
774 u32 subaddrlen;
775 s32 ret;
776
777 struct i2c_algo_pch_data *adap = i2c_adap->algo_data;
778
779 ret = mutex_lock_interruptible(&pch_mutex);
780 if (ret)
781 return -ERESTARTSYS;
782
783 if (adap->p_adapter_info->pch_i2c_suspended) {
784 mutex_unlock(&pch_mutex);
785 return -EBUSY;
786 }
787
788 pch_dbg(adap, "adap->p_adapter_info->pch_i2c_suspended is %d\n",
789 adap->p_adapter_info->pch_i2c_suspended);
790 /* transfer not completed */
791 adap->pch_i2c_xfer_in_progress = true;
792
Tomoya MORINAGA07e729c2011-06-23 16:17:10 +0900793 for (i = 0; i < num && ret >= 0; i++) {
Tomoya MORINAGA7a9c42c2011-06-09 11:29:29 +0900794 pmsg = &msgs[i];
795 pmsg->flags |= adap->pch_buff_mode_en;
796 status = pmsg->flags;
797 pch_dbg(adap,
798 "After invoking I2C_MODE_SEL :flag= 0x%x\n", status);
799 /* calculate sub address length and message length */
800 /* these are applicable only for buffer mode */
801 subaddrlen = pmsg->buf[0];
802 /* calculate actual message length excluding
803 * the sub address fields */
804 msglen = (pmsg->len) - (subaddrlen + 1);
805
806 if ((status & (I2C_M_RD)) != false) {
807 ret = pch_i2c_readbytes(i2c_adap, pmsg, (i + 1 == num),
808 (i == 0));
809 } else {
810 ret = pch_i2c_writebytes(i2c_adap, pmsg, (i + 1 == num),
811 (i == 0));
812 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900813 }
814
815 adap->pch_i2c_xfer_in_progress = false; /* transfer completed */
816
817 mutex_unlock(&pch_mutex);
818
Tomoya MORINAGA07e729c2011-06-23 16:17:10 +0900819 return (ret < 0) ? ret : num;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900820}
821
822/**
823 * pch_i2c_func() - return the functionality of the I2C driver
824 * @adap: Pointer to struct i2c_algo_pch_data.
825 */
826static u32 pch_i2c_func(struct i2c_adapter *adap)
827{
828 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
829}
830
831static struct i2c_algorithm pch_algorithm = {
832 .master_xfer = pch_i2c_xfer,
833 .functionality = pch_i2c_func
834};
835
836/**
837 * pch_i2c_disbl_int() - Disable PCH I2C interrupts
838 * @adap: Pointer to struct i2c_algo_pch_data.
839 */
840static void pch_i2c_disbl_int(struct i2c_algo_pch_data *adap)
841{
842 void __iomem *p = adap->pch_base_address;
843
844 pch_clrbit(adap->pch_base_address, PCH_I2CCTL, NORMAL_INTR_ENBL);
845
846 iowrite32(EEPROM_RST_INTR_DISBL, p + PCH_I2CESRMSK);
847
848 iowrite32(BUFFER_MODE_INTR_DISBL, p + PCH_I2CBUFMSK);
849}
850
851static int __devinit pch_i2c_probe(struct pci_dev *pdev,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900852 const struct pci_device_id *id)
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900853{
854 void __iomem *base_addr;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900855 int ret;
856 int i, j;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900857 struct adapter_info *adap_info;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900858 struct i2c_adapter *pch_adap;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900859
860 pch_pci_dbg(pdev, "Entered.\n");
861
862 adap_info = kzalloc((sizeof(struct adapter_info)), GFP_KERNEL);
863 if (adap_info == NULL) {
864 pch_pci_err(pdev, "Memory allocation FAILED\n");
865 return -ENOMEM;
866 }
867
868 ret = pci_enable_device(pdev);
869 if (ret) {
870 pch_pci_err(pdev, "pci_enable_device FAILED\n");
871 goto err_pci_enable;
872 }
873
874 ret = pci_request_regions(pdev, KBUILD_MODNAME);
875 if (ret) {
876 pch_pci_err(pdev, "pci_request_regions FAILED\n");
877 goto err_pci_req;
878 }
879
880 base_addr = pci_iomap(pdev, 1, 0);
881
882 if (base_addr == NULL) {
883 pch_pci_err(pdev, "pci_iomap FAILED\n");
884 ret = -ENOMEM;
885 goto err_pci_iomap;
886 }
887
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900888 /* Set the number of I2C channel instance */
889 adap_info->ch_num = id->driver_data;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900890
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900891 for (i = 0; i < adap_info->ch_num; i++) {
892 pch_adap = &adap_info->pch_data[i].pch_adapter;
893 adap_info->pch_i2c_suspended = false;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900894
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900895 adap_info->pch_data[i].p_adapter_info = adap_info;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900896
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900897 pch_adap->owner = THIS_MODULE;
898 pch_adap->class = I2C_CLASS_HWMON;
899 strcpy(pch_adap->name, KBUILD_MODNAME);
900 pch_adap->algo = &pch_algorithm;
901 pch_adap->algo_data = &adap_info->pch_data[i];
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900902
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900903 /* base_addr + offset; */
904 adap_info->pch_data[i].pch_base_address = base_addr + 0x100 * i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900905
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900906 pch_adap->dev.parent = &pdev->dev;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900907
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900908 ret = i2c_add_adapter(pch_adap);
909 if (ret) {
910 pch_pci_err(pdev, "i2c_add_adapter[ch:%d] FAILED\n", i);
911 goto err_i2c_add_adapter;
912 }
913
914 pch_i2c_init(&adap_info->pch_data[i]);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900915 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900916 ret = request_irq(pdev->irq, pch_i2c_handler, IRQF_SHARED,
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900917 KBUILD_MODNAME, adap_info);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900918 if (ret) {
919 pch_pci_err(pdev, "request_irq FAILED\n");
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900920 goto err_i2c_add_adapter;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900921 }
922
923 pci_set_drvdata(pdev, adap_info);
924 pch_pci_dbg(pdev, "returns %d.\n", ret);
925 return 0;
926
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900927err_i2c_add_adapter:
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900928 for (j = 0; j < i; j++)
929 i2c_del_adapter(&adap_info->pch_data[j].pch_adapter);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900930 pci_iounmap(pdev, base_addr);
931err_pci_iomap:
932 pci_release_regions(pdev);
933err_pci_req:
934 pci_disable_device(pdev);
935err_pci_enable:
936 kfree(adap_info);
937 return ret;
938}
939
940static void __devexit pch_i2c_remove(struct pci_dev *pdev)
941{
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900942 int i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900943 struct adapter_info *adap_info = pci_get_drvdata(pdev);
944
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900945 free_irq(pdev->irq, adap_info);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900946
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900947 for (i = 0; i < adap_info->ch_num; i++) {
948 pch_i2c_disbl_int(&adap_info->pch_data[i]);
949 i2c_del_adapter(&adap_info->pch_data[i].pch_adapter);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900950 }
951
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900952 if (adap_info->pch_data[0].pch_base_address)
953 pci_iounmap(pdev, adap_info->pch_data[0].pch_base_address);
954
955 for (i = 0; i < adap_info->ch_num; i++)
956 adap_info->pch_data[i].pch_base_address = 0;
957
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900958 pci_set_drvdata(pdev, NULL);
959
960 pci_release_regions(pdev);
961
962 pci_disable_device(pdev);
963 kfree(adap_info);
964}
965
966#ifdef CONFIG_PM
967static int pch_i2c_suspend(struct pci_dev *pdev, pm_message_t state)
968{
969 int ret;
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900970 int i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900971 struct adapter_info *adap_info = pci_get_drvdata(pdev);
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900972 void __iomem *p = adap_info->pch_data[0].pch_base_address;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900973
974 adap_info->pch_i2c_suspended = true;
975
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900976 for (i = 0; i < adap_info->ch_num; i++) {
977 while ((adap_info->pch_data[i].pch_i2c_xfer_in_progress)) {
978 /* Wait until all channel transfers are completed */
979 msleep(20);
980 }
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900981 }
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900982
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900983 /* Disable the i2c interrupts */
Tomoya MORINAGA173442f2011-03-01 14:16:23 +0900984 for (i = 0; i < adap_info->ch_num; i++)
985 pch_i2c_disbl_int(&adap_info->pch_data[i]);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +0900986
987 pch_pci_dbg(pdev, "I2CSR = %x I2CBUFSTA = %x I2CESRSTA = %x "
988 "invoked function pch_i2c_disbl_int successfully\n",
989 ioread32(p + PCH_I2CSR), ioread32(p + PCH_I2CBUFSTA),
990 ioread32(p + PCH_I2CESRSTA));
991
992 ret = pci_save_state(pdev);
993
994 if (ret) {
995 pch_pci_err(pdev, "pci_save_state\n");
996 return ret;
997 }
998
999 pci_enable_wake(pdev, PCI_D3hot, 0);
1000 pci_disable_device(pdev);
1001 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1002
1003 return 0;
1004}
1005
1006static int pch_i2c_resume(struct pci_dev *pdev)
1007{
Tomoya MORINAGA173442f2011-03-01 14:16:23 +09001008 int i;
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001009 struct adapter_info *adap_info = pci_get_drvdata(pdev);
1010
1011 pci_set_power_state(pdev, PCI_D0);
1012 pci_restore_state(pdev);
1013
1014 if (pci_enable_device(pdev) < 0) {
1015 pch_pci_err(pdev, "pch_i2c_resume:pci_enable_device FAILED\n");
1016 return -EIO;
1017 }
1018
1019 pci_enable_wake(pdev, PCI_D3hot, 0);
1020
Tomoya MORINAGA173442f2011-03-01 14:16:23 +09001021 for (i = 0; i < adap_info->ch_num; i++)
1022 pch_i2c_init(&adap_info->pch_data[i]);
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001023
1024 adap_info->pch_i2c_suspended = false;
1025
1026 return 0;
1027}
1028#else
1029#define pch_i2c_suspend NULL
1030#define pch_i2c_resume NULL
1031#endif
1032
1033static struct pci_driver pch_pcidriver = {
1034 .name = KBUILD_MODNAME,
1035 .id_table = pch_pcidev_id,
1036 .probe = pch_i2c_probe,
1037 .remove = __devexit_p(pch_i2c_remove),
1038 .suspend = pch_i2c_suspend,
1039 .resume = pch_i2c_resume
1040};
1041
1042static int __init pch_pci_init(void)
1043{
1044 return pci_register_driver(&pch_pcidriver);
1045}
1046module_init(pch_pci_init);
1047
1048static void __exit pch_pci_exit(void)
1049{
1050 pci_unregister_driver(&pch_pcidriver);
1051}
1052module_exit(pch_pci_exit);
1053
Tomoya MORINAGA173442f2011-03-01 14:16:23 +09001054MODULE_DESCRIPTION("Intel EG20T PCH/OKI SEMICONDUCTOR ML7213 IOH I2C Driver");
Tomoya MORINAGAe9bc8fa2010-11-09 13:25:22 +09001055MODULE_LICENSE("GPL");
1056MODULE_AUTHOR("Tomoya MORINAGA. <tomoya-linux@dsn.okisemi.com>");
1057module_param(pch_i2c_speed, int, (S_IRUSR | S_IWUSR));
1058module_param(pch_clk, int, (S_IRUSR | S_IWUSR));