blob: 0ee39a8b1763955eda316318eff91ed561b921e3 [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
Paul Walmsley72e06d02010-12-21 21:05:16 -070030#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070031#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053032
Kevin Hilmanc98e2232008-10-28 17:30:07 -070033#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060034#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010035#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070036
Jean Pihetbadc3032011-05-09 12:02:14 +020037/* Mach specific information to be recorded in the C-state driver_data */
38struct omap3_idle_statedata {
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070039 u8 mpu_state;
40 u8 core_state;
41 u8 per_min_state;
Paul Walmsley1cd96472013-01-26 00:58:13 -070042 u8 flags;
Jean Pihetbadc3032011-05-09 12:02:14 +020043};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020044
Paul Walmsley9db316b2012-12-15 01:39:19 -070045static struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
46
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070047/*
Paul Walmsley1cd96472013-01-26 00:58:13 -070048 * Possible flag bits for struct omap3_idle_statedata.flags:
49 *
50 * OMAP_CPUIDLE_CX_NO_CLKDM_IDLE: don't allow the MPU clockdomain to go
51 * inactive. This in turn prevents the MPU DPLL from entering autoidle
52 * mode, so wakeup latency is greatly reduced, at the cost of additional
53 * energy consumption. This also prevents the CORE clockdomain from
54 * entering idle.
55 */
56#define OMAP_CPUIDLE_CX_NO_CLKDM_IDLE BIT(0)
57
58/*
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070059 * Prevent PER OFF if CORE is not in RETention or OFF as this would
60 * disable PER wakeups completely.
61 */
Daniel Lezcano97abc492012-04-24 16:05:37 +020062static struct omap3_idle_statedata omap3_idle_data[] = {
Daniel Lezcano88c377d2012-04-24 16:05:34 +020063 {
64 .mpu_state = PWRDM_POWER_ON,
65 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070066 /* In C1 do not allow PER state lower than CORE state */
67 .per_min_state = PWRDM_POWER_ON,
Paul Walmsley1cd96472013-01-26 00:58:13 -070068 .flags = OMAP_CPUIDLE_CX_NO_CLKDM_IDLE,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020069 },
70 {
71 .mpu_state = PWRDM_POWER_ON,
72 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070073 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020074 },
75 {
76 .mpu_state = PWRDM_POWER_RET,
77 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070078 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020079 },
80 {
81 .mpu_state = PWRDM_POWER_OFF,
82 .core_state = PWRDM_POWER_ON,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070083 .per_min_state = PWRDM_POWER_RET,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020084 },
85 {
86 .mpu_state = PWRDM_POWER_RET,
87 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070088 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020089 },
90 {
91 .mpu_state = PWRDM_POWER_OFF,
92 .core_state = PWRDM_POWER_RET,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070093 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020094 },
95 {
96 .mpu_state = PWRDM_POWER_OFF,
97 .core_state = PWRDM_POWER_OFF,
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -070098 .per_min_state = PWRDM_POWER_OFF,
Daniel Lezcano88c377d2012-04-24 16:05:34 +020099 },
100};
Jean Pihetbadc3032011-05-09 12:02:14 +0200101
Daniel Lezcano3dcb9f12013-04-12 12:35:49 +0000102/**
103 * omap3_enter_idle - Programs OMAP3 to enter the specified state
104 * @dev: cpuidle device
105 * @drv: cpuidle driver
106 * @index: the index of state to be entered
107 */
108static int omap3_enter_idle(struct cpuidle_device *dev,
109 struct cpuidle_driver *drv,
110 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530111{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200112 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530113
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530114 local_fiq_disable();
115
Tero Kristocf228542009-03-20 15:21:02 +0200116 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +0530117 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530118
Jean Pihetbadc3032011-05-09 12:02:14 +0200119 /* Deny idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700120 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE) {
Jean Pihet05011f72012-06-01 17:11:08 +0200121 clkdm_deny_idle(mpu_pd->pwrdm_clkdms[0]);
Paul Walmsley1cd96472013-01-26 00:58:13 -0700122 } else {
123 pwrdm_set_next_pwrst(mpu_pd, cx->mpu_state);
124 pwrdm_set_next_pwrst(core_pd, cx->core_state);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200125 }
126
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530127 /*
128 * Call idle CPU PM enter notifier chain so that
129 * VFP context is saved.
130 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700131 if (cx->mpu_state == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530132 cpu_pm_enter();
133
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530134 /* Execute ARM wfi */
135 omap_sram_idle();
136
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530137 /*
138 * Call idle CPU PM enter notifier chain to restore
139 * VFP context.
140 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700141 if (cx->mpu_state == PWRDM_POWER_OFF &&
142 pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
Santosh Shilimkarff819da2011-09-03 22:38:27 +0530143 cpu_pm_exit();
144
Jean Pihetbadc3032011-05-09 12:02:14 +0200145 /* Re-allow idle for C1 */
Paul Walmsley1cd96472013-01-26 00:58:13 -0700146 if (cx->flags & OMAP_CPUIDLE_CX_NO_CLKDM_IDLE)
Jean Pihet05011f72012-06-01 17:11:08 +0200147 clkdm_allow_idle(mpu_pd->pwrdm_clkdms[0]);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200148
Rajendra Nayak20b01662008-10-08 17:31:22 +0530149return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530150 local_fiq_enable();
151
Deepthi Dharware978aa72011-10-28 16:20:09 +0530152 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530153}
154
155/**
Jean Pihet04908912011-05-09 12:02:16 +0200156 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530157 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530158 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530159 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530160 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530161 * If the state corresponding to index is valid, index is returned back
162 * to the caller. Else, this function searches for a lower c-state which is
163 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200164 *
165 * A state is valid if the 'valid' field is enabled and
166 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530167 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530168static int next_valid_state(struct cpuidle_device *dev,
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200169 struct cpuidle_driver *drv, int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530170{
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200171 struct omap3_idle_statedata *cx = &omap3_idle_data[index];
Jean Pihet04908912011-05-09 12:02:16 +0200172 u32 mpu_deepest_state = PWRDM_POWER_RET;
173 u32 core_deepest_state = PWRDM_POWER_RET;
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200174 int idx;
Jean Pihet063a5d02012-06-01 17:11:06 +0200175 int next_index = 0; /* C1 is the default value */
Jean Pihet04908912011-05-09 12:02:16 +0200176
177 if (enable_off_mode) {
178 mpu_deepest_state = PWRDM_POWER_OFF;
179 /*
180 * Erratum i583: valable for ES rev < Es1.2 on 3630.
181 * CORE OFF mode is not supported in a stable form, restrict
182 * instead the CORE state to RET.
183 */
184 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
185 core_deepest_state = PWRDM_POWER_OFF;
186 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530187
188 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200189 if ((cx->mpu_state >= mpu_deepest_state) &&
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200190 (cx->core_state >= core_deepest_state))
Deepthi Dharware978aa72011-10-28 16:20:09 +0530191 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530192
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200193 /*
194 * Drop to next valid state.
195 * Start search from the next (lower) state.
196 */
197 for (idx = index - 1; idx >= 0; idx--) {
Paul Walmsley1cd96472013-01-26 00:58:13 -0700198 cx = &omap3_idle_data[idx];
Daniel Lezcanoe92a4582012-04-24 16:05:36 +0200199 if ((cx->mpu_state >= mpu_deepest_state) &&
200 (cx->core_state >= core_deepest_state)) {
201 next_index = idx;
202 break;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530203 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530204 }
205
Deepthi Dharware978aa72011-10-28 16:20:09 +0530206 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530207}
208
209/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530210 * omap3_enter_idle_bm - Checks for any bus activity
211 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530212 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530213 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530214 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200215 * This function checks for any pending activity and then programs
216 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530217 */
218static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Jean Pihet13d65c82012-06-01 17:11:07 +0200219 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530220 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530221{
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700222 int new_state_idx, ret;
223 u8 per_next_state, per_saved_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200224 struct omap3_idle_statedata *cx;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700225
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700226 /*
Jean Pihet13d65c82012-06-01 17:11:07 +0200227 * Use only C1 if CAM is active.
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700228 * CAM does not have wakeup capability in OMAP3.
229 */
Jean Pihet13d65c82012-06-01 17:11:07 +0200230 if (pwrdm_read_pwrst(cam_pd) == PWRDM_POWER_ON)
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530231 new_state_idx = drv->safe_state_index;
Jean Pihet13d65c82012-06-01 17:11:07 +0200232 else
233 new_state_idx = next_valid_state(dev, drv, index);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700234
235 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200236 * FIXME: we currently manage device-specific idle states
237 * for PER and CORE in combination with CPU-specific
238 * idle states. This is wrong, and device-specific
239 * idle management needs to be separated out into
240 * its own code.
241 */
242
Jean Pihet13d65c82012-06-01 17:11:07 +0200243 /* Program PER state */
244 cx = &omap3_idle_data[new_state_idx];
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700245
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700246 per_next_state = pwrdm_read_next_pwrst(per_pd);
247 per_saved_state = per_next_state;
248 if (per_next_state < cx->per_min_state) {
249 per_next_state = cx->per_min_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700250 pwrdm_set_next_pwrst(per_pd, per_next_state);
Paul Walmsleyfd6b42a2013-01-26 00:58:12 -0700251 }
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700252
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530253 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700254
255 /* Restore original PER state if it was modified */
256 if (per_next_state != per_saved_state)
257 pwrdm_set_next_pwrst(per_pd, per_saved_state);
258
259 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530260}
261
Paul Walmsley9db316b2012-12-15 01:39:19 -0700262static DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530263
Paul Walmsley9db316b2012-12-15 01:39:19 -0700264static struct cpuidle_driver omap3_idle_driver = {
Daniel Lezcano0d975582013-03-29 11:31:35 +0100265 .name = "omap3_idle",
266 .owner = THIS_MODULE,
267 .en_core_tk_irqen = 1,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200268 .states = {
269 {
Jean Pihet13d65c82012-06-01 17:11:07 +0200270 .enter = omap3_enter_idle_bm,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200271 .exit_latency = 2 + 2,
272 .target_residency = 5,
273 .flags = CPUIDLE_FLAG_TIME_VALID,
274 .name = "C1",
275 .desc = "MPU ON + CORE ON",
276 },
277 {
278 .enter = omap3_enter_idle_bm,
279 .exit_latency = 10 + 10,
280 .target_residency = 30,
281 .flags = CPUIDLE_FLAG_TIME_VALID,
282 .name = "C2",
283 .desc = "MPU ON + CORE ON",
284 },
285 {
286 .enter = omap3_enter_idle_bm,
287 .exit_latency = 50 + 50,
288 .target_residency = 300,
289 .flags = CPUIDLE_FLAG_TIME_VALID,
290 .name = "C3",
291 .desc = "MPU RET + CORE ON",
292 },
293 {
294 .enter = omap3_enter_idle_bm,
295 .exit_latency = 1500 + 1800,
296 .target_residency = 4000,
297 .flags = CPUIDLE_FLAG_TIME_VALID,
298 .name = "C4",
299 .desc = "MPU OFF + CORE ON",
300 },
301 {
302 .enter = omap3_enter_idle_bm,
303 .exit_latency = 2500 + 7500,
304 .target_residency = 12000,
305 .flags = CPUIDLE_FLAG_TIME_VALID,
306 .name = "C5",
307 .desc = "MPU RET + CORE RET",
308 },
309 {
310 .enter = omap3_enter_idle_bm,
311 .exit_latency = 3000 + 8500,
312 .target_residency = 15000,
313 .flags = CPUIDLE_FLAG_TIME_VALID,
314 .name = "C6",
315 .desc = "MPU OFF + CORE RET",
316 },
317 {
318 .enter = omap3_enter_idle_bm,
319 .exit_latency = 10000 + 30000,
320 .target_residency = 30000,
321 .flags = CPUIDLE_FLAG_TIME_VALID,
322 .name = "C7",
323 .desc = "MPU OFF + CORE OFF",
324 },
325 },
Daniel Lezcano88c377d2012-04-24 16:05:34 +0200326 .state_count = ARRAY_SIZE(omap3_idle_data),
Daniel Lezcano200dd522012-04-24 16:05:30 +0200327 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530328};
329
Paul Walmsley9db316b2012-12-15 01:39:19 -0700330/* Public functions */
331
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530332/**
333 * omap3_idle_init - Init routine for OMAP3 idle
334 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200335 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530336 * framework with the valid set of states.
337 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300338int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530339{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530340 struct cpuidle_device *dev;
341
342 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530343 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700344 per_pd = pwrdm_lookup("per_pwrdm");
345 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530346
Daniel Lezcanodaa37ce2012-05-04 19:18:40 +0200347 if (!mpu_pd || !core_pd || !per_pd || !cam_pd)
348 return -ENODEV;
349
Santosh Shilimkar63b951e2013-03-25 15:35:05 +0530350 if (cpuidle_register_driver(&omap3_idle_driver)) {
351 pr_err("%s: CPUidle driver register failed\n", __func__);
352 return -EIO;
353 }
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530354
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530355 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
Daniel Lezcano6622ac52012-04-24 16:05:35 +0200356 dev->cpu = 0;
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530357
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530358 if (cpuidle_register_device(dev)) {
359 printk(KERN_ERR "%s: CPUidle register device failed\n",
360 __func__);
Santosh Shilimkar63b951e2013-03-25 15:35:05 +0530361 cpuidle_unregister_driver(&omap3_idle_driver);
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530362 return -EIO;
363 }
364
365 return 0;
366}