blob: 24a8ada4701ca841e524b4dfeda04a2aefe92e93 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Linus Torvalds1da177e2005-04-16 15:20:36 -070041struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040045 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070046 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040054 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
Alan Sternc0c53db2012-07-11 11:21:48 -040065/*
66 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
67 * controller may be doing DMA. Lower values mean there's no DMA.
68 */
Alan Sterne8799902011-08-18 16:31:30 -040069enum ehci_rh_state {
70 EHCI_RH_HALTED,
71 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040072 EHCI_RH_RUNNING,
73 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -040074};
75
Alan Sternd58b4bc2012-07-11 11:21:54 -040076/*
77 * Timer events, ordered by increasing delay length.
78 * Always update event_delays_ns[] and event_handlers[] (defined in
79 * ehci-timer.c) in parallel with this list.
80 */
81enum ehci_hrtimer_event {
Alan Stern31446612012-07-11 11:22:21 -040082 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040083 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
Alan Sternbf6387b2012-07-11 11:22:31 -040084 EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
Alan Sterndf202252012-07-11 11:22:26 -040085 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
Alan Stern55934eb2012-07-11 11:22:35 -040086 EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
Alan Stern32830f22012-07-11 11:22:53 -040087 EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
Alan Stern9d938742012-07-11 11:22:44 -040088 EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
Alan Stern3ca9aeb2012-07-11 11:22:05 -040089 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
Alan Stern31446612012-07-11 11:22:21 -040090 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
Alan Stern18aafe62012-07-11 11:23:04 -040091 EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
Alan Sternd58b4bc2012-07-11 11:21:54 -040092 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
93};
94#define EHCI_HRTIMER_NO_EVENT 99
95
Linus Torvalds1da177e2005-04-16 15:20:36 -070096struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -040097 /* timing support */
98 enum ehci_hrtimer_event next_hrtimer_event;
99 unsigned enabled_hrtimer_events;
100 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
101 struct hrtimer hrtimer;
102
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400103 int PSS_poll_count;
Alan Stern31446612012-07-11 11:22:21 -0400104 int ASS_poll_count;
Alan Sternbf6387b2012-07-11 11:22:31 -0400105 int died_poll_count;
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400106
David Brownell56c1e262005-04-09 09:00:29 -0700107 /* glue to PCI and HCD framework */
108 struct ehci_caps __iomem *caps;
109 struct ehci_regs __iomem *regs;
110 struct ehci_dbg_port __iomem *debug;
111
112 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400114 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115
Alan Sterndf202252012-07-11 11:22:26 -0400116 /* general schedule support */
Alan Stern361aabf2012-07-11 11:22:57 -0400117 bool scanning:1;
118 bool need_rescan:1;
Alan Sterndf202252012-07-11 11:22:26 -0400119 bool intr_unlinking:1;
Alan Stern3c273a02012-07-11 11:22:49 -0400120 bool async_unlinking:1;
Alan Stern43fe3a92012-07-11 11:23:16 -0400121 bool shutdown:1;
Alan Stern569b3942012-07-11 11:23:00 -0400122 struct ehci_qh *qh_scan_next;
Alan Sterndf202252012-07-11 11:22:26 -0400123
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 /* async schedule support */
125 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800126 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern99ac5b12012-07-11 11:21:38 -0400127 struct ehci_qh *async_unlink;
Alan Stern2f5bb662012-07-11 11:21:43 -0400128 struct ehci_qh *async_unlink_last;
Alan Stern3c273a02012-07-11 11:22:49 -0400129 struct ehci_qh *async_iaa;
Alan Stern32830f22012-07-11 11:22:53 -0400130 unsigned async_unlink_cycle;
Alan Stern31446612012-07-11 11:22:21 -0400131 unsigned async_count; /* async activity count */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
133 /* periodic schedule support */
134#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
135 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700136 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 dma_addr_t periodic_dma;
Alan Stern569b3942012-07-11 11:23:00 -0400138 struct list_head intr_qh_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 unsigned i_thresh; /* uframes HC might cache */
140
141 union ehci_shadow *pshadow; /* mirror hw periodic table */
Alan Sterndf202252012-07-11 11:22:26 -0400142 struct ehci_qh *intr_unlink;
143 struct ehci_qh *intr_unlink_last;
144 unsigned intr_unlink_cycle;
Alan Sternf4289072012-07-11 11:23:07 -0400145 unsigned now_frame; /* frame from HC hardware */
Alan Sternc3ee9b72012-09-28 16:01:23 -0400146 unsigned last_iso_frame; /* last frame scanned for iso */
Alan Stern569b3942012-07-11 11:23:00 -0400147 unsigned intr_count; /* intr activity count */
148 unsigned isoc_count; /* isoc activity count */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400149 unsigned periodic_count; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400150 unsigned uframe_periodic_max; /* max periodic time per uframe */
151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Alan Sternf4289072012-07-11 11:23:07 -0400153 /* list of itds & sitds completed while now_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800154 struct list_head cached_itd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400155 struct ehci_itd *last_itd_to_free;
Alan Stern0e5f2312010-04-08 16:56:37 -0400156 struct list_head cached_sitd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400157 struct ehci_sitd *last_sitd_to_free;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 /* per root hub port */
160 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400161
Alan Stern57e06c12007-01-16 11:59:45 -0500162 /* bit vectors (one bit per port) */
163 unsigned long bus_suspended; /* which ports were
164 already suspended at the start of a bus suspend */
165 unsigned long companion_ports; /* which ports are
166 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400167 unsigned long owned_ports; /* which ports are
168 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400169 unsigned long port_c_suspend; /* which ports have
170 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400171 unsigned long suspended_ports; /* which ports are
172 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400173 unsigned long resuming_ports; /* which ports have
174 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
176 /* per-HC memory pools (could be per-bus, but ...) */
177 struct dma_pool *qh_pool; /* qh per active urb */
178 struct dma_pool *qtd_pool; /* one or more per qh */
179 struct dma_pool *itd_pool; /* itd per iso urb */
180 struct dma_pool *sitd_pool; /* sitd per split iso urb */
181
Alan Stern68335e82009-05-22 17:02:33 -0400182 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100184 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 u32 command;
186
Kumar Gala8cd42e92006-01-20 13:57:52 -0800187 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800188 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800189 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100190 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700191 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200192 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100193 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800194 unsigned need_io_watchdog:1;
Andiry Xuad935622011-03-01 14:57:05 +0800195 unsigned amd_pll_fix:1;
Andiry Xu3d091a62010-11-08 17:58:35 +0800196 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200197 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400198 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100199
200 /* required for usb32 quirk */
201 #define OHCI_CTRL_HCFS (3 << 6)
202 #define OHCI_USB_OPER (2 << 6)
203 #define OHCI_USB_SUSPEND (3 << 6)
204
205 #define OHCI_HCCTRL_OFFSET 0x4
206 #define OHCI_HCCTRL_LEN 0x4
207 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800208 unsigned has_hostpc:1;
Alek Du5a9cdf32010-06-04 15:47:56 +0800209 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800210 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 /* irq statistics */
213#ifdef EHCI_STATS
214 struct ehci_stats stats;
215# define COUNT(x) do { (x)++; } while (0)
216#else
217# define COUNT(x) do {} while (0)
218#endif
Tony Jones694cc202007-09-11 14:07:31 -0700219
220 /* debug files */
221#ifdef DEBUG
222 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700223#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224};
225
David Brownell53bd6a62006-08-30 14:50:06 -0700226/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
228{
229 return (struct ehci_hcd *) (hcd->hcd_priv);
230}
231static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
232{
233 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
234}
235
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236/*-------------------------------------------------------------------------*/
237
Yinghai Lu0af36732008-07-24 17:27:57 -0700238#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240/*-------------------------------------------------------------------------*/
241
Stefan Roese6dbd6822007-05-01 09:29:37 -0700242#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
244/*
245 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700246 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
248 *
249 * These are associated only with "QH" (Queue Head) structures,
250 * used with control, bulk, and interrupt transfers.
251 */
252struct ehci_qtd {
253 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700254 __hc32 hw_next; /* see EHCI 3.5.1 */
255 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
256 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257#define QTD_TOGGLE (1 << 31) /* data toggle */
258#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
259#define QTD_IOC (1 << 15) /* interrupt on complete */
260#define QTD_CERR(tok) (((tok)>>10) & 0x3)
261#define QTD_PID(tok) (((tok)>>8) & 0x3)
262#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
263#define QTD_STS_HALT (1 << 6) /* halted on error */
264#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
265#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
266#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
267#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
268#define QTD_STS_STS (1 << 1) /* split transaction state */
269#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700270
271#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
272#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
273#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
274
275 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
276 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278 /* the rest is HCD-private */
279 dma_addr_t qtd_dma; /* qtd address */
280 struct list_head qtd_list; /* sw qtd list */
281 struct urb *urb; /* qtd's urb */
282 size_t length; /* length of buffer */
283} __attribute__ ((aligned (32)));
284
285/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700286#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287
288#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
289
290/*-------------------------------------------------------------------------*/
291
292/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700293#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
Stefan Roese6dbd6822007-05-01 09:29:37 -0700295/*
296 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800297 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700298 * "dynamic" switching between be and le support, so that the driver
299 * can be used on one system with SoC EHCI controller using big-endian
300 * descriptors as well as a normal little-endian PCI EHCI controller.
301 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700303#define Q_TYPE_ITD (0 << 1)
304#define Q_TYPE_QH (1 << 1)
305#define Q_TYPE_SITD (2 << 1)
306#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
308/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700309#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700312#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313
314/*
315 * Entries in periodic shadow table are pointers to one of four kinds
316 * of data structure. That's dictated by the hardware; a type tag is
317 * encoded in the low bits of the hardware's periodic schedule. Use
318 * Q_NEXT_TYPE to get the tag.
319 *
320 * For entries in the async schedule, the type tag always says "qh".
321 */
322union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700323 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 struct ehci_itd *itd; /* Q_TYPE_ITD */
325 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
326 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700327 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 void *ptr;
329};
330
331/*-------------------------------------------------------------------------*/
332
333/*
334 * EHCI Specification 0.95 Section 3.6
335 * QH: describes control/bulk/interrupt endpoints
336 * See Fig 3-7 "Queue Head Structure Layout".
337 *
338 * These appear in both the async and (for interrupt) periodic schedules.
339 */
340
Alek Du3807e262009-07-14 07:23:29 +0800341/* first part defined by EHCI spec */
342struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700343 __hc32 hw_next; /* see EHCI 3.6.1 */
344 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400345#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
346#define QH_HEAD (1 << 15) /* Head of async reclamation list */
347#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
348#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
349#define QH_LOW_SPEED (1 << 12)
350#define QH_FULL_SPEED (0 << 12)
351#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700352 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700353#define QH_SMASK 0x000000ff
354#define QH_CMASK 0x0000ff00
355#define QH_HUBADDR 0x007f0000
356#define QH_HUBPORT 0x3f800000
357#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700358 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700361 __hc32 hw_qtd_next;
362 __hc32 hw_alt_next;
363 __hc32 hw_token;
364 __hc32 hw_buf [5];
365 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800366} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Alek Du3807e262009-07-14 07:23:29 +0800368struct ehci_qh {
Alan Stern8c5bf7b2012-07-11 11:22:39 -0400369 struct ehci_qh_hw *hw; /* Must come first */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 /* the rest is HCD-private */
371 dma_addr_t qh_dma; /* address of qh */
372 union ehci_shadow qh_next; /* ptr to qh; or periodic */
373 struct list_head qtd_list; /* sw qtd list */
Alan Stern569b3942012-07-11 11:23:00 -0400374 struct list_head intr_node; /* list of intr QHs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 struct ehci_qtd *dummy;
Alan Stern99ac5b12012-07-11 11:21:38 -0400376 struct ehci_qh *unlink_next; /* next on unlink list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Alan Sterndf202252012-07-11 11:22:26 -0400378 unsigned unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
Alan Stern3a444942009-08-19 12:22:06 -0400380 u8 needs_rescan; /* Dequeue during giveback */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 u8 qh_state;
382#define QH_STATE_LINKED 1 /* HC sees this */
383#define QH_STATE_UNLINK 2 /* HC may still see this */
384#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400385#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
387
Alan Sterna2c27062009-02-10 10:16:58 -0500388 u8 xacterrs; /* XactErr retry counter */
389#define QH_XACTERR_MAX 32 /* XactErr retry limit */
390
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 /* periodic schedule info */
392 u8 usecs; /* intr bandwidth */
393 u8 gap_uf; /* uframes split/csplit gap */
394 u8 c_usecs; /* ... split completion bw */
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700395 u16 tt_usecs; /* tt downstream bandwidth */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 unsigned short period; /* polling interval */
397 unsigned short start; /* where polling starts */
398#define NO_FRAME ((unsigned short)~0) /* pick new start */
Alan Stern914b7012009-06-29 10:47:30 -0400399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 struct usb_device *dev; /* access to TT */
Alan Sterne04f5f72011-07-19 14:01:23 -0400401 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400402 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alek Du3807e262009-07-14 07:23:29 +0800403};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405/*-------------------------------------------------------------------------*/
406
407/* description of one iso transaction (up to 3 KB data if highspeed) */
408struct ehci_iso_packet {
409 /* These will be copied to iTD when scheduling */
410 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700411 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 u8 cross; /* buf crosses pages */
413 /* for full speed OUT splits */
414 u32 buf1;
415};
416
417/* temporary schedule data for packets from iso urbs (both speeds)
418 * each packet is one logical usb transaction to the device (not TT),
419 * beginning at stream->next_uframe
420 */
421struct ehci_iso_sched {
422 struct list_head td_list;
423 unsigned span;
424 struct ehci_iso_packet packet [0];
425};
426
427/*
428 * ehci_iso_stream - groups all (s)itds for this endpoint.
429 * acts like a qh would, if EHCI had them for ISO.
430 */
431struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100432 /* first field matches ehci_hq, but is NULL */
433 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 u8 bEndpointAddress;
436 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 struct list_head td_list; /* queued itds/sitds */
438 struct list_head free_list; /* list of unused itds/sitds */
439 struct usb_device *udev;
David Brownell53bd6a62006-08-30 14:50:06 -0700440 struct usb_host_endpoint *ep;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
442 /* output of (re)scheduling */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 int next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700444 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 /* the rest is derived from the endpoint descriptor,
447 * trusting urb->interval == f(epdesc->bInterval) and
448 * including the extra info for hw_bufp[0..2]
449 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 u8 usecs, c_usecs;
David Brownellc06d4dc2008-01-24 12:30:34 -0800451 u16 interval;
david-b@pacbell.netd0384202005-08-13 18:44:58 -0700452 u16 tt_usecs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 u16 maxp;
454 u16 raw_mask;
455 unsigned bandwidth;
456
457 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700458 __hc32 buf0;
459 __hc32 buf1;
460 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
462 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700463 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464};
465
466/*-------------------------------------------------------------------------*/
467
468/*
469 * EHCI Specification 0.95 Section 3.3
470 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
471 *
472 * Schedule records for high speed iso xfers
473 */
474struct ehci_itd {
475 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700476 __hc32 hw_next; /* see EHCI 3.3.1 */
477 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
479#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
480#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
481#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
482#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
483#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
484
Stefan Roese6dbd6822007-05-01 09:29:37 -0700485#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486
Stefan Roese6dbd6822007-05-01 09:29:37 -0700487 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
488 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /* the rest is HCD-private */
491 dma_addr_t itd_dma; /* for this itd */
492 union ehci_shadow itd_next; /* ptr to periodic q entry */
493
494 struct urb *urb;
495 struct ehci_iso_stream *stream; /* endpoint's queue */
496 struct list_head itd_list; /* list of stream's itds */
497
498 /* any/all hw_transactions here may be used by that urb */
499 unsigned frame; /* where scheduled */
500 unsigned pg;
501 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502} __attribute__ ((aligned (32)));
503
504/*-------------------------------------------------------------------------*/
505
506/*
David Brownell53bd6a62006-08-30 14:50:06 -0700507 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 * siTD, aka split-transaction isochronous Transfer Descriptor
509 * ... describe full speed iso xfers through TT in hubs
510 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
511 */
512struct ehci_sitd {
513 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700514 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700516 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
517 __hc32 hw_uframe; /* EHCI table 3-10 */
518 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519#define SITD_IOC (1 << 31) /* interrupt on completion */
520#define SITD_PAGE (1 << 30) /* buffer 0/1 */
521#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
522#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
523#define SITD_STS_ERR (1 << 6) /* error from TT */
524#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
525#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
526#define SITD_STS_XACT (1 << 3) /* illegal IN response */
527#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
528#define SITD_STS_STS (1 << 1) /* split transaction state */
529
Stefan Roese6dbd6822007-05-01 09:29:37 -0700530#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Stefan Roese6dbd6822007-05-01 09:29:37 -0700532 __hc32 hw_buf [2]; /* EHCI table 3-12 */
533 __hc32 hw_backpointer; /* EHCI table 3-13 */
534 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
536 /* the rest is HCD-private */
537 dma_addr_t sitd_dma;
538 union ehci_shadow sitd_next; /* ptr to periodic q entry */
539
540 struct urb *urb;
541 struct ehci_iso_stream *stream; /* endpoint's queue */
542 struct list_head sitd_list; /* list of stream's sitds */
543 unsigned frame;
544 unsigned index;
545} __attribute__ ((aligned (32)));
546
547/*-------------------------------------------------------------------------*/
548
549/*
550 * EHCI Specification 0.96 Section 3.7
551 * Periodic Frame Span Traversal Node (FSTN)
552 *
553 * Manages split interrupt transactions (using TT) that span frame boundaries
554 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
555 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
556 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
557 */
558struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700559 __hc32 hw_next; /* any periodic q entry */
560 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
562 /* the rest is HCD-private */
563 dma_addr_t fstn_dma;
564 union ehci_shadow fstn_next; /* ptr to periodic q entry */
565} __attribute__ ((aligned (32)));
566
567/*-------------------------------------------------------------------------*/
568
Alan Stern16032c42010-05-12 18:21:35 -0400569/* Prepare the PORTSC wakeup flags during controller suspend/resume */
570
Alan Stern41472002010-06-25 14:02:14 -0400571#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
572 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400573
Alan Stern41472002010-06-25 14:02:14 -0400574#define ehci_prepare_ports_for_controller_resume(ehci) \
575 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400576
577/*-------------------------------------------------------------------------*/
578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
580
581/*
582 * Some EHCI controllers have a Transaction Translator built into the
583 * root hub. This is a non-standard feature. Each controller will need
584 * to add code to the following inline functions, and call them as
585 * needed (mostly in root hub code).
586 */
587
Alan Sterna8e51772008-05-20 16:58:11 -0400588#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589
590/* Returns the speed of a device attached to a port on the root hub. */
591static inline unsigned int
592ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
593{
594 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800595 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 case 0:
597 return 0;
598 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500599 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 case 2:
601 default:
Alan Stern288ead42010-03-04 11:32:30 -0500602 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 }
604 }
Alan Stern288ead42010-03-04 11:32:30 -0500605 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606}
607
608#else
609
610#define ehci_is_TDI(e) (0)
611
Alan Stern288ead42010-03-04 11:32:30 -0500612#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613#endif
614
615/*-------------------------------------------------------------------------*/
616
Kumar Gala8cd42e92006-01-20 13:57:52 -0800617#ifdef CONFIG_PPC_83xx
618/* Some Freescale processors have an erratum in which the TT
619 * port number in the queue head was 0..N-1 instead of 1..N.
620 */
621#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
622#else
623#define ehci_has_fsl_portno_bug(e) (0)
624#endif
625
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100626/*
627 * While most USB host controllers implement their registers in
628 * little-endian format, a minority (celleb companion chip) implement
629 * them in big endian format.
630 *
631 * This attempts to support either format at compile time without a
632 * runtime penalty, or both formats with the additional overhead
633 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200634 *
635 * ehci_big_endian_capbase is a special quirk for controllers that
636 * implement the HC capability registers as separate registers and not
637 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100638 */
639
640#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
641#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200642#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100643#else
644#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200645#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100646#endif
647
Stefan Roese6dbd6822007-05-01 09:29:37 -0700648/*
649 * Big-endian read/write functions are arch-specific.
650 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700651 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800652#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
653#define readl_be(addr) __raw_readl((__force unsigned *)addr)
654#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
655#endif
656
Stefan Roese6dbd6822007-05-01 09:29:37 -0700657static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
658 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100659{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100660#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100661 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000662 readl_be(regs) :
663 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100664#else
Al Viro68f50e52007-02-09 16:40:00 +0000665 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100666#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100667}
668
Stefan Roese6dbd6822007-05-01 09:29:37 -0700669static inline void ehci_writel(const struct ehci_hcd *ehci,
670 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100671{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100672#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100673 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000674 writel_be(val, regs) :
675 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100676#else
Al Viro68f50e52007-02-09 16:40:00 +0000677 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100678#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100679}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800680
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100681/*
682 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
683 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300684 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100685 */
686#ifdef CONFIG_44x
687static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
688{
689 u32 hc_control;
690
691 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
692 if (operational)
693 hc_control |= OHCI_USB_OPER;
694 else
695 hc_control |= OHCI_USB_SUSPEND;
696
697 writel_be(hc_control, ehci->ohci_hcctrl_reg);
698 (void) readl_be(ehci->ohci_hcctrl_reg);
699}
700#else
701static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
702{ }
703#endif
704
Kumar Gala8cd42e92006-01-20 13:57:52 -0800705/*-------------------------------------------------------------------------*/
706
Stefan Roese6dbd6822007-05-01 09:29:37 -0700707/*
708 * The AMCC 440EPx not only implements its EHCI registers in big-endian
709 * format, but also its DMA data structures (descriptors).
710 *
711 * EHCI controllers accessed through PCI work normally (little-endian
712 * everywhere), so we won't bother supporting a BE-only mode for now.
713 */
714#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
715#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
716
717/* cpu to ehci */
718static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
719{
720 return ehci_big_endian_desc(ehci)
721 ? (__force __hc32)cpu_to_be32(x)
722 : (__force __hc32)cpu_to_le32(x);
723}
724
725/* ehci to cpu */
726static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
727{
728 return ehci_big_endian_desc(ehci)
729 ? be32_to_cpu((__force __be32)x)
730 : le32_to_cpu((__force __le32)x);
731}
732
733static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
734{
735 return ehci_big_endian_desc(ehci)
736 ? be32_to_cpup((__force __be32 *)x)
737 : le32_to_cpup((__force __le32 *)x);
738}
739
740#else
741
742/* cpu to ehci */
743static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
744{
745 return cpu_to_le32(x);
746}
747
748/* ehci to cpu */
749static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
750{
751 return le32_to_cpu(x);
752}
753
754static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
755{
756 return le32_to_cpup(x);
757}
758
759#endif
760
761/*-------------------------------------------------------------------------*/
762
Alan Sternd6064ac2012-10-10 15:07:30 -0400763#define ehci_dbg(ehci, fmt, args...) \
764 dev_dbg(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
765#define ehci_err(ehci, fmt, args...) \
766 dev_err(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
767#define ehci_info(ehci, fmt, args...) \
768 dev_info(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
769#define ehci_warn(ehci, fmt, args...) \
770 dev_warn(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
771
772#ifdef VERBOSE_DEBUG
773# define ehci_vdbg ehci_dbg
774#else
775 static inline void ehci_vdbg(struct ehci_hcd *ehci, ...) {}
776#endif
777
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778#ifndef DEBUG
779#define STUB_DEBUG_FILES
780#endif /* DEBUG */
781
782/*-------------------------------------------------------------------------*/
783
Alan Stern3e023202012-11-01 11:12:58 -0400784/* Declarations of things exported for use by ehci platform drivers */
785
786struct ehci_driver_overrides {
787 const char *product_desc;
788 size_t extra_priv_size;
789 int (*reset)(struct usb_hcd *hcd);
790};
791
792extern void ehci_init_driver(struct hc_driver *drv,
793 const struct ehci_driver_overrides *over);
794extern int ehci_setup(struct usb_hcd *hcd);
795
796#ifdef CONFIG_PM
797extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
798extern int ehci_resume(struct usb_hcd *hcd, bool hibernated);
799#endif /* CONFIG_PM */
800
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801#endif /* __LINUX_EHCI_HCD_H */