blob: 85298c093256180917de4eac5b6188803802ad6f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/arm/kernel/entry-armv.S
3 *
4 * Copyright (C) 1996,1997,1998 Russell King.
5 * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
Hyok S. Choiafeb90c2006-01-13 21:05:25 +00006 * nommu support by Hyok S. Choi (hyok.choi@samsung.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
12 * Low-level vector interface routines
13 *
Nicolas Pitre70b6f2b2007-12-04 14:33:33 +010014 * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction
15 * that causes it to save wrong values... Be aware!
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Nicolas Pitref09b9972005-10-29 21:44:55 +010018#include <asm/memory.h>
Russell King753790e2011-02-06 15:32:24 +000019#include <asm/glue-df.h>
20#include <asm/glue-pf.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/vfpmacros.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/entry-macro.S>
Russell Kingd6551e82006-06-21 13:31:52 +010023#include <asm/thread_notify.h>
Catalin Marinasc4c57162009-02-16 11:42:09 +010024#include <asm/unwind.h>
Russell Kingcc20d422009-11-09 23:53:29 +000025#include <asm/unistd.h>
Tony Lindgrenf159f4e2010-07-05 14:53:10 +010026#include <asm/tls.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#include "entry-header.S"
Magnus Dammcd544ce2010-12-22 13:20:08 +010029#include <asm/entry-macro-multi.S>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31/*
Russell Kingd9600c92011-06-26 10:34:02 +010032 * Interrupt handling.
Russell King187a51a2005-05-21 18:14:44 +010033 */
34 .macro irq_handler
eric miao52108642010-12-13 09:42:34 +010035#ifdef CONFIG_MULTI_IRQ_HANDLER
Russell Kingd9600c92011-06-26 10:34:02 +010036 ldr r1, =handle_arch_irq
eric miao52108642010-12-13 09:42:34 +010037 mov r0, sp
Russell Kingd9600c92011-06-26 10:34:02 +010038 ldr r1, [r1]
eric miao52108642010-12-13 09:42:34 +010039 adr lr, BSYM(9997f)
Russell Kingd9600c92011-06-26 10:34:02 +010040 teq r1, #0
41 movne pc, r1
Russell King37ee16a2005-11-08 19:08:05 +000042#endif
Magnus Dammcd544ce2010-12-22 13:20:08 +010043 arch_irq_handler_default
Russell Kingf00ec482010-09-04 10:47:48 +0100449997:
Russell King187a51a2005-05-21 18:14:44 +010045 .endm
46
Russell Kingac8b9c12011-06-26 10:22:08 +010047 .macro pabt_helper
Russell King8dfe7ac2011-06-26 12:37:35 +010048 @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
Russell Kingac8b9c12011-06-26 10:22:08 +010049#ifdef MULTI_PABORT
Russell King0402bec2011-06-25 15:46:08 +010050 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010051 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010052 ldr pc, [ip, #PROCESSOR_PABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010053#else
54 bl CPU_PABORT_HANDLER
55#endif
56 .endm
57
58 .macro dabt_helper
59
60 @
61 @ Call the processor-specific abort handler:
62 @
Russell King3e287be2011-06-26 14:35:07 +010063 @ r4 - aborted context pc
64 @ r5 - aborted context psr
Russell Kingac8b9c12011-06-26 10:22:08 +010065 @
66 @ The abort handler must return the aborted address in r0, and
67 @ the fault status register in r1. r9 must be preserved.
68 @
69#ifdef MULTI_DABORT
Russell King0402bec2011-06-25 15:46:08 +010070 ldr ip, .LCprocfns
Russell Kingac8b9c12011-06-26 10:22:08 +010071 mov lr, pc
Russell King0402bec2011-06-25 15:46:08 +010072 ldr pc, [ip, #PROCESSOR_DABT_FUNC]
Russell Kingac8b9c12011-06-26 10:22:08 +010073#else
74 bl CPU_DABORT_HANDLER
75#endif
76 .endm
77
Nicolas Pitre785d3cd2007-12-03 15:27:56 -050078#ifdef CONFIG_KPROBES
79 .section .kprobes.text,"ax",%progbits
80#else
81 .text
82#endif
83
Russell King187a51a2005-05-21 18:14:44 +010084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * Invalid mode handlers
86 */
Russell Kingccea7a12005-05-31 22:22:32 +010087 .macro inv_entry, reason
88 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +010089 ARM( stmib sp, {r1 - lr} )
90 THUMB( stmia sp, {r0 - r12} )
91 THUMB( str sp, [sp, #S_SP] )
92 THUMB( str lr, [sp, #S_LR] )
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 mov r1, #\reason
94 .endm
95
96__pabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +010097 inv_entry BAD_PREFETCH
98 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +010099ENDPROC(__pabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101__dabt_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100102 inv_entry BAD_DATA
103 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100104ENDPROC(__dabt_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105
106__irq_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100107 inv_entry BAD_IRQ
108 b common_invalid
Catalin Marinas93ed3972008-08-28 11:22:32 +0100109ENDPROC(__irq_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110
111__und_invalid:
Russell Kingccea7a12005-05-31 22:22:32 +0100112 inv_entry BAD_UNDEFINSTR
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Russell Kingccea7a12005-05-31 22:22:32 +0100114 @
115 @ XXX fall through to common_invalid
116 @
117
118@
119@ common_invalid - generic code for failed exception (re-entrant version of handlers)
120@
121common_invalid:
122 zero_fp
123
124 ldmia r0, {r4 - r6}
125 add r0, sp, #S_PC @ here for interlock avoidance
126 mov r7, #-1 @ "" "" "" ""
127 str r4, [sp] @ save preserved r0
128 stmia r0, {r5 - r7} @ lr_<exception>,
129 @ cpsr_<exception>, "old_r0"
130
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 mov r0, sp
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 b bad_mode
Catalin Marinas93ed3972008-08-28 11:22:32 +0100133ENDPROC(__und_invalid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134
135/*
136 * SVC mode handlers
137 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000138
139#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
140#define SPFIX(code...) code
141#else
142#define SPFIX(code...)
143#endif
144
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500145 .macro svc_entry, stack_hole=0
Catalin Marinasc4c57162009-02-16 11:42:09 +0100146 UNWIND(.fnstart )
147 UNWIND(.save {r0 - pc} )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100148 sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
149#ifdef CONFIG_THUMB2_KERNEL
150 SPFIX( str r0, [sp] ) @ temporarily saved
151 SPFIX( mov r0, sp )
152 SPFIX( tst r0, #4 ) @ test original stack alignment
153 SPFIX( ldr r0, [sp] ) @ restored
154#else
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000155 SPFIX( tst sp, #4 )
Catalin Marinasb86040a2009-07-24 12:32:54 +0100156#endif
157 SPFIX( subeq sp, sp, #4 )
158 stmia sp, {r1 - r12}
Russell Kingccea7a12005-05-31 22:22:32 +0100159
Russell Kingb059bdc2011-06-25 15:44:20 +0100160 ldmia r0, {r3 - r5}
161 add r7, sp, #S_SP - 4 @ here for interlock avoidance
162 mov r6, #-1 @ "" "" "" ""
163 add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
164 SPFIX( addeq r2, r2, #4 )
165 str r3, [sp, #-4]! @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100166 @ from the exception stack
167
Russell Kingb059bdc2011-06-25 15:44:20 +0100168 mov r3, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169
170 @
171 @ We are now ready to fill in the remaining blanks on the stack:
172 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100173 @ r2 - sp_svc
174 @ r3 - lr_svc
175 @ r4 - lr_<exception>, already fixed up for correct return/restart
176 @ r5 - spsr_<exception>
177 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100179 stmia r7, {r2 - r6}
Russell Kingf2741b72011-06-25 17:35:19 +0100180
181#ifdef CONFIG_TRACE_IRQFLAGS
182 bl trace_hardirqs_off
183#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184 .endm
185
186 .align 5
187__dabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100188 svc_entry
Russell Kingac8b9c12011-06-26 10:22:08 +0100189 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191 @
Russell King02fe2842011-06-25 11:44:06 +0100192 @ call main handler
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 @
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194 mov r2, sp
195 bl do_DataAbort
196
197 @
198 @ IRQs off again before pulling preserved data off the stack
199 @
Russell Kingac788842010-07-10 10:10:18 +0100200 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
202 @
203 @ restore SPSR and restart the instruction
204 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100205 ldr r5, [sp, #S_PSR]
Russell King02fe2842011-06-25 11:44:06 +0100206#ifdef CONFIG_TRACE_IRQFLAGS
207 tst r5, #PSR_I_BIT
208 bleq trace_hardirqs_on
209 tst r5, #PSR_I_BIT
210 blne trace_hardirqs_off
211#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100212 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100213 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100214ENDPROC(__dabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
216 .align 5
217__irq_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100218 svc_entry
Russell King1613cc12011-06-25 10:57:57 +0100219 irq_handler
220
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221#ifdef CONFIG_PREEMPT
Russell King706fdd92005-05-21 18:15:45 +0100222 get_thread_info tsk
223 ldr r8, [tsk, #TI_PREEMPT] @ get preempt count
Russell King706fdd92005-05-21 18:15:45 +0100224 ldr r0, [tsk, #TI_FLAGS] @ get flags
Russell King28fab1a2008-04-13 17:47:35 +0100225 teq r8, #0 @ if preempt count != 0
226 movne r0, #0 @ force flags to 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 tst r0, #_TIF_NEED_RESCHED
228 blne svc_preempt
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100230 ldr r5, [sp, #S_PSR]
Russell King7ad1bcb2006-08-27 12:07:02 +0100231#ifdef CONFIG_TRACE_IRQFLAGS
Russell Kingfbab1c82011-06-25 16:57:50 +0100232 @ The parent context IRQs must have been enabled to get here in
233 @ the first place, so there's no point checking the PSR I bit.
234 bl trace_hardirqs_on
Russell King7ad1bcb2006-08-27 12:07:02 +0100235#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100236 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100237 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100238ENDPROC(__irq_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239
240 .ltorg
241
242#ifdef CONFIG_PREEMPT
243svc_preempt:
Russell King28fab1a2008-04-13 17:47:35 +0100244 mov r8, lr
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451: bl preempt_schedule_irq @ irq en/disable is done inside
Russell King706fdd92005-05-21 18:15:45 +0100246 ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 tst r0, #_TIF_NEED_RESCHED
Russell King28fab1a2008-04-13 17:47:35 +0100248 moveq pc, r8 @ go again
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 b 1b
250#endif
251
252 .align 5
253__und_svc:
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500254#ifdef CONFIG_KPROBES
255 @ If a kprobe is about to simulate a "stmdb sp..." instruction,
256 @ it obviously needs free stack space which then will belong to
257 @ the saved context.
258 svc_entry 64
259#else
Russell Kingccea7a12005-05-31 22:22:32 +0100260 svc_entry
Nicolas Pitred30a0c82007-12-14 15:56:01 -0500261#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 @
263 @ call emulation code, which returns using r9 if it has emulated
264 @ the instruction, or the more conventional lr if we are to treat
265 @ this as a real undefined instruction
266 @
267 @ r0 - instruction
268 @
Catalin Marinas83e686e2009-09-18 23:27:07 +0100269#ifndef CONFIG_THUMB2_KERNEL
Russell Kingb059bdc2011-06-25 15:44:20 +0100270 ldr r0, [r4, #-4]
Catalin Marinas83e686e2009-09-18 23:27:07 +0100271#else
Russell Kingb059bdc2011-06-25 15:44:20 +0100272 ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2
Catalin Marinas83e686e2009-09-18 23:27:07 +0100273 and r9, r0, #0xf800
274 cmp r9, #0xe800 @ 32-bit instruction if xx >= 0
Russell Kingb059bdc2011-06-25 15:44:20 +0100275 ldrhhs r9, [r4] @ bottom 16 bits
Catalin Marinas83e686e2009-09-18 23:27:07 +0100276 orrhs r0, r9, r0, lsl #16
277#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100278 adr r9, BSYM(1f)
Russell Kingb059bdc2011-06-25 15:44:20 +0100279 mov r2, r4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 bl call_fpe
281
282 mov r0, sp @ struct pt_regs *regs
283 bl do_undefinstr
284
285 @
286 @ IRQs off again before pulling preserved data off the stack
287 @
Russell Kingac788842010-07-10 10:10:18 +01002881: disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289
290 @
291 @ restore SPSR and restart the instruction
292 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100293 ldr r5, [sp, #S_PSR] @ Get SVC cpsr
Russell Kingdf295df2011-06-25 16:55:58 +0100294#ifdef CONFIG_TRACE_IRQFLAGS
295 tst r5, #PSR_I_BIT
296 bleq trace_hardirqs_on
297 tst r5, #PSR_I_BIT
298 blne trace_hardirqs_off
299#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100300 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100301 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100302ENDPROC(__und_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
304 .align 5
305__pabt_svc:
Russell Kingccea7a12005-05-31 22:22:32 +0100306 svc_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100307 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100308 pabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
310 @
311 @ IRQs off again before pulling preserved data off the stack
312 @
Russell Kingac788842010-07-10 10:10:18 +0100313 disable_irq_notrace
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315 @
316 @ restore SPSR and restart the instruction
317 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100318 ldr r5, [sp, #S_PSR]
Russell King02fe2842011-06-25 11:44:06 +0100319#ifdef CONFIG_TRACE_IRQFLAGS
320 tst r5, #PSR_I_BIT
321 bleq trace_hardirqs_on
322 tst r5, #PSR_I_BIT
323 blne trace_hardirqs_off
324#endif
Russell Kingb059bdc2011-06-25 15:44:20 +0100325 svc_exit r5 @ return from exception
Catalin Marinasc4c57162009-02-16 11:42:09 +0100326 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100327ENDPROC(__pabt_svc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
329 .align 5
Russell King49f680e2005-05-31 18:02:00 +0100330.LCcralign:
331 .word cr_alignment
Paul Brook48d79272008-04-18 22:43:07 +0100332#ifdef MULTI_DABORT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333.LCprocfns:
334 .word processor
335#endif
336.LCfp:
337 .word fp_enter
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
339/*
340 * User mode handlers
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000341 *
342 * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 */
Nicolas Pitre2dede2d2006-01-14 16:18:08 +0000344
345#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
346#error "sizeof(struct pt_regs) must be a multiple of 8"
347#endif
348
Russell Kingccea7a12005-05-31 22:22:32 +0100349 .macro usr_entry
Catalin Marinasc4c57162009-02-16 11:42:09 +0100350 UNWIND(.fnstart )
351 UNWIND(.cantunwind ) @ don't unwind the user space
Russell Kingccea7a12005-05-31 22:22:32 +0100352 sub sp, sp, #S_FRAME_SIZE
Catalin Marinasb86040a2009-07-24 12:32:54 +0100353 ARM( stmib sp, {r1 - r12} )
354 THUMB( stmia sp, {r0 - r12} )
Russell Kingccea7a12005-05-31 22:22:32 +0100355
Russell Kingb059bdc2011-06-25 15:44:20 +0100356 ldmia r0, {r3 - r5}
Russell Kingccea7a12005-05-31 22:22:32 +0100357 add r0, sp, #S_PC @ here for interlock avoidance
Russell Kingb059bdc2011-06-25 15:44:20 +0100358 mov r6, #-1 @ "" "" "" ""
Russell Kingccea7a12005-05-31 22:22:32 +0100359
Russell Kingb059bdc2011-06-25 15:44:20 +0100360 str r3, [sp] @ save the "real" r0 copied
Russell Kingccea7a12005-05-31 22:22:32 +0100361 @ from the exception stack
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362
363 @
364 @ We are now ready to fill in the remaining blanks on the stack:
365 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100366 @ r4 - lr_<exception>, already fixed up for correct return/restart
367 @ r5 - spsr_<exception>
368 @ r6 - orig_r0 (see pt_regs definition in ptrace.h)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 @
370 @ Also, separately save sp_usr and lr_usr
371 @
Russell Kingb059bdc2011-06-25 15:44:20 +0100372 stmia r0, {r4 - r6}
Catalin Marinasb86040a2009-07-24 12:32:54 +0100373 ARM( stmdb r0, {sp, lr}^ )
374 THUMB( store_user_sp_lr r0, r1, S_SP - S_PC )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375
376 @
377 @ Enable the alignment trap while in kernel mode
378 @
Russell King49f680e2005-05-31 18:02:00 +0100379 alignment_trap r0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 @
382 @ Clear FP to mark the first stack frame
383 @
384 zero_fp
Russell Kingf2741b72011-06-25 17:35:19 +0100385
386#ifdef CONFIG_IRQSOFF_TRACER
387 bl trace_hardirqs_off
388#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 .endm
390
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100391 .macro kuser_cmpxchg_check
392#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
393#ifndef CONFIG_MMU
394#warning "NPTL on non MMU needs fixing"
395#else
396 @ Make sure our user space atomic helper is restarted
397 @ if it was interrupted in a critical region. Here we
398 @ perform a quick test inline since it should be false
399 @ 99.9999% of the time. The rest is done out of line.
Russell Kingb059bdc2011-06-25 15:44:20 +0100400 cmp r4, #TASK_SIZE
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100401 blhs kuser_cmpxchg_fixup
402#endif
403#endif
404 .endm
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 .align 5
407__dabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100408 usr_entry
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100409 kuser_cmpxchg_check
Russell Kingac8b9c12011-06-26 10:22:08 +0100410 dabt_helper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 mov r2, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100413 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 b do_DataAbort
Catalin Marinasc4c57162009-02-16 11:42:09 +0100415 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100416ENDPROC(__dabt_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700417
418 .align 5
419__irq_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100420 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100421 kuser_cmpxchg_check
Russell King187a51a2005-05-21 18:14:44 +0100422 irq_handler
Russell King1613cc12011-06-25 10:57:57 +0100423 get_thread_info tsk
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 mov why, #0
Ming Lei9fc25522011-06-05 02:24:58 +0100425 b ret_to_user_from_irq
Catalin Marinasc4c57162009-02-16 11:42:09 +0100426 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100427ENDPROC(__irq_usr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 .ltorg
430
431 .align 5
432__und_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100433 usr_entry
Russell Kingbc089602011-06-25 18:28:19 +0100434
Russell Kingb059bdc2011-06-25 15:44:20 +0100435 mov r2, r4
436 mov r3, r5
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 @
439 @ fall through to the emulation code, which returns using r9 if
440 @ it has emulated the instruction, or the more conventional lr
441 @ if we are to treat this as a real undefined instruction
442 @
443 @ r0 - instruction
444 @
Catalin Marinasb86040a2009-07-24 12:32:54 +0100445 adr r9, BSYM(ret_from_exception)
446 adr lr, BSYM(__und_usr_unknown)
Paul Brookcb170a42008-04-18 22:43:08 +0100447 tst r3, #PSR_T_BIT @ Thumb mode?
Catalin Marinasb86040a2009-07-24 12:32:54 +0100448 itet eq @ explicit IT needed for the 1f label
Paul Brookcb170a42008-04-18 22:43:08 +0100449 subeq r4, r2, #4 @ ARM instr at LR - 4
450 subne r4, r2, #2 @ Thumb instr at LR - 2
4511: ldreqt r0, [r4]
Catalin Marinas26584852009-05-30 14:00:18 +0100452#ifdef CONFIG_CPU_ENDIAN_BE8
453 reveq r0, r0 @ little endian instruction
454#endif
Paul Brookcb170a42008-04-18 22:43:08 +0100455 beq call_fpe
456 @ Thumb instruction
457#if __LINUX_ARM_ARCH__ >= 7
Catalin Marinasb86040a2009-07-24 12:32:54 +01004582:
459 ARM( ldrht r5, [r4], #2 )
460 THUMB( ldrht r5, [r4] )
461 THUMB( add r4, r4, #2 )
Paul Brookcb170a42008-04-18 22:43:08 +0100462 and r0, r5, #0xf800 @ mask bits 111x x... .... ....
463 cmp r0, #0xe800 @ 32bit instruction if xx != 0
464 blo __und_usr_unknown
4653: ldrht r0, [r4]
466 add r2, r2, #2 @ r2 is PC + 2, make it PC + 4
467 orr r0, r0, r5, lsl #16
468#else
469 b __und_usr_unknown
470#endif
Catalin Marinasc4c57162009-02-16 11:42:09 +0100471 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100472ENDPROC(__und_usr)
Paul Brookcb170a42008-04-18 22:43:08 +0100473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 @
475 @ fallthrough to call_fpe
476 @
477
478/*
479 * The out of line fixup for the ldrt above.
480 */
Russell King42604152010-04-19 10:15:03 +0100481 .pushsection .fixup, "ax"
Paul Brookcb170a42008-04-18 22:43:08 +01004824: mov pc, r9
Russell King42604152010-04-19 10:15:03 +0100483 .popsection
484 .pushsection __ex_table,"a"
Paul Brookcb170a42008-04-18 22:43:08 +0100485 .long 1b, 4b
486#if __LINUX_ARM_ARCH__ >= 7
487 .long 2b, 4b
488 .long 3b, 4b
489#endif
Russell King42604152010-04-19 10:15:03 +0100490 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/*
493 * Check whether the instruction is a co-processor instruction.
494 * If yes, we need to call the relevant co-processor handler.
495 *
496 * Note that we don't do a full check here for the co-processor
497 * instructions; all instructions with bit 27 set are well
498 * defined. The only instructions that should fault are the
499 * co-processor instructions. However, we have to watch out
500 * for the ARM6/ARM7 SWI bug.
501 *
Catalin Marinasb5872db2008-01-10 19:16:17 +0100502 * NEON is a special case that has to be handled here. Not all
503 * NEON instructions are co-processor instructions, so we have
504 * to make a special case of checking for them. Plus, there's
505 * five groups of them, so we have a table of mask/opcode pairs
506 * to check against, and if any match then we branch off into the
507 * NEON handler code.
508 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 * Emulators may wish to make use of the following registers:
510 * r0 = instruction opcode.
511 * r2 = PC+4
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000512 * r9 = normal "successful" return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 * r10 = this threads thread_info structure.
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000514 * lr = unrecognised instruction return address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 */
Paul Brookcb170a42008-04-18 22:43:08 +0100516 @
517 @ Fall-through from Thumb-2 __und_usr
518 @
519#ifdef CONFIG_NEON
520 adr r6, .LCneon_thumb_opcodes
521 b 2f
522#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523call_fpe:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100524#ifdef CONFIG_NEON
Paul Brookcb170a42008-04-18 22:43:08 +0100525 adr r6, .LCneon_arm_opcodes
Catalin Marinasb5872db2008-01-10 19:16:17 +01005262:
527 ldr r7, [r6], #4 @ mask value
528 cmp r7, #0 @ end mask?
529 beq 1f
530 and r8, r0, r7
531 ldr r7, [r6], #4 @ opcode bits matching in mask
532 cmp r8, r7 @ NEON instruction?
533 bne 2b
534 get_thread_info r10
535 mov r7, #1
536 strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used
537 strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used
538 b do_vfp @ let VFP handler handle this
5391:
540#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27
Paul Brookcb170a42008-04-18 22:43:08 +0100542 tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
544 and r8, r0, #0x0f000000 @ mask out op-code bits
545 teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)?
546#endif
547 moveq pc, lr
548 get_thread_info r10 @ get current thread
549 and r8, r0, #0x00000f00 @ mask out CP number
Catalin Marinasb86040a2009-07-24 12:32:54 +0100550 THUMB( lsr r8, r8, #8 )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 mov r7, #1
552 add r6, r10, #TI_USED_CP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100553 ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[]
554 THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555#ifdef CONFIG_IWMMXT
556 @ Test if we need to give access to iWMMXt coprocessors
557 ldr r5, [r10, #TI_FLAGS]
558 rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only
559 movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1)
560 bcs iwmmxt_task_enable
561#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100562 ARM( add pc, pc, r8, lsr #6 )
563 THUMB( lsl r8, r8, #2 )
564 THUMB( add pc, r8 )
565 nop
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Catalin Marinasa771fe62009-10-12 17:31:20 +0100567 movw_pc lr @ CP#0
Catalin Marinasb86040a2009-07-24 12:32:54 +0100568 W(b) do_fpe @ CP#1 (FPE)
569 W(b) do_fpe @ CP#2 (FPE)
Catalin Marinasa771fe62009-10-12 17:31:20 +0100570 movw_pc lr @ CP#3
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100571#ifdef CONFIG_CRUNCH
572 b crunch_task_enable @ CP#4 (MaverickCrunch)
573 b crunch_task_enable @ CP#5 (MaverickCrunch)
574 b crunch_task_enable @ CP#6 (MaverickCrunch)
575#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100576 movw_pc lr @ CP#4
577 movw_pc lr @ CP#5
578 movw_pc lr @ CP#6
Lennert Buytenhekc17fad12006-06-27 23:03:03 +0100579#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100580 movw_pc lr @ CP#7
581 movw_pc lr @ CP#8
582 movw_pc lr @ CP#9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583#ifdef CONFIG_VFP
Catalin Marinasb86040a2009-07-24 12:32:54 +0100584 W(b) do_vfp @ CP#10 (VFP)
585 W(b) do_vfp @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586#else
Catalin Marinasa771fe62009-10-12 17:31:20 +0100587 movw_pc lr @ CP#10 (VFP)
588 movw_pc lr @ CP#11 (VFP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589#endif
Catalin Marinasa771fe62009-10-12 17:31:20 +0100590 movw_pc lr @ CP#12
591 movw_pc lr @ CP#13
592 movw_pc lr @ CP#14 (Debug)
593 movw_pc lr @ CP#15 (Control)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Catalin Marinasb5872db2008-01-10 19:16:17 +0100595#ifdef CONFIG_NEON
596 .align 6
597
Paul Brookcb170a42008-04-18 22:43:08 +0100598.LCneon_arm_opcodes:
Catalin Marinasb5872db2008-01-10 19:16:17 +0100599 .word 0xfe000000 @ mask
600 .word 0xf2000000 @ opcode
601
602 .word 0xff100000 @ mask
603 .word 0xf4000000 @ opcode
604
605 .word 0x00000000 @ mask
606 .word 0x00000000 @ opcode
Paul Brookcb170a42008-04-18 22:43:08 +0100607
608.LCneon_thumb_opcodes:
609 .word 0xef000000 @ mask
610 .word 0xef000000 @ opcode
611
612 .word 0xff100000 @ mask
613 .word 0xf9000000 @ opcode
614
615 .word 0x00000000 @ mask
616 .word 0x00000000 @ opcode
Catalin Marinasb5872db2008-01-10 19:16:17 +0100617#endif
618
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619do_fpe:
Russell King5d25ac02006-03-15 12:33:43 +0000620 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 ldr r4, .LCfp
622 add r10, r10, #TI_FPSTATE @ r10 = workspace
623 ldr pc, [r4] @ Call FP module USR entry point
624
625/*
626 * The FP module is called with these registers set:
627 * r0 = instruction
628 * r2 = PC+4
629 * r9 = normal "successful" return address
630 * r10 = FP workspace
631 * lr = unrecognised FP instruction return address
632 */
633
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100634 .pushsection .data
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635ENTRY(fp_enter)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000636 .word no_fp
Santosh Shilimkar124efc22010-04-30 10:45:46 +0100637 .popsection
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Catalin Marinas83e686e2009-09-18 23:27:07 +0100639ENTRY(no_fp)
640 mov pc, lr
641ENDPROC(no_fp)
Russell Kingdb6ccbb2007-01-06 22:53:48 +0000642
643__und_usr_unknown:
Russell Kingecbab712009-01-27 23:20:00 +0000644 enable_irq
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +0100646 adr lr, BSYM(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 b do_undefinstr
Catalin Marinas93ed3972008-08-28 11:22:32 +0100648ENDPROC(__und_usr_unknown)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649
650 .align 5
651__pabt_usr:
Russell Kingccea7a12005-05-31 22:22:32 +0100652 usr_entry
Kirill A. Shutemov4fb28472009-09-25 13:39:47 +0100653 mov r2, sp @ regs
Russell King8dfe7ac2011-06-26 12:37:35 +0100654 pabt_helper
Catalin Marinasc4c57162009-02-16 11:42:09 +0100655 UNWIND(.fnend )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 /* fall through */
657/*
658 * This is the return code to user mode for abort handlers
659 */
660ENTRY(ret_from_exception)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100661 UNWIND(.fnstart )
662 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 get_thread_info tsk
664 mov why, #0
665 b ret_to_user
Catalin Marinasc4c57162009-02-16 11:42:09 +0100666 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100667ENDPROC(__pabt_usr)
668ENDPROC(ret_from_exception)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
670/*
671 * Register switch for ARMv3 and ARMv4 processors
672 * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
673 * previous and next are guaranteed not to be the same.
674 */
675ENTRY(__switch_to)
Catalin Marinasc4c57162009-02-16 11:42:09 +0100676 UNWIND(.fnstart )
677 UNWIND(.cantunwind )
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 add ip, r1, #TI_CPU_SAVE
679 ldr r3, [r2, #TI_TP_VALUE]
Catalin Marinasb86040a2009-07-24 12:32:54 +0100680 ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack
681 THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack
682 THUMB( str sp, [ip], #4 )
683 THUMB( str lr, [ip], #4 )
Catalin Marinas247055a2010-09-13 16:03:21 +0100684#ifdef CONFIG_CPU_USE_DOMAINS
Russell Kingd6551e82006-06-21 13:31:52 +0100685 ldr r6, [r2, #TI_CPU_DOMAIN]
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000686#endif
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100687 set_tls r3, r4, r5
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400688#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
689 ldr r7, [r2, #TI_TASK]
690 ldr r8, =__stack_chk_guard
691 ldr r7, [r7, #TSK_STACK_CANARY]
692#endif
Catalin Marinas247055a2010-09-13 16:03:21 +0100693#ifdef CONFIG_CPU_USE_DOMAINS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 mcr p15, 0, r6, c3, c0, 0 @ Set domain register
Hyok S. Choiafeb90c2006-01-13 21:05:25 +0000695#endif
Russell Kingd6551e82006-06-21 13:31:52 +0100696 mov r5, r0
697 add r4, r2, #TI_CPU_SAVE
698 ldr r0, =thread_notify_head
699 mov r1, #THREAD_NOTIFY_SWITCH
700 bl atomic_notifier_call_chain
Nicolas Pitredf0698b2010-06-07 21:50:33 -0400701#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
702 str r7, [r8]
703#endif
Catalin Marinasb86040a2009-07-24 12:32:54 +0100704 THUMB( mov ip, r4 )
Russell Kingd6551e82006-06-21 13:31:52 +0100705 mov r0, r5
Catalin Marinasb86040a2009-07-24 12:32:54 +0100706 ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously
707 THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously
708 THUMB( ldr sp, [ip], #4 )
709 THUMB( ldr pc, [ip] )
Catalin Marinasc4c57162009-02-16 11:42:09 +0100710 UNWIND(.fnend )
Catalin Marinas93ed3972008-08-28 11:22:32 +0100711ENDPROC(__switch_to)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712
713 __INIT
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100714
715/*
716 * User helpers.
717 *
718 * These are segment of kernel provided user code reachable from user space
719 * at a fixed address in kernel memory. This is used to provide user space
720 * with some operations which require kernel help because of unimplemented
721 * native feature and/or instructions in many ARM CPUs. The idea is for
722 * this code to be executed directly in user mode for best efficiency but
723 * which is too intimate with the kernel counter part to be left to user
724 * libraries. In fact this code might even differ from one CPU to another
725 * depending on the available instruction set and restrictions like on
726 * SMP systems. In other words, the kernel reserves the right to change
727 * this code as needed without warning. Only the entry points and their
728 * results are guaranteed to be stable.
729 *
730 * Each segment is 32-byte aligned and will be moved to the top of the high
731 * vector page. New segments (if ever needed) must be added in front of
732 * existing ones. This mechanism should be used only for things that are
733 * really small and justified, and not be abused freely.
734 *
735 * User space is expected to implement those things inline when optimizing
736 * for a processor that has the necessary native support, but only if such
737 * resulting binaries are already to be incompatible with earlier ARM
738 * processors due to the use of unsupported instructions other than what
739 * is provided here. In other words don't make binaries unable to run on
740 * earlier processors just for the sake of not using these kernel helpers
741 * if your compiled code is not going to use the new instructions for other
742 * purpose.
743 */
Catalin Marinasb86040a2009-07-24 12:32:54 +0100744 THUMB( .arm )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100745
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100746 .macro usr_ret, reg
747#ifdef CONFIG_ARM_THUMB
748 bx \reg
749#else
750 mov pc, \reg
751#endif
752 .endm
753
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100754 .align 5
755 .globl __kuser_helper_start
756__kuser_helper_start:
757
758/*
759 * Reference prototype:
760 *
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000761 * void __kernel_memory_barrier(void)
762 *
763 * Input:
764 *
765 * lr = return address
766 *
767 * Output:
768 *
769 * none
770 *
771 * Clobbered:
772 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100773 * none
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000774 *
775 * Definition and user space usage example:
776 *
777 * typedef void (__kernel_dmb_t)(void);
778 * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
779 *
780 * Apply any needed memory barrier to preserve consistency with data modified
781 * manually and __kuser_cmpxchg usage.
782 *
783 * This could be used as follows:
784 *
785 * #define __kernel_dmb() \
786 * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
Paul Brook6896eec2006-03-28 22:19:29 +0100787 * : : : "r0", "lr","cc" )
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000788 */
789
790__kuser_memory_barrier: @ 0xffff0fa0
Dave Martined3768a2010-12-01 15:39:23 +0100791 smp_dmb arm
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100792 usr_ret lr
Nicolas Pitre7c612bf2005-12-19 22:20:51 +0000793
794 .align 5
795
796/*
797 * Reference prototype:
798 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100799 * int __kernel_cmpxchg(int oldval, int newval, int *ptr)
800 *
801 * Input:
802 *
803 * r0 = oldval
804 * r1 = newval
805 * r2 = ptr
806 * lr = return address
807 *
808 * Output:
809 *
810 * r0 = returned value (zero or non-zero)
811 * C flag = set if r0 == 0, clear if r0 != 0
812 *
813 * Clobbered:
814 *
815 * r3, ip, flags
816 *
817 * Definition and user space usage example:
818 *
819 * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
820 * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
821 *
822 * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
823 * Return zero if *ptr was changed or non-zero if no exchange happened.
824 * The C flag is also set if *ptr was changed to allow for assembly
825 * optimization in the calling code.
826 *
Nicolas Pitre5964eae2006-02-08 21:19:37 +0000827 * Notes:
828 *
829 * - This routine already includes memory barriers as needed.
830 *
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100831 * For example, a user space atomic_add implementation could look like this:
832 *
833 * #define atomic_add(ptr, val) \
834 * ({ register unsigned int *__ptr asm("r2") = (ptr); \
835 * register unsigned int __result asm("r1"); \
836 * asm volatile ( \
837 * "1: @ atomic_add\n\t" \
838 * "ldr r0, [r2]\n\t" \
839 * "mov r3, #0xffff0fff\n\t" \
840 * "add lr, pc, #4\n\t" \
841 * "add r1, r0, %2\n\t" \
842 * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
843 * "bcc 1b" \
844 * : "=&r" (__result) \
845 * : "r" (__ptr), "rIL" (val) \
846 * : "r0","r3","ip","lr","cc","memory" ); \
847 * __result; })
848 */
849
850__kuser_cmpxchg: @ 0xffff0fc0
851
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100852#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100853
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100854 /*
855 * Poor you. No fast solution possible...
856 * The kernel itself must perform the operation.
857 * A special ghost syscall is used for that (see traps.c).
858 */
Nicolas Pitre5e097442006-01-18 22:38:49 +0000859 stmfd sp!, {r7, lr}
Dave Martin55afd262010-12-01 18:12:43 +0100860 ldr r7, 1f @ it's 20 bits
Russell Kingcc20d422009-11-09 23:53:29 +0000861 swi __ARM_NR_cmpxchg
Nicolas Pitre5e097442006-01-18 22:38:49 +0000862 ldmfd sp!, {r7, pc}
Russell Kingcc20d422009-11-09 23:53:29 +00008631: .word __ARM_NR_cmpxchg
Nicolas Pitredcef1f62005-06-08 19:00:47 +0100864
865#elif __LINUX_ARM_ARCH__ < 6
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100866
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000867#ifdef CONFIG_MMU
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100868
869 /*
870 * The only thing that can break atomicity in this cmpxchg
871 * implementation is either an IRQ or a data abort exception
872 * causing another process/thread to be scheduled in the middle
873 * of the critical sequence. To prevent this, code is added to
874 * the IRQ and data abort exception handlers to set the pc back
875 * to the beginning of the critical section if it is found to be
876 * within that critical section (see kuser_cmpxchg_fixup).
877 */
8781: ldr r3, [r2] @ load current val
879 subs r3, r3, r0 @ compare with oldval
8802: streq r1, [r2] @ store newval if eq
881 rsbs r0, r3, #0 @ set return val and C flag
882 usr_ret lr
883
884 .text
885kuser_cmpxchg_fixup:
886 @ Called from kuser_cmpxchg_check macro.
Russell Kingb059bdc2011-06-25 15:44:20 +0100887 @ r4 = address of interrupted insn (must be preserved).
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100888 @ sp = saved regs. r7 and r8 are clobbered.
889 @ 1b = first critical insn, 2b = last critical insn.
Russell Kingb059bdc2011-06-25 15:44:20 +0100890 @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100891 mov r7, #0xffff0fff
892 sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
Russell Kingb059bdc2011-06-25 15:44:20 +0100893 subs r8, r4, r7
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100894 rsbcss r8, r8, #(2b - 1b)
895 strcs r7, [sp, #S_PC]
896 mov pc, lr
897 .previous
898
Nicolas Pitre49bca4c2006-02-08 21:19:37 +0000899#else
900#warning "NPTL on non MMU needs fixing"
901 mov r0, #-1
902 adds r0, r0, #0
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100903 usr_ret lr
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100904#endif
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100905
906#else
907
Dave Martined3768a2010-12-01 15:39:23 +0100908 smp_dmb arm
Nicolas Pitreb49c0f22007-11-20 17:20:29 +01009091: ldrex r3, [r2]
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100910 subs r3, r3, r0
911 strexeq r3, r1, [r2]
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100912 teqeq r3, #1
913 beq 1b
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100914 rsbs r0, r3, #0
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100915 /* beware -- each __kuser slot must be 8 instructions max */
Russell Kingf00ec482010-09-04 10:47:48 +0100916 ALT_SMP(b __kuser_memory_barrier)
917 ALT_UP(usr_ret lr)
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100918
919#endif
920
921 .align 5
922
923/*
924 * Reference prototype:
925 *
926 * int __kernel_get_tls(void)
927 *
928 * Input:
929 *
930 * lr = return address
931 *
932 * Output:
933 *
934 * r0 = TLS value
935 *
936 * Clobbered:
937 *
Nicolas Pitreb49c0f22007-11-20 17:20:29 +0100938 * none
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100939 *
940 * Definition and user space usage example:
941 *
942 * typedef int (__kernel_get_tls_t)(void);
943 * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
944 *
945 * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
946 *
947 * This could be used as follows:
948 *
949 * #define __kernel_get_tls() \
950 * ({ register unsigned int __val asm("r0"); \
951 * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
952 * : "=r" (__val) : : "lr","cc" ); \
953 * __val; })
954 */
955
956__kuser_get_tls: @ 0xffff0fe0
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100957 ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init
Nicolas Pitreba9b5d72006-08-18 17:20:15 +0100958 usr_ret lr
Tony Lindgrenf159f4e2010-07-05 14:53:10 +0100959 mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code
960 .rep 4
961 .word 0 @ 0xffff0ff0 software TLS value, then
962 .endr @ pad up to __kuser_helper_version
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100963
964/*
965 * Reference declaration:
966 *
967 * extern unsigned int __kernel_helper_version;
968 *
969 * Definition and user space usage example:
970 *
971 * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
972 *
973 * User space may read this to determine the curent number of helpers
974 * available.
975 */
976
977__kuser_helper_version: @ 0xffff0ffc
978 .word ((__kuser_helper_end - __kuser_helper_start) >> 5)
979
980 .globl __kuser_helper_end
981__kuser_helper_end:
982
Catalin Marinasb86040a2009-07-24 12:32:54 +0100983 THUMB( .thumb )
Nicolas Pitre2d2669b2005-04-29 22:08:33 +0100984
Linus Torvalds1da177e2005-04-16 15:20:36 -0700985/*
986 * Vector stubs.
987 *
Russell King79335232005-04-26 15:17:42 +0100988 * This code is copied to 0xffff0200 so we can use branches in the
989 * vectors, rather than ldr's. Note that this code must not
990 * exceed 0x300 bytes.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991 *
992 * Common stub entry macro:
993 * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
Russell Kingccea7a12005-05-31 22:22:32 +0100994 *
995 * SP points to a minimal amount of processor-private memory, the address
996 * of which is copied into r0 for the mode specific abort handler.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +0000998 .macro vector_stub, name, mode, correction=0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999 .align 5
1000
1001vector_\name:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002 .if \correction
1003 sub lr, lr, #\correction
1004 .endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005
Russell Kingccea7a12005-05-31 22:22:32 +01001006 @
1007 @ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1008 @ (parent CPSR)
1009 @
1010 stmia sp, {r0, lr} @ save r0, lr
1011 mrs lr, spsr
1012 str lr, [sp, #8] @ save spsr
1013
1014 @
1015 @ Prepare for SVC32 mode. IRQs remain disabled.
1016 @
1017 mrs r0, cpsr
Catalin Marinasb86040a2009-07-24 12:32:54 +01001018 eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
Russell Kingccea7a12005-05-31 22:22:32 +01001019 msr spsr_cxsf, r0
1020
1021 @
1022 @ the branch table must immediately follow this code
1023 @
Russell Kingccea7a12005-05-31 22:22:32 +01001024 and lr, lr, #0x0f
Catalin Marinasb86040a2009-07-24 12:32:54 +01001025 THUMB( adr r0, 1f )
1026 THUMB( ldr lr, [r0, lr, lsl #2] )
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001027 mov r0, sp
Catalin Marinasb86040a2009-07-24 12:32:54 +01001028 ARM( ldr lr, [pc, lr, lsl #2] )
Russell Kingccea7a12005-05-31 22:22:32 +01001029 movs pc, lr @ branch to handler in SVC mode
Catalin Marinas93ed3972008-08-28 11:22:32 +01001030ENDPROC(vector_\name)
Catalin Marinas88987ef2009-07-24 12:32:52 +01001031
1032 .align 2
1033 @ handler addresses follow this label
10341:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 .endm
1036
Russell King79335232005-04-26 15:17:42 +01001037 .globl __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038__stubs_start:
1039/*
1040 * Interrupt dispatcher
1041 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001042 vector_stub irq, IRQ_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
1044 .long __irq_usr @ 0 (USR_26 / USR_32)
1045 .long __irq_invalid @ 1 (FIQ_26 / FIQ_32)
1046 .long __irq_invalid @ 2 (IRQ_26 / IRQ_32)
1047 .long __irq_svc @ 3 (SVC_26 / SVC_32)
1048 .long __irq_invalid @ 4
1049 .long __irq_invalid @ 5
1050 .long __irq_invalid @ 6
1051 .long __irq_invalid @ 7
1052 .long __irq_invalid @ 8
1053 .long __irq_invalid @ 9
1054 .long __irq_invalid @ a
1055 .long __irq_invalid @ b
1056 .long __irq_invalid @ c
1057 .long __irq_invalid @ d
1058 .long __irq_invalid @ e
1059 .long __irq_invalid @ f
1060
1061/*
1062 * Data abort dispatcher
1063 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1064 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001065 vector_stub dabt, ABT_MODE, 8
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 .long __dabt_usr @ 0 (USR_26 / USR_32)
1068 .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32)
1069 .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32)
1070 .long __dabt_svc @ 3 (SVC_26 / SVC_32)
1071 .long __dabt_invalid @ 4
1072 .long __dabt_invalid @ 5
1073 .long __dabt_invalid @ 6
1074 .long __dabt_invalid @ 7
1075 .long __dabt_invalid @ 8
1076 .long __dabt_invalid @ 9
1077 .long __dabt_invalid @ a
1078 .long __dabt_invalid @ b
1079 .long __dabt_invalid @ c
1080 .long __dabt_invalid @ d
1081 .long __dabt_invalid @ e
1082 .long __dabt_invalid @ f
1083
1084/*
1085 * Prefetch abort dispatcher
1086 * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
1087 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001088 vector_stub pabt, ABT_MODE, 4
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
1090 .long __pabt_usr @ 0 (USR_26 / USR_32)
1091 .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32)
1092 .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32)
1093 .long __pabt_svc @ 3 (SVC_26 / SVC_32)
1094 .long __pabt_invalid @ 4
1095 .long __pabt_invalid @ 5
1096 .long __pabt_invalid @ 6
1097 .long __pabt_invalid @ 7
1098 .long __pabt_invalid @ 8
1099 .long __pabt_invalid @ 9
1100 .long __pabt_invalid @ a
1101 .long __pabt_invalid @ b
1102 .long __pabt_invalid @ c
1103 .long __pabt_invalid @ d
1104 .long __pabt_invalid @ e
1105 .long __pabt_invalid @ f
1106
1107/*
1108 * Undef instr entry dispatcher
1109 * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1110 */
Nicolas Pitreb7ec4792005-11-06 14:42:37 +00001111 vector_stub und, UND_MODE
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112
1113 .long __und_usr @ 0 (USR_26 / USR_32)
1114 .long __und_invalid @ 1 (FIQ_26 / FIQ_32)
1115 .long __und_invalid @ 2 (IRQ_26 / IRQ_32)
1116 .long __und_svc @ 3 (SVC_26 / SVC_32)
1117 .long __und_invalid @ 4
1118 .long __und_invalid @ 5
1119 .long __und_invalid @ 6
1120 .long __und_invalid @ 7
1121 .long __und_invalid @ 8
1122 .long __und_invalid @ 9
1123 .long __und_invalid @ a
1124 .long __und_invalid @ b
1125 .long __und_invalid @ c
1126 .long __und_invalid @ d
1127 .long __und_invalid @ e
1128 .long __und_invalid @ f
1129
1130 .align 5
1131
1132/*=============================================================================
1133 * Undefined FIQs
1134 *-----------------------------------------------------------------------------
1135 * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
1136 * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
1137 * Basically to switch modes, we *HAVE* to clobber one register... brain
1138 * damage alert! I don't think that we can execute any code in here in any
1139 * other mode than FIQ... Ok you can switch to another mode, but you can't
1140 * get out of that mode without clobbering one register.
1141 */
1142vector_fiq:
1143 disable_fiq
1144 subs pc, lr, #4
1145
1146/*=============================================================================
1147 * Address exception handler
1148 *-----------------------------------------------------------------------------
1149 * These aren't too critical.
1150 * (they're not supposed to happen, and won't happen in 32-bit data mode).
1151 */
1152
1153vector_addrexcptn:
1154 b vector_addrexcptn
1155
1156/*
1157 * We group all the following data together to optimise
1158 * for CPUs with separate I & D caches.
1159 */
1160 .align 5
1161
1162.LCvswi:
1163 .word vector_swi
1164
Russell King79335232005-04-26 15:17:42 +01001165 .globl __stubs_end
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166__stubs_end:
1167
Russell King79335232005-04-26 15:17:42 +01001168 .equ stubs_offset, __vectors_start + 0x200 - __stubs_start
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
Russell King79335232005-04-26 15:17:42 +01001170 .globl __vectors_start
1171__vectors_start:
Catalin Marinasb86040a2009-07-24 12:32:54 +01001172 ARM( swi SYS_ERROR0 )
1173 THUMB( svc #0 )
1174 THUMB( nop )
1175 W(b) vector_und + stubs_offset
1176 W(ldr) pc, .LCvswi + stubs_offset
1177 W(b) vector_pabt + stubs_offset
1178 W(b) vector_dabt + stubs_offset
1179 W(b) vector_addrexcptn + stubs_offset
1180 W(b) vector_irq + stubs_offset
1181 W(b) vector_fiq + stubs_offset
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Russell King79335232005-04-26 15:17:42 +01001183 .globl __vectors_end
1184__vectors_end:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185
1186 .data
1187
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188 .globl cr_alignment
1189 .globl cr_no_alignment
1190cr_alignment:
1191 .space 4
1192cr_no_alignment:
1193 .space 4
eric miao52108642010-12-13 09:42:34 +01001194
1195#ifdef CONFIG_MULTI_IRQ_HANDLER
1196 .globl handle_arch_irq
1197handle_arch_irq:
1198 .space 4
1199#endif