blob: b078d5a4d82e7c3ee8ce70ab0381873870eed7b5 [file] [log] [blame]
Sonic Zhang22a82622012-05-16 17:24:33 +08001/*
2 * Copyright 2004-2009 Analog Devices Inc.
3 * 2005 National ICT Australia (NICTA)
4 * Aidan Williams <aidan@nicta.com.au>
5 *
6 * Licensed under the GPL-2 or later.
7 */
8
9#include <linux/device.h>
10#include <linux/platform_device.h>
11#include <linux/mtd/mtd.h>
12#include <linux/mtd/partitions.h>
13#include <linux/mtd/physmap.h>
14#include <linux/spi/spi.h>
15#include <linux/spi/flash.h>
16#include <linux/irq.h>
17#include <linux/i2c.h>
18#include <linux/interrupt.h>
19#include <linux/usb/musb.h>
20#include <asm/bfin6xx_spi.h>
21#include <asm/dma.h>
22#include <asm/gpio.h>
23#include <asm/nand.h>
24#include <asm/dpmc.h>
25#include <asm/portmux.h>
26#include <asm/bfin_sdh.h>
27#include <linux/input.h>
28#include <linux/spi/ad7877.h>
29
30/*
31 * Name the Board for the /proc/cpuinfo
32 */
33const char bfin_board_name[] = "ADI BF609-EZKIT";
34
35/*
36 * Driver needs to know address, irq and flag pin.
37 */
38
39#if defined(CONFIG_USB_ISP1760_HCD) || defined(CONFIG_USB_ISP1760_HCD_MODULE)
40#include <linux/usb/isp1760.h>
41static struct resource bfin_isp1760_resources[] = {
42 [0] = {
43 .start = 0x2C0C0000,
44 .end = 0x2C0C0000 + 0xfffff,
45 .flags = IORESOURCE_MEM,
46 },
47 [1] = {
48 .start = IRQ_PG7,
49 .end = IRQ_PG7,
50 .flags = IORESOURCE_IRQ,
51 },
52};
53
54static struct isp1760_platform_data isp1760_priv = {
55 .is_isp1761 = 0,
56 .bus_width_16 = 1,
57 .port1_otg = 0,
58 .analog_oc = 0,
59 .dack_polarity_high = 0,
60 .dreq_polarity_high = 0,
61};
62
63static struct platform_device bfin_isp1760_device = {
64 .name = "isp1760",
65 .id = 0,
66 .dev = {
67 .platform_data = &isp1760_priv,
68 },
69 .num_resources = ARRAY_SIZE(bfin_isp1760_resources),
70 .resource = bfin_isp1760_resources,
71};
72#endif
73
74#if defined(CONFIG_INPUT_BFIN_ROTARY) || defined(CONFIG_INPUT_BFIN_ROTARY_MODULE)
75#include <asm/bfin_rotary.h>
76
77static struct bfin_rotary_platform_data bfin_rotary_data = {
78 /*.rotary_up_key = KEY_UP,*/
79 /*.rotary_down_key = KEY_DOWN,*/
80 .rotary_rel_code = REL_WHEEL,
81 .rotary_button_key = KEY_ENTER,
82 .debounce = 10, /* 0..17 */
83 .mode = ROT_QUAD_ENC | ROT_DEBE,
84};
85
86static struct resource bfin_rotary_resources[] = {
87 {
88 .start = IRQ_CNT,
89 .end = IRQ_CNT,
90 .flags = IORESOURCE_IRQ,
91 },
92};
93
94static struct platform_device bfin_rotary_device = {
95 .name = "bfin-rotary",
96 .id = -1,
97 .num_resources = ARRAY_SIZE(bfin_rotary_resources),
98 .resource = bfin_rotary_resources,
99 .dev = {
100 .platform_data = &bfin_rotary_data,
101 },
102};
103#endif
104
105#if defined(CONFIG_STMMAC_ETH) || defined(CONFIG_STMMAC_ETH_MODULE)
106#include <linux/stmmac.h>
107
Bob Liu3a3cf0d2012-05-17 14:21:22 +0800108static unsigned short pins[] = P_RMII0;
109
Sonic Zhang22a82622012-05-16 17:24:33 +0800110static struct stmmac_mdio_bus_data phy_private_data = {
111 .bus_id = 0,
112 .phy_mask = 1,
113};
114
115static struct plat_stmmacenet_data eth_private_data = {
116 .bus_id = 0,
117 .enh_desc = 1,
118 .phy_addr = 1,
119 .mdio_bus_data = &phy_private_data,
120};
121
122static struct platform_device bfin_eth_device = {
123 .name = "stmmaceth",
124 .id = 0,
125 .num_resources = 2,
126 .resource = (struct resource[]) {
127 {
128 .start = EMAC0_MACCFG,
129 .end = EMAC0_MACCFG + 0x1274,
130 .flags = IORESOURCE_MEM,
131 },
132 {
133 .name = "macirq",
134 .start = IRQ_EMAC0_STAT,
135 .end = IRQ_EMAC0_STAT,
136 .flags = IORESOURCE_IRQ,
137 },
138 },
139 .dev = {
Bob Liu6e1953e2012-05-09 17:20:32 +0800140 .power.can_wakeup = 1,
Sonic Zhang22a82622012-05-16 17:24:33 +0800141 .platform_data = &eth_private_data,
142 }
143};
144#endif
145
146#if defined(CONFIG_INPUT_ADXL34X) || defined(CONFIG_INPUT_ADXL34X_MODULE)
147#include <linux/input/adxl34x.h>
148static const struct adxl34x_platform_data adxl34x_info = {
149 .x_axis_offset = 0,
150 .y_axis_offset = 0,
151 .z_axis_offset = 0,
152 .tap_threshold = 0x31,
153 .tap_duration = 0x10,
154 .tap_latency = 0x60,
155 .tap_window = 0xF0,
156 .tap_axis_control = ADXL_TAP_X_EN | ADXL_TAP_Y_EN | ADXL_TAP_Z_EN,
157 .act_axis_control = 0xFF,
158 .activity_threshold = 5,
159 .inactivity_threshold = 3,
160 .inactivity_time = 4,
161 .free_fall_threshold = 0x7,
162 .free_fall_time = 0x20,
163 .data_rate = 0x8,
164 .data_range = ADXL_FULL_RES,
165
166 .ev_type = EV_ABS,
167 .ev_code_x = ABS_X, /* EV_REL */
168 .ev_code_y = ABS_Y, /* EV_REL */
169 .ev_code_z = ABS_Z, /* EV_REL */
170
171 .ev_code_tap = {BTN_TOUCH, BTN_TOUCH, BTN_TOUCH}, /* EV_KEY x,y,z */
172
173/* .ev_code_ff = KEY_F,*/ /* EV_KEY */
174/* .ev_code_act_inactivity = KEY_A,*/ /* EV_KEY */
175 .power_mode = ADXL_AUTO_SLEEP | ADXL_LINK,
176 .fifo_mode = ADXL_FIFO_STREAM,
177 .orientation_enable = ADXL_EN_ORIENTATION_3D,
178 .deadzone_angle = ADXL_DEADZONE_ANGLE_10p8,
179 .divisor_length = ADXL_LP_FILTER_DIVISOR_16,
180 /* EV_KEY {+Z, +Y, +X, -X, -Y, -Z} */
181 .ev_codes_orient_3d = {BTN_Z, BTN_Y, BTN_X, BTN_A, BTN_B, BTN_C},
182};
183#endif
184
185#if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
186static struct platform_device rtc_device = {
187 .name = "rtc-bfin",
188 .id = -1,
189};
190#endif
191
192#if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
193#ifdef CONFIG_SERIAL_BFIN_UART0
194static struct resource bfin_uart0_resources[] = {
195 {
196 .start = UART0_REVID,
197 .end = UART0_RXDIV+4,
198 .flags = IORESOURCE_MEM,
199 },
200 {
201 .start = IRQ_UART0_TX,
202 .end = IRQ_UART0_TX,
203 .flags = IORESOURCE_IRQ,
204 },
205 {
206 .start = IRQ_UART0_RX,
207 .end = IRQ_UART0_RX,
208 .flags = IORESOURCE_IRQ,
209 },
210 {
211 .start = IRQ_UART0_STAT,
212 .end = IRQ_UART0_STAT,
213 .flags = IORESOURCE_IRQ,
214 },
215 {
216 .start = CH_UART0_TX,
217 .end = CH_UART0_TX,
218 .flags = IORESOURCE_DMA,
219 },
220 {
221 .start = CH_UART0_RX,
222 .end = CH_UART0_RX,
223 .flags = IORESOURCE_DMA,
224 },
225#ifdef CONFIG_BFIN_UART0_CTSRTS
226 { /* CTS pin -- 0 means not supported */
227 .start = GPIO_PD10,
228 .end = GPIO_PD10,
229 .flags = IORESOURCE_IO,
230 },
231 { /* RTS pin -- 0 means not supported */
232 .start = GPIO_PD9,
233 .end = GPIO_PD9,
234 .flags = IORESOURCE_IO,
235 },
236#endif
237};
238
239static unsigned short bfin_uart0_peripherals[] = {
240 P_UART0_TX, P_UART0_RX,
241#ifdef CONFIG_BFIN_UART0_CTSRTS
242 P_UART0_RTS, P_UART0_CTS,
243#endif
244 0
245};
246
247static struct platform_device bfin_uart0_device = {
248 .name = "bfin-uart",
249 .id = 0,
250 .num_resources = ARRAY_SIZE(bfin_uart0_resources),
251 .resource = bfin_uart0_resources,
252 .dev = {
253 .platform_data = &bfin_uart0_peripherals, /* Passed to driver */
254 },
255};
256#endif
257#ifdef CONFIG_SERIAL_BFIN_UART1
258static struct resource bfin_uart1_resources[] = {
259 {
260 .start = UART1_REVID,
261 .end = UART1_RXDIV+4,
262 .flags = IORESOURCE_MEM,
263 },
264 {
265 .start = IRQ_UART1_TX,
266 .end = IRQ_UART1_TX,
267 .flags = IORESOURCE_IRQ,
268 },
269 {
270 .start = IRQ_UART1_RX,
271 .end = IRQ_UART1_RX,
272 .flags = IORESOURCE_IRQ,
273 },
274 {
275 .start = IRQ_UART1_STAT,
276 .end = IRQ_UART1_STAT,
277 .flags = IORESOURCE_IRQ,
278 },
279 {
280 .start = CH_UART1_TX,
281 .end = CH_UART1_TX,
282 .flags = IORESOURCE_DMA,
283 },
284 {
285 .start = CH_UART1_RX,
286 .end = CH_UART1_RX,
287 .flags = IORESOURCE_DMA,
288 },
289#ifdef CONFIG_BFIN_UART1_CTSRTS
290 { /* CTS pin -- 0 means not supported */
291 .start = GPIO_PG13,
292 .end = GPIO_PG13,
293 .flags = IORESOURCE_IO,
294 },
295 { /* RTS pin -- 0 means not supported */
296 .start = GPIO_PG10,
297 .end = GPIO_PG10,
298 .flags = IORESOURCE_IO,
299 },
300#endif
301};
302
303static unsigned short bfin_uart1_peripherals[] = {
304 P_UART1_TX, P_UART1_RX,
305#ifdef CONFIG_BFIN_UART1_CTSRTS
306 P_UART1_RTS, P_UART1_CTS,
307#endif
308 0
309};
310
311static struct platform_device bfin_uart1_device = {
312 .name = "bfin-uart",
313 .id = 1,
314 .num_resources = ARRAY_SIZE(bfin_uart1_resources),
315 .resource = bfin_uart1_resources,
316 .dev = {
317 .platform_data = &bfin_uart1_peripherals, /* Passed to driver */
318 },
319};
320#endif
321#endif
322
323#if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
324#ifdef CONFIG_BFIN_SIR0
325static struct resource bfin_sir0_resources[] = {
326 {
327 .start = 0xFFC00400,
328 .end = 0xFFC004FF,
329 .flags = IORESOURCE_MEM,
330 },
331 {
332 .start = IRQ_UART0_TX,
333 .end = IRQ_UART0_TX+1,
334 .flags = IORESOURCE_IRQ,
335 },
336 {
337 .start = CH_UART0_TX,
338 .end = CH_UART0_TX+1,
339 .flags = IORESOURCE_DMA,
340 },
341};
342static struct platform_device bfin_sir0_device = {
343 .name = "bfin_sir",
344 .id = 0,
345 .num_resources = ARRAY_SIZE(bfin_sir0_resources),
346 .resource = bfin_sir0_resources,
347};
348#endif
349#ifdef CONFIG_BFIN_SIR1
350static struct resource bfin_sir1_resources[] = {
351 {
352 .start = 0xFFC02000,
353 .end = 0xFFC020FF,
354 .flags = IORESOURCE_MEM,
355 },
356 {
357 .start = IRQ_UART1_TX,
358 .end = IRQ_UART1_TX+1,
359 .flags = IORESOURCE_IRQ,
360 },
361 {
362 .start = CH_UART1_TX,
363 .end = CH_UART1_TX+1,
364 .flags = IORESOURCE_DMA,
365 },
366};
367static struct platform_device bfin_sir1_device = {
368 .name = "bfin_sir",
369 .id = 1,
370 .num_resources = ARRAY_SIZE(bfin_sir1_resources),
371 .resource = bfin_sir1_resources,
372};
373#endif
374#endif
375
376#if defined(CONFIG_USB_MUSB_HDRC) || defined(CONFIG_USB_MUSB_HDRC_MODULE)
377static struct resource musb_resources[] = {
378 [0] = {
379 .start = 0xFFCC1000,
380 .end = 0xFFCC1398,
381 .flags = IORESOURCE_MEM,
382 },
383 [1] = { /* general IRQ */
384 .start = IRQ_USB_STAT,
385 .end = IRQ_USB_STAT,
386 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
387 .name = "mc"
388 },
389 [2] = { /* DMA IRQ */
390 .start = IRQ_USB_DMA,
391 .end = IRQ_USB_DMA,
392 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
393 .name = "dma"
394 },
395};
396
397static struct musb_hdrc_config musb_config = {
398 .multipoint = 1,
399 .dyn_fifo = 0,
400 .dma = 1,
401 .num_eps = 16,
402 .dma_channels = 8,
403 .clkin = 48, /* musb CLKIN in MHZ */
404};
405
406static struct musb_hdrc_platform_data musb_plat = {
407#if defined(CONFIG_USB_MUSB_HDRC) && defined(CONFIG_USB_GADGET_MUSB_HDRC)
408 .mode = MUSB_OTG,
409#elif defined(CONFIG_USB_MUSB_HDRC)
410 .mode = MUSB_HOST,
411#elif defined(CONFIG_USB_GADGET_MUSB_HDRC)
412 .mode = MUSB_PERIPHERAL,
413#endif
414 .config = &musb_config,
415};
416
417static u64 musb_dmamask = ~(u32)0;
418
419static struct platform_device musb_device = {
420 .name = "musb-blackfin",
421 .id = 0,
422 .dev = {
423 .dma_mask = &musb_dmamask,
424 .coherent_dma_mask = 0xffffffff,
425 .platform_data = &musb_plat,
426 },
427 .num_resources = ARRAY_SIZE(musb_resources),
428 .resource = musb_resources,
429};
430#endif
431
432#if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
433#ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
434static struct resource bfin_sport0_uart_resources[] = {
435 {
436 .start = SPORT0_TCR1,
437 .end = SPORT0_MRCS3+4,
438 .flags = IORESOURCE_MEM,
439 },
440 {
441 .start = IRQ_SPORT0_RX,
442 .end = IRQ_SPORT0_RX+1,
443 .flags = IORESOURCE_IRQ,
444 },
445 {
446 .start = IRQ_SPORT0_ERROR,
447 .end = IRQ_SPORT0_ERROR,
448 .flags = IORESOURCE_IRQ,
449 },
450};
451
452static unsigned short bfin_sport0_peripherals[] = {
453 P_SPORT0_TFS, P_SPORT0_DTPRI, P_SPORT0_TSCLK, P_SPORT0_RFS,
454 P_SPORT0_DRPRI, P_SPORT0_RSCLK, 0
455};
456
457static struct platform_device bfin_sport0_uart_device = {
458 .name = "bfin-sport-uart",
459 .id = 0,
460 .num_resources = ARRAY_SIZE(bfin_sport0_uart_resources),
461 .resource = bfin_sport0_uart_resources,
462 .dev = {
463 .platform_data = &bfin_sport0_peripherals, /* Passed to driver */
464 },
465};
466#endif
467#ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
468static struct resource bfin_sport1_uart_resources[] = {
469 {
470 .start = SPORT1_TCR1,
471 .end = SPORT1_MRCS3+4,
472 .flags = IORESOURCE_MEM,
473 },
474 {
475 .start = IRQ_SPORT1_RX,
476 .end = IRQ_SPORT1_RX+1,
477 .flags = IORESOURCE_IRQ,
478 },
479 {
480 .start = IRQ_SPORT1_ERROR,
481 .end = IRQ_SPORT1_ERROR,
482 .flags = IORESOURCE_IRQ,
483 },
484};
485
486static unsigned short bfin_sport1_peripherals[] = {
487 P_SPORT1_TFS, P_SPORT1_DTPRI, P_SPORT1_TSCLK, P_SPORT1_RFS,
488 P_SPORT1_DRPRI, P_SPORT1_RSCLK, 0
489};
490
491static struct platform_device bfin_sport1_uart_device = {
492 .name = "bfin-sport-uart",
493 .id = 1,
494 .num_resources = ARRAY_SIZE(bfin_sport1_uart_resources),
495 .resource = bfin_sport1_uart_resources,
496 .dev = {
497 .platform_data = &bfin_sport1_peripherals, /* Passed to driver */
498 },
499};
500#endif
501#ifdef CONFIG_SERIAL_BFIN_SPORT2_UART
502static struct resource bfin_sport2_uart_resources[] = {
503 {
504 .start = SPORT2_TCR1,
505 .end = SPORT2_MRCS3+4,
506 .flags = IORESOURCE_MEM,
507 },
508 {
509 .start = IRQ_SPORT2_RX,
510 .end = IRQ_SPORT2_RX+1,
511 .flags = IORESOURCE_IRQ,
512 },
513 {
514 .start = IRQ_SPORT2_ERROR,
515 .end = IRQ_SPORT2_ERROR,
516 .flags = IORESOURCE_IRQ,
517 },
518};
519
520static unsigned short bfin_sport2_peripherals[] = {
521 P_SPORT2_TFS, P_SPORT2_DTPRI, P_SPORT2_TSCLK, P_SPORT2_RFS,
522 P_SPORT2_DRPRI, P_SPORT2_RSCLK, P_SPORT2_DRSEC, P_SPORT2_DTSEC, 0
523};
524
525static struct platform_device bfin_sport2_uart_device = {
526 .name = "bfin-sport-uart",
527 .id = 2,
528 .num_resources = ARRAY_SIZE(bfin_sport2_uart_resources),
529 .resource = bfin_sport2_uart_resources,
530 .dev = {
531 .platform_data = &bfin_sport2_peripherals, /* Passed to driver */
532 },
533};
534#endif
535#endif
536
537#if defined(CONFIG_CAN_BFIN) || defined(CONFIG_CAN_BFIN_MODULE)
538
539static unsigned short bfin_can0_peripherals[] = {
540 P_CAN0_RX, P_CAN0_TX, 0
541};
542
543static struct resource bfin_can0_resources[] = {
544 {
545 .start = 0xFFC00A00,
546 .end = 0xFFC00FFF,
547 .flags = IORESOURCE_MEM,
548 },
549 {
550 .start = IRQ_CAN0_RX,
551 .end = IRQ_CAN0_RX,
552 .flags = IORESOURCE_IRQ,
553 },
554 {
555 .start = IRQ_CAN0_TX,
556 .end = IRQ_CAN0_TX,
557 .flags = IORESOURCE_IRQ,
558 },
559 {
560 .start = IRQ_CAN0_STAT,
561 .end = IRQ_CAN0_STAT,
562 .flags = IORESOURCE_IRQ,
563 },
564};
565
566static struct platform_device bfin_can0_device = {
567 .name = "bfin_can",
568 .id = 0,
569 .num_resources = ARRAY_SIZE(bfin_can0_resources),
570 .resource = bfin_can0_resources,
571 .dev = {
572 .platform_data = &bfin_can0_peripherals, /* Passed to driver */
573 },
574};
575
576#endif
577
578#if defined(CONFIG_MTD_NAND_BF5XX) || defined(CONFIG_MTD_NAND_BF5XX_MODULE)
579static struct mtd_partition partition_info[] = {
580 {
581 .name = "bootloader(nand)",
582 .offset = 0,
583 .size = 0x80000,
584 }, {
585 .name = "linux kernel(nand)",
586 .offset = MTDPART_OFS_APPEND,
587 .size = 4 * 1024 * 1024,
588 },
589 {
590 .name = "file system(nand)",
591 .offset = MTDPART_OFS_APPEND,
592 .size = MTDPART_SIZ_FULL,
593 },
594};
595
596static struct bf5xx_nand_platform bfin_nand_platform = {
597 .data_width = NFC_NWIDTH_8,
598 .partitions = partition_info,
599 .nr_partitions = ARRAY_SIZE(partition_info),
600 .rd_dly = 3,
601 .wr_dly = 3,
602};
603
604static struct resource bfin_nand_resources[] = {
605 {
606 .start = 0xFFC03B00,
607 .end = 0xFFC03B4F,
608 .flags = IORESOURCE_MEM,
609 },
610 {
611 .start = CH_NFC,
612 .end = CH_NFC,
613 .flags = IORESOURCE_IRQ,
614 },
615};
616
617static struct platform_device bfin_nand_device = {
618 .name = "bfin-nand",
619 .id = 0,
620 .num_resources = ARRAY_SIZE(bfin_nand_resources),
621 .resource = bfin_nand_resources,
622 .dev = {
623 .platform_data = &bfin_nand_platform,
624 },
625};
626#endif
627
628#if defined(CONFIG_SDH_BFIN) || defined(CONFIG_SDH_BFIN_MODULE)
629
630static struct bfin_sd_host bfin_sdh_data = {
631 .dma_chan = CH_RSI,
632 .irq_int0 = IRQ_RSI_INT0,
633 .pin_req = {P_RSI_DATA0, P_RSI_DATA1, P_RSI_DATA2, P_RSI_DATA3, P_RSI_CMD, P_RSI_CLK, 0},
634};
635
636static struct platform_device bfin_sdh_device = {
637 .name = "bfin-sdh",
638 .id = 0,
639 .dev = {
640 .platform_data = &bfin_sdh_data,
641 },
642};
643#endif
644
Bob Liu1c400932012-05-15 13:58:56 +0800645#if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
Sonic Zhang22a82622012-05-16 17:24:33 +0800646static struct mtd_partition ezkit_partitions[] = {
647 {
648 .name = "bootloader(nor)",
649 .size = 0x80000,
650 .offset = 0,
651 }, {
652 .name = "linux kernel(nor)",
653 .size = 0x400000,
654 .offset = MTDPART_OFS_APPEND,
655 }, {
656 .name = "file system(nor)",
657 .size = 0x1000000 - 0x80000 - 0x400000,
658 .offset = MTDPART_OFS_APPEND,
659 },
660};
661
662int bf609_nor_flash_init(struct platform_device *dev)
663{
664#define CONFIG_SMC_GCTL_VAL 0x00000010
665 const unsigned short pins[] = {
666 P_A3, P_A4, P_A5, P_A6, P_A7, P_A8, P_A9, P_A10, P_A11, P_A12,
667 P_A13, P_A14, P_A15, P_A16, P_A17, P_A18, P_A19, P_A20, P_A21,
668 P_A22, P_A23, P_A24, P_A25, P_NORCK, 0,
669 };
670
671 peripheral_request_list(pins, "smc0");
672
673 bfin_write32(SMC_GCTL, CONFIG_SMC_GCTL_VAL);
Bob Liu1c400932012-05-15 13:58:56 +0800674 bfin_write32(SMC_B0CTL, 0x01002011);
Sonic Zhang22a82622012-05-16 17:24:33 +0800675 bfin_write32(SMC_B0TIM, 0x08170977);
676 bfin_write32(SMC_B0ETIM, 0x00092231);
677 return 0;
678}
679
680static struct physmap_flash_data ezkit_flash_data = {
681 .width = 2,
682 .parts = ezkit_partitions,
683 .init = bf609_nor_flash_init,
684 .nr_parts = ARRAY_SIZE(ezkit_partitions),
Bob Liu3fa8c4b2012-06-05 17:20:32 +0800685#ifdef CONFIG_ROMKERNEL
686 .probe_type = "map_rom",
687#endif
Sonic Zhang22a82622012-05-16 17:24:33 +0800688};
689
690static struct resource ezkit_flash_resource = {
691 .start = 0xb0000000,
692 .end = 0xb0ffffff,
693 .flags = IORESOURCE_MEM,
694};
695
696static struct platform_device ezkit_flash_device = {
Bob Liu1c400932012-05-15 13:58:56 +0800697 .name = "physmap-flash",
Sonic Zhang22a82622012-05-16 17:24:33 +0800698 .id = 0,
699 .dev = {
700 .platform_data = &ezkit_flash_data,
701 },
702 .num_resources = 1,
703 .resource = &ezkit_flash_resource,
704};
705#endif
706
707#if defined(CONFIG_MTD_M25P80) \
708 || defined(CONFIG_MTD_M25P80_MODULE)
709/* SPI flash chip (w25q32) */
710static struct mtd_partition bfin_spi_flash_partitions[] = {
711 {
712 .name = "bootloader(spi)",
713 .size = 0x00080000,
714 .offset = 0,
715 .mask_flags = MTD_CAP_ROM
716 }, {
717 .name = "linux kernel(spi)",
718 .size = 0x00180000,
719 .offset = MTDPART_OFS_APPEND,
720 }, {
721 .name = "file system(spi)",
722 .size = MTDPART_SIZ_FULL,
723 .offset = MTDPART_OFS_APPEND,
724 }
725};
726
727static struct flash_platform_data bfin_spi_flash_data = {
728 .name = "m25p80",
729 .parts = bfin_spi_flash_partitions,
730 .nr_parts = ARRAY_SIZE(bfin_spi_flash_partitions),
731 .type = "w25q32",
732};
733
734static struct bfin6xx_spi_chip spi_flash_chip_info = {
735 .enable_dma = true, /* use dma transfer with this chip*/
736};
737#endif
738
739#if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
740static struct bfin6xx_spi_chip spidev_chip_info = {
741 .enable_dma = true,
742};
743#endif
744
745#if defined(CONFIG_SND_BF6XX_I2S) || defined(CONFIG_SND_BF6XX_I2S_MODULE)
746static struct platform_device bfin_i2s_pcm = {
747 .name = "bfin-i2s-pcm-audio",
748 .id = -1,
749};
750#endif
751
752#if defined(CONFIG_SND_BF6XX_SOC_I2S) || \
753 defined(CONFIG_SND_BF6XX_SOC_I2S_MODULE)
754#include <asm/bfin_sport3.h>
755static struct resource bfin_snd_resources[] = {
756 {
757 .start = SPORT0_CTL_A,
758 .end = SPORT0_CTL_A,
759 .flags = IORESOURCE_MEM,
760 },
761 {
762 .start = SPORT0_CTL_B,
763 .end = SPORT0_CTL_B,
764 .flags = IORESOURCE_MEM,
765 },
766 {
767 .start = CH_SPORT0_TX,
768 .end = CH_SPORT0_TX,
769 .flags = IORESOURCE_DMA,
770 },
771 {
772 .start = CH_SPORT0_RX,
773 .end = CH_SPORT0_RX,
774 .flags = IORESOURCE_DMA,
775 },
776 {
777 .start = IRQ_SPORT0_TX_STAT,
778 .end = IRQ_SPORT0_TX_STAT,
779 .flags = IORESOURCE_IRQ,
780 },
781 {
782 .start = IRQ_SPORT0_RX_STAT,
783 .end = IRQ_SPORT0_RX_STAT,
784 .flags = IORESOURCE_IRQ,
785 },
786};
787
788static const unsigned short bfin_snd_pin[] = {
789 P_SPORT0_ACLK, P_SPORT0_AFS, P_SPORT0_AD0, P_SPORT0_BCLK,
790 P_SPORT0_BFS, P_SPORT0_BD0, 0,
791};
792
793static struct bfin_snd_platform_data bfin_snd_data = {
794 .pin_req = bfin_snd_pin,
795};
796
797static struct platform_device bfin_i2s = {
798 .name = "bfin-i2s",
799 .num_resources = ARRAY_SIZE(bfin_snd_resources),
800 .resource = bfin_snd_resources,
801 .dev = {
802 .platform_data = &bfin_snd_data,
803 },
804};
805#endif
806
807#if defined(CONFIG_SND_SOC_BFIN_EVAL_ADAU1X61) || \
808 defined(CONFIG_SND_SOC_BFIN_EVAL_ADAU1X61_MODULE)
809static struct platform_device adau1761_device = {
810 .name = "bfin-eval-adau1x61",
811};
812#endif
813
814#if defined(CONFIG_SND_SOC_ADAU1761) || defined(CONFIG_SND_SOC_ADAU1761_MODULE)
815#include <sound/adau17x1.h>
816static struct adau1761_platform_data adau1761_info = {
817 .lineout_mode = ADAU1761_OUTPUT_MODE_LINE,
818 .headphone_mode = ADAU1761_OUTPUT_MODE_HEADPHONE_CAPLESS,
819};
820#endif
821
822#if defined(CONFIG_VIDEO_BLACKFIN_CAPTURE) \
823 || defined(CONFIG_VIDEO_BLACKFIN_CAPTURE_MODULE)
824#include <linux/videodev2.h>
825#include <media/blackfin/bfin_capture.h>
826#include <media/blackfin/ppi.h>
827
828static const unsigned short ppi_req[] = {
829 P_PPI0_D0, P_PPI0_D1, P_PPI0_D2, P_PPI0_D3,
830 P_PPI0_D4, P_PPI0_D5, P_PPI0_D6, P_PPI0_D7,
Scott Jiang338881a2012-06-01 12:06:25 -0400831 P_PPI0_D8, P_PPI0_D9, P_PPI0_D10, P_PPI0_D11,
832 P_PPI0_D12, P_PPI0_D13, P_PPI0_D14, P_PPI0_D15,
833 P_PPI0_D16, P_PPI0_D17, P_PPI0_D18, P_PPI0_D19,
834 P_PPI0_D20, P_PPI0_D21, P_PPI0_D22, P_PPI0_D23,
Sonic Zhang22a82622012-05-16 17:24:33 +0800835 P_PPI0_CLK, P_PPI0_FS1, P_PPI0_FS2,
836 0,
837};
838
839static const struct ppi_info ppi_info = {
840 .type = PPI_TYPE_EPPI3,
841 .dma_ch = CH_EPPI0_CH0,
842 .irq_err = IRQ_EPPI0_STAT,
843 .base = (void __iomem *)EPPI0_STAT,
844 .pin_req = ppi_req,
845};
846
847#if defined(CONFIG_VIDEO_VS6624) \
848 || defined(CONFIG_VIDEO_VS6624_MODULE)
849static struct v4l2_input vs6624_inputs[] = {
850 {
851 .index = 0,
852 .name = "Camera",
853 .type = V4L2_INPUT_TYPE_CAMERA,
854 .std = V4L2_STD_UNKNOWN,
855 },
856};
857
858static struct bcap_route vs6624_routes[] = {
859 {
860 .input = 0,
861 .output = 0,
862 },
863};
864
865static const unsigned vs6624_ce_pin = GPIO_PD1;
866
867static struct bfin_capture_config bfin_capture_data = {
868 .card_name = "BF609",
869 .inputs = vs6624_inputs,
870 .num_inputs = ARRAY_SIZE(vs6624_inputs),
871 .routes = vs6624_routes,
872 .i2c_adapter_id = 0,
873 .board_info = {
874 .type = "vs6624",
875 .addr = 0x10,
876 .platform_data = (void *)&vs6624_ce_pin,
877 },
878 .ppi_info = &ppi_info,
879 .ppi_control = (PACK_EN | DLEN_8 | EPPI_CTL_FS1HI_FS2HI
880 | EPPI_CTL_POLC3 | EPPI_CTL_SYNC2 | EPPI_CTL_NON656),
881 .blank_clocks = 8,
882};
883#endif
884
Scott Jiang338881a2012-06-01 12:06:25 -0400885#if defined(CONFIG_VIDEO_ADV7842) \
886 || defined(CONFIG_VIDEO_ADV7842_MODULE)
887#include <media/adv7842.h>
888
889static struct v4l2_input adv7842_inputs[] = {
890 {
891 .index = 0,
892 .name = "Composite",
893 .type = V4L2_INPUT_TYPE_CAMERA,
894 .std = V4L2_STD_ALL,
895 },
896 {
897 .index = 1,
898 .name = "S-Video",
899 .type = V4L2_INPUT_TYPE_CAMERA,
900 .std = V4L2_STD_ALL,
901 },
902 {
903 .index = 2,
904 .name = "Component",
905 .type = V4L2_INPUT_TYPE_CAMERA,
906 .std = V4L2_STD_ALL,
907 },
908 {
909 .index = 3,
910 .name = "VGA",
911 .type = V4L2_INPUT_TYPE_CAMERA,
912 .std = V4L2_STD_ALL,
913 },
914 {
915 .index = 4,
916 .name = "HDMI",
917 .type = V4L2_INPUT_TYPE_CAMERA,
918 .std = V4L2_STD_ALL,
919 },
920};
921
922static struct bcap_route adv7842_routes[] = {
923 {
924 .input = 3,
925 },
926 {
927 .input = 4,
928 },
929 {
930 .input = 2,
931 },
932 {
933 .input = 1,
934 },
935 {
936 .input = 0,
937 },
938};
939
940static struct adv7842_platform_data adv7842_data = {
941 .ain_sel = ADV7842_AIN10_11_12_NC_SYNC_4_1,
942 .op_ch_sel = ADV7842_OP_CH_SEL_BRG,
943 .prim_mode = ADV7842_PRIM_MODE_SDP,
944 .vid_std_select = ADV7842_SDP_VID_STD_CVBS_SD_4x1,
945 .inp_color_space = ADV7842_INP_COLOR_SPACE_AUTO,
946 .op_format_sel = ADV7842_OP_FORMAT_SEL_SDR_ITU656_8,
947 .op_656_range = 1,
948 .blank_data = 1,
949 .insert_av_codes = 1,
950 .i2c_sdp_io = 0x30,
951 .i2c_sdp = 0x31,
952 .i2c_cp = 0x32,
953 .i2c_vdp = 0x33,
954 .i2c_afe = 0x34,
955 .i2c_hdmi = 0x35,
956 .i2c_repeater = 0x36,
957 .i2c_edid = 0x37,
958 .i2c_infoframe = 0x38,
959 .i2c_cec = 0x39,
960 .i2c_avlink = 0x3a,
961};
962
963static struct bfin_capture_config bfin_capture_data = {
964 .card_name = "BF609",
965 .inputs = adv7842_inputs,
966 .num_inputs = ARRAY_SIZE(adv7842_inputs),
967 .routes = adv7842_routes,
968 .i2c_adapter_id = 0,
969 .board_info = {
970 .type = "adv7842",
971 .addr = 0x20,
972 .platform_data = (void *)&adv7842_data,
973 },
974 .ppi_info = &ppi_info,
975 .ppi_control = (PACK_EN | DLEN_8 | EPPI_CTL_FLDSEL
976 | EPPI_CTL_ACTIVE656),
977};
978#endif
979
Sonic Zhang22a82622012-05-16 17:24:33 +0800980static struct platform_device bfin_capture_device = {
981 .name = "bfin_capture",
982 .dev = {
983 .platform_data = &bfin_capture_data,
984 },
985};
986#endif
987
988#if defined(CONFIG_BFIN_CRC)
989#define BFIN_CRC_NAME "bfin-crc"
990
991static struct resource bfin_crc0_resources[] = {
992 {
993 .start = REG_CRC0_CTL,
994 .end = REG_CRC0_REVID+4,
995 .flags = IORESOURCE_MEM,
996 },
997 {
998 .start = IRQ_CRC0_DCNTEXP,
999 .end = IRQ_CRC0_DCNTEXP,
1000 .flags = IORESOURCE_IRQ,
1001 },
1002 {
1003 .start = CH_MEM_STREAM0_SRC_CRC0,
1004 .end = CH_MEM_STREAM0_SRC_CRC0,
1005 .flags = IORESOURCE_DMA,
1006 },
1007 {
1008 .start = CH_MEM_STREAM0_DEST_CRC0,
1009 .end = CH_MEM_STREAM0_DEST_CRC0,
1010 .flags = IORESOURCE_DMA,
1011 },
1012};
1013
1014static struct platform_device bfin_crc0_device = {
1015 .name = BFIN_CRC_NAME,
1016 .id = 0,
1017 .num_resources = ARRAY_SIZE(bfin_crc0_resources),
1018 .resource = bfin_crc0_resources,
1019};
1020
1021static struct resource bfin_crc1_resources[] = {
1022 {
1023 .start = REG_CRC1_CTL,
1024 .end = REG_CRC1_REVID+4,
1025 .flags = IORESOURCE_MEM,
1026 },
1027 {
1028 .start = IRQ_CRC1_DCNTEXP,
1029 .end = IRQ_CRC1_DCNTEXP,
1030 .flags = IORESOURCE_IRQ,
1031 },
1032 {
1033 .start = CH_MEM_STREAM1_SRC_CRC1,
1034 .end = CH_MEM_STREAM1_SRC_CRC1,
1035 .flags = IORESOURCE_DMA,
1036 },
1037 {
1038 .start = CH_MEM_STREAM1_DEST_CRC1,
1039 .end = CH_MEM_STREAM1_DEST_CRC1,
1040 .flags = IORESOURCE_DMA,
1041 },
1042};
1043
1044static struct platform_device bfin_crc1_device = {
1045 .name = BFIN_CRC_NAME,
1046 .id = 1,
1047 .num_resources = ARRAY_SIZE(bfin_crc1_resources),
1048 .resource = bfin_crc1_resources,
1049};
1050#endif
1051
Sonic Zhangc21e7832012-05-22 18:25:57 +08001052#if defined(CONFIG_CRYPTO_DEV_BFIN_CRC)
1053#define BFIN_CRYPTO_CRC_NAME "bfin-hmac-crc"
1054#define BFIN_CRYPTO_CRC_POLY_DATA 0x5c5c5c5c
1055
1056static struct resource bfin_crypto_crc_resources[] = {
1057 {
1058 .start = REG_CRC0_CTL,
1059 .end = REG_CRC0_REVID+4,
1060 .flags = IORESOURCE_MEM,
1061 },
1062 {
1063 .start = IRQ_CRC0_DCNTEXP,
1064 .end = IRQ_CRC0_DCNTEXP,
1065 .flags = IORESOURCE_IRQ,
1066 },
1067 {
1068 .start = CH_MEM_STREAM0_SRC_CRC0,
1069 .end = CH_MEM_STREAM0_SRC_CRC0,
1070 .flags = IORESOURCE_DMA,
1071 },
Sonic Zhangc21e7832012-05-22 18:25:57 +08001072};
1073
1074static struct platform_device bfin_crypto_crc_device = {
1075 .name = BFIN_CRYPTO_CRC_NAME,
1076 .id = 0,
1077 .num_resources = ARRAY_SIZE(bfin_crypto_crc_resources),
1078 .resource = bfin_crypto_crc_resources,
1079 .dev = {
1080 .platform_data = (void *)BFIN_CRYPTO_CRC_POLY_DATA,
1081 },
1082};
1083#endif
1084
Sonic Zhang22a82622012-05-16 17:24:33 +08001085#if defined(CONFIG_TOUCHSCREEN_AD7877) || defined(CONFIG_TOUCHSCREEN_AD7877_MODULE)
1086static const struct ad7877_platform_data bfin_ad7877_ts_info = {
1087 .model = 7877,
1088 .vref_delay_usecs = 50, /* internal, no capacitor */
1089 .x_plate_ohms = 419,
1090 .y_plate_ohms = 486,
1091 .pressure_max = 1000,
1092 .pressure_min = 0,
1093 .stopacq_polarity = 1,
1094 .first_conversion_delay = 3,
1095 .acquisition_time = 1,
1096 .averaging = 1,
1097 .pen_down_acc_interval = 1,
1098};
1099#endif
1100
1101static struct spi_board_info bfin_spi_board_info[] __initdata = {
1102#if defined(CONFIG_MTD_M25P80) \
1103 || defined(CONFIG_MTD_M25P80_MODULE)
1104 {
1105 /* the modalias must be the same as spi device driver name */
1106 .modalias = "m25p80", /* Name of spi_driver for this device */
1107 .max_speed_hz = 25000000, /* max spi clock (SCK) speed in HZ */
1108 .bus_num = 0, /* Framework bus number */
1109 .chip_select = 1, /* SPI_SSEL1*/
1110 .platform_data = &bfin_spi_flash_data,
1111 .controller_data = &spi_flash_chip_info,
1112 .mode = SPI_MODE_3,
1113 },
1114#endif
1115#if defined(CONFIG_TOUCHSCREEN_AD7877) || defined(CONFIG_TOUCHSCREEN_AD7877_MODULE)
1116 {
1117 .modalias = "ad7877",
1118 .platform_data = &bfin_ad7877_ts_info,
Scott Jiang2cdd7002012-05-18 16:13:03 -04001119 .irq = IRQ_PD9,
Sonic Zhang22a82622012-05-16 17:24:33 +08001120 .max_speed_hz = 12500000, /* max spi clock (SCK) speed in HZ */
1121 .bus_num = 0,
Scott Jiang2cdd7002012-05-18 16:13:03 -04001122 .chip_select = 4,
Sonic Zhang22a82622012-05-16 17:24:33 +08001123 },
1124#endif
1125#if defined(CONFIG_SPI_SPIDEV) || defined(CONFIG_SPI_SPIDEV_MODULE)
1126 {
1127 .modalias = "spidev",
1128 .max_speed_hz = 3125000, /* max spi clock (SCK) speed in HZ */
1129 .bus_num = 0,
1130 .chip_select = 1,
1131 .controller_data = &spidev_chip_info,
1132 },
1133#endif
1134#if defined(CONFIG_INPUT_ADXL34X_SPI) || defined(CONFIG_INPUT_ADXL34X_SPI_MODULE)
1135 {
1136 .modalias = "adxl34x",
1137 .platform_data = &adxl34x_info,
1138 .irq = IRQ_PC5,
1139 .max_speed_hz = 5000000, /* max spi clock (SCK) speed in HZ */
1140 .bus_num = 1,
1141 .chip_select = 2,
1142 .mode = SPI_MODE_3,
1143 },
1144#endif
1145};
1146#if defined(CONFIG_SPI_BFIN6XX) || defined(CONFIG_SPI_BFIN6XX_MODULE)
1147/* SPI (0) */
1148static struct resource bfin_spi0_resource[] = {
1149 {
1150 .start = SPI0_REGBASE,
1151 .end = SPI0_REGBASE + 0xFF,
1152 .flags = IORESOURCE_MEM,
1153 },
1154 {
1155 .start = CH_SPI0_TX,
1156 .end = CH_SPI0_TX,
1157 .flags = IORESOURCE_DMA,
1158 },
1159 {
1160 .start = CH_SPI0_RX,
1161 .end = CH_SPI0_RX,
1162 .flags = IORESOURCE_DMA,
1163 },
1164};
1165
1166/* SPI (1) */
1167static struct resource bfin_spi1_resource[] = {
1168 {
1169 .start = SPI1_REGBASE,
1170 .end = SPI1_REGBASE + 0xFF,
1171 .flags = IORESOURCE_MEM,
1172 },
1173 {
1174 .start = CH_SPI1_TX,
1175 .end = CH_SPI1_TX,
1176 .flags = IORESOURCE_DMA,
1177 },
1178 {
1179 .start = CH_SPI1_RX,
1180 .end = CH_SPI1_RX,
1181 .flags = IORESOURCE_DMA,
1182 },
1183
1184};
1185
1186/* SPI controller data */
1187static struct bfin6xx_spi_master bf60x_spi_master_info0 = {
Scott Jiang2cdd7002012-05-18 16:13:03 -04001188 .num_chipselect = MAX_CTRL_CS + MAX_BLACKFIN_GPIOS,
Sonic Zhang22a82622012-05-16 17:24:33 +08001189 .pin_req = {P_SPI0_SCK, P_SPI0_MISO, P_SPI0_MOSI, 0},
1190};
1191
1192static struct platform_device bf60x_spi_master0 = {
1193 .name = "bfin-spi",
1194 .id = 0, /* Bus number */
1195 .num_resources = ARRAY_SIZE(bfin_spi0_resource),
1196 .resource = bfin_spi0_resource,
1197 .dev = {
1198 .platform_data = &bf60x_spi_master_info0, /* Passed to driver */
1199 },
1200};
1201
1202static struct bfin6xx_spi_master bf60x_spi_master_info1 = {
Scott Jiang2cdd7002012-05-18 16:13:03 -04001203 .num_chipselect = MAX_CTRL_CS + MAX_BLACKFIN_GPIOS,
Sonic Zhang22a82622012-05-16 17:24:33 +08001204 .pin_req = {P_SPI1_SCK, P_SPI1_MISO, P_SPI1_MOSI, 0},
1205};
1206
1207static struct platform_device bf60x_spi_master1 = {
1208 .name = "bfin-spi",
1209 .id = 1, /* Bus number */
1210 .num_resources = ARRAY_SIZE(bfin_spi1_resource),
1211 .resource = bfin_spi1_resource,
1212 .dev = {
1213 .platform_data = &bf60x_spi_master_info1, /* Passed to driver */
1214 },
1215};
1216#endif /* spi master and devices */
1217
1218#if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
Sonic Zhangcf93feb2012-05-15 15:25:50 +08001219static const u16 bfin_twi0_pins[] = {P_TWI0_SCL, P_TWI0_SDA, 0};
1220
Sonic Zhang22a82622012-05-16 17:24:33 +08001221static struct resource bfin_twi0_resource[] = {
1222 [0] = {
1223 .start = TWI0_CLKDIV,
1224 .end = TWI0_CLKDIV + 0xFF,
1225 .flags = IORESOURCE_MEM,
1226 },
1227 [1] = {
1228 .start = IRQ_TWI0,
1229 .end = IRQ_TWI0,
1230 .flags = IORESOURCE_IRQ,
1231 },
1232};
1233
1234static struct platform_device i2c_bfin_twi0_device = {
1235 .name = "i2c-bfin-twi",
1236 .id = 0,
1237 .num_resources = ARRAY_SIZE(bfin_twi0_resource),
1238 .resource = bfin_twi0_resource,
Sonic Zhangcf93feb2012-05-15 15:25:50 +08001239 .dev = {
1240 .platform_data = &bfin_twi0_pins,
1241 },
Sonic Zhang22a82622012-05-16 17:24:33 +08001242};
1243
Sonic Zhangcf93feb2012-05-15 15:25:50 +08001244static const u16 bfin_twi1_pins[] = {P_TWI1_SCL, P_TWI1_SDA, 0};
1245
Sonic Zhang22a82622012-05-16 17:24:33 +08001246static struct resource bfin_twi1_resource[] = {
1247 [0] = {
1248 .start = TWI1_CLKDIV,
1249 .end = TWI1_CLKDIV + 0xFF,
1250 .flags = IORESOURCE_MEM,
1251 },
1252 [1] = {
1253 .start = IRQ_TWI1,
1254 .end = IRQ_TWI1,
1255 .flags = IORESOURCE_IRQ,
1256 },
1257};
1258
1259static struct platform_device i2c_bfin_twi1_device = {
1260 .name = "i2c-bfin-twi",
1261 .id = 1,
1262 .num_resources = ARRAY_SIZE(bfin_twi1_resource),
1263 .resource = bfin_twi1_resource,
Sonic Zhangcf93feb2012-05-15 15:25:50 +08001264 .dev = {
1265 .platform_data = &bfin_twi1_pins,
1266 },
Sonic Zhang22a82622012-05-16 17:24:33 +08001267};
1268#endif
1269
1270static struct i2c_board_info __initdata bfin_i2c_board_info0[] = {
1271#if defined(CONFIG_INPUT_ADXL34X_I2C) || defined(CONFIG_INPUT_ADXL34X_I2C_MODULE)
1272 {
1273 I2C_BOARD_INFO("adxl34x", 0x53),
1274 .irq = IRQ_PC5,
1275 .platform_data = (void *)&adxl34x_info,
1276 },
1277#endif
1278#if defined(CONFIG_SND_SOC_ADAU1761) || defined(CONFIG_SND_SOC_ADAU1761_MODULE)
1279 {
1280 I2C_BOARD_INFO("adau1761", 0x38),
1281 .platform_data = (void *)&adau1761_info
1282 },
1283#endif
Scott Jiang335dd552012-06-01 18:12:52 -04001284#if defined(CONFIG_SND_SOC_SSM2602) || defined(CONFIG_SND_SOC_SSM2602_MODULE)
1285 {
1286 I2C_BOARD_INFO("ssm2602", 0x1b),
1287 },
1288#endif
Sonic Zhang22a82622012-05-16 17:24:33 +08001289};
1290
1291static struct i2c_board_info __initdata bfin_i2c_board_info1[] = {
1292};
1293
1294static const unsigned int cclk_vlev_datasheet[] =
1295{
1296/*
1297 * Internal VLEV BF54XSBBC1533
1298 ****temporarily using these values until data sheet is updated
1299 */
1300 VRPAIR(VLEV_085, 150000000),
1301 VRPAIR(VLEV_090, 250000000),
1302 VRPAIR(VLEV_110, 276000000),
1303 VRPAIR(VLEV_115, 301000000),
1304 VRPAIR(VLEV_120, 525000000),
1305 VRPAIR(VLEV_125, 550000000),
1306 VRPAIR(VLEV_130, 600000000),
1307};
1308
1309static struct bfin_dpmc_platform_data bfin_dmpc_vreg_data = {
1310 .tuple_tab = cclk_vlev_datasheet,
1311 .tabsize = ARRAY_SIZE(cclk_vlev_datasheet),
1312 .vr_settling_time = 25 /* us */,
1313};
1314
1315static struct platform_device bfin_dpmc = {
1316 .name = "bfin dpmc",
1317 .dev = {
1318 .platform_data = &bfin_dmpc_vreg_data,
1319 },
1320};
1321
1322static struct platform_device *ezkit_devices[] __initdata = {
1323
1324 &bfin_dpmc,
1325
1326#if defined(CONFIG_RTC_DRV_BFIN) || defined(CONFIG_RTC_DRV_BFIN_MODULE)
1327 &rtc_device,
1328#endif
1329
1330#if defined(CONFIG_SERIAL_BFIN) || defined(CONFIG_SERIAL_BFIN_MODULE)
1331#ifdef CONFIG_SERIAL_BFIN_UART0
1332 &bfin_uart0_device,
1333#endif
1334#ifdef CONFIG_SERIAL_BFIN_UART1
1335 &bfin_uart1_device,
1336#endif
1337#endif
1338
1339#if defined(CONFIG_BFIN_SIR) || defined(CONFIG_BFIN_SIR_MODULE)
1340#ifdef CONFIG_BFIN_SIR0
1341 &bfin_sir0_device,
1342#endif
1343#ifdef CONFIG_BFIN_SIR1
1344 &bfin_sir1_device,
1345#endif
1346#endif
1347
1348#if defined(CONFIG_STMMAC_ETH) || defined(CONFIG_STMMAC_ETH_MODULE)
1349 &bfin_eth_device,
1350#endif
1351
1352#if defined(CONFIG_USB_MUSB_HDRC) || defined(CONFIG_USB_MUSB_HDRC_MODULE)
1353 &musb_device,
1354#endif
1355
1356#if defined(CONFIG_USB_ISP1760_HCD) || defined(CONFIG_USB_ISP1760_HCD_MODULE)
1357 &bfin_isp1760_device,
1358#endif
1359
1360#if defined(CONFIG_SERIAL_BFIN_SPORT) || defined(CONFIG_SERIAL_BFIN_SPORT_MODULE)
1361#ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
1362 &bfin_sport0_uart_device,
1363#endif
1364#ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
1365 &bfin_sport1_uart_device,
1366#endif
1367#ifdef CONFIG_SERIAL_BFIN_SPORT2_UART
1368 &bfin_sport2_uart_device,
1369#endif
1370#endif
1371
1372#if defined(CONFIG_CAN_BFIN) || defined(CONFIG_CAN_BFIN_MODULE)
1373 &bfin_can0_device,
1374#endif
1375
1376#if defined(CONFIG_MTD_NAND_BF5XX) || defined(CONFIG_MTD_NAND_BF5XX_MODULE)
1377 &bfin_nand_device,
1378#endif
1379
1380#if defined(CONFIG_SDH_BFIN) || defined(CONFIG_SDH_BFIN_MODULE)
1381 &bfin_sdh_device,
1382#endif
1383
1384#if defined(CONFIG_SPI_BFIN6XX) || defined(CONFIG_SPI_BFIN6XX_MODULE)
1385 &bf60x_spi_master0,
1386 &bf60x_spi_master1,
1387#endif
1388
1389#if defined(CONFIG_INPUT_BFIN_ROTARY) || defined(CONFIG_INPUT_BFIN_ROTARY_MODULE)
1390 &bfin_rotary_device,
1391#endif
1392
1393#if defined(CONFIG_I2C_BLACKFIN_TWI) || defined(CONFIG_I2C_BLACKFIN_TWI_MODULE)
1394 &i2c_bfin_twi0_device,
1395#if !defined(CONFIG_BF542)
1396 &i2c_bfin_twi1_device,
1397#endif
1398#endif
1399
1400#if defined(CONFIG_BFIN_CRC)
1401 &bfin_crc0_device,
1402 &bfin_crc1_device,
1403#endif
Sonic Zhangc21e7832012-05-22 18:25:57 +08001404#if defined(CONFIG_CRYPTO_DEV_BFIN_CRC)
1405 &bfin_crypto_crc_device,
1406#endif
Sonic Zhang22a82622012-05-16 17:24:33 +08001407
1408#if defined(CONFIG_KEYBOARD_GPIO) || defined(CONFIG_KEYBOARD_GPIO_MODULE)
1409 &bfin_device_gpiokeys,
1410#endif
1411
Bob Liu1c400932012-05-15 13:58:56 +08001412#if defined(CONFIG_MTD_PHYSMAP) || defined(CONFIG_MTD_PHYSMAP_MODULE)
Sonic Zhang22a82622012-05-16 17:24:33 +08001413 &ezkit_flash_device,
1414#endif
1415#if defined(CONFIG_SND_BF6XX_I2S) || defined(CONFIG_SND_BF6XX_I2S_MODULE)
1416 &bfin_i2s_pcm,
1417#endif
1418#if defined(CONFIG_SND_BF6XX_SOC_I2S) || \
1419 defined(CONFIG_SND_BF6XX_SOC_I2S_MODULE)
1420 &bfin_i2s,
1421#endif
1422#if defined(CONFIG_SND_SOC_BFIN_EVAL_ADAU1X61) || \
1423 defined(CONFIG_SND_SOC_BFIN_EVAL_ADAU1X61_MODULE)
1424 &adau1761_device,
1425#endif
1426#if defined(CONFIG_VIDEO_BLACKFIN_CAPTURE) \
1427 || defined(CONFIG_VIDEO_BLACKFIN_CAPTURE_MODULE)
1428 &bfin_capture_device,
1429#endif
1430};
1431
1432static int __init ezkit_init(void)
1433{
1434 printk(KERN_INFO "%s(): registering device resources\n", __func__);
1435
1436 i2c_register_board_info(0, bfin_i2c_board_info0,
1437 ARRAY_SIZE(bfin_i2c_board_info0));
1438 i2c_register_board_info(1, bfin_i2c_board_info1,
1439 ARRAY_SIZE(bfin_i2c_board_info1));
1440
1441#if defined(CONFIG_STMMAC_ETH) || defined(CONFIG_STMMAC_ETH_MODULE)
Sonic Zhang22a82622012-05-16 17:24:33 +08001442 if (!peripheral_request_list(pins, "emac0"))
1443 printk(KERN_ERR "%s(): request emac pins failed\n", __func__);
1444#endif
1445
1446 platform_add_devices(ezkit_devices, ARRAY_SIZE(ezkit_devices));
1447
1448 spi_register_board_info(bfin_spi_board_info, ARRAY_SIZE(bfin_spi_board_info));
1449
1450 return 0;
1451}
1452
1453arch_initcall(ezkit_init);
1454
1455static struct platform_device *ezkit_early_devices[] __initdata = {
1456#if defined(CONFIG_SERIAL_BFIN_CONSOLE) || defined(CONFIG_EARLY_PRINTK)
1457#ifdef CONFIG_SERIAL_BFIN_UART0
1458 &bfin_uart0_device,
1459#endif
1460#ifdef CONFIG_SERIAL_BFIN_UART1
1461 &bfin_uart1_device,
1462#endif
1463#endif
1464
1465#if defined(CONFIG_SERIAL_BFIN_SPORT_CONSOLE)
1466#ifdef CONFIG_SERIAL_BFIN_SPORT0_UART
1467 &bfin_sport0_uart_device,
1468#endif
1469#ifdef CONFIG_SERIAL_BFIN_SPORT1_UART
1470 &bfin_sport1_uart_device,
1471#endif
1472#ifdef CONFIG_SERIAL_BFIN_SPORT2_UART
1473 &bfin_sport2_uart_device,
1474#endif
1475#endif
1476};
1477
1478void __init native_machine_early_platform_add_devices(void)
1479{
1480 printk(KERN_INFO "register early platform devices\n");
1481 early_platform_add_devices(ezkit_early_devices,
1482 ARRAY_SIZE(ezkit_early_devices));
1483}