blob: e803812975dfacbb0d87d6fdf7e5f21e9d8df0fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/****************************************************************************/
2
3/*
Greg Ungerer7a77d912005-11-07 14:09:50 +10004 * fec.h -- Fast Ethernet Controller for Motorola ColdFire SoC
5 * processors.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
Greg Ungerer7a77d912005-11-07 14:09:50 +10007 * (C) Copyright 2000-2005, Greg Ungerer (gerg@snapgear.com)
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * (C) Copyright 2000-2001, Lineo (www.lineo.com)
9 */
10
11/****************************************************************************/
12#ifndef FEC_H
13#define FEC_H
14/****************************************************************************/
15
Greg Ungerer7a77d912005-11-07 14:09:50 +100016#if defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x) || \
Shawn Guob5680e02011-01-05 21:13:13 +000017 defined(CONFIG_M520x) || defined(CONFIG_M532x) || \
18 defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
Linus Torvalds1da177e2005-04-16 15:20:36 -070019/*
20 * Just figures, Motorola would have to change the offsets for
21 * registers in the same peripheral device on different models
22 * of the ColdFire!
23 */
Sascha Hauerf44d6302009-04-15 03:11:30 +000024#define FEC_IEVENT 0x004 /* Interrupt event reg */
25#define FEC_IMASK 0x008 /* Interrupt mask reg */
26#define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
27#define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
28#define FEC_ECNTRL 0x024 /* Ethernet control reg */
29#define FEC_MII_DATA 0x040 /* MII manage frame reg */
30#define FEC_MII_SPEED 0x044 /* MII speed control reg */
31#define FEC_MIB_CTRLSTAT 0x064 /* MIB control/status reg */
32#define FEC_R_CNTRL 0x084 /* Receive control reg */
33#define FEC_X_CNTRL 0x0c4 /* Transmit Control reg */
34#define FEC_ADDR_LOW 0x0e4 /* Low 32bits MAC address */
35#define FEC_ADDR_HIGH 0x0e8 /* High 16bits MAC address */
36#define FEC_OPD 0x0ec /* Opcode + Pause duration */
37#define FEC_HASH_TABLE_HIGH 0x118 /* High 32bits hash table */
38#define FEC_HASH_TABLE_LOW 0x11c /* Low 32bits hash table */
39#define FEC_GRP_HASH_TABLE_HIGH 0x120 /* High 32bits hash table */
40#define FEC_GRP_HASH_TABLE_LOW 0x124 /* Low 32bits hash table */
41#define FEC_X_WMRK 0x144 /* FIFO transmit water mark */
42#define FEC_R_BOUND 0x14c /* FIFO receive bound reg */
43#define FEC_R_FSTART 0x150 /* FIFO receive start reg */
44#define FEC_R_DES_START 0x180 /* Receive descriptor ring */
45#define FEC_X_DES_START 0x184 /* Transmit descriptor ring */
46#define FEC_R_BUFF_SIZE 0x188 /* Maximum receive buff size */
Baruch Siach5eb32bd2010-05-24 00:36:13 -070047#define FEC_MIIGSK_CFGR 0x300 /* MIIGSK Configuration reg */
48#define FEC_MIIGSK_ENR 0x308 /* MIIGSK Enable reg */
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
Eric Benard8d82f212012-01-12 06:10:28 +000050#define BM_MIIGSK_CFGR_MII 0x00
51#define BM_MIIGSK_CFGR_RMII 0x01
52#define BM_MIIGSK_CFGR_FRCONT_10M 0x40
53
Linus Torvalds1da177e2005-04-16 15:20:36 -070054#else
55
Greg Ungerer9ff1a912009-07-06 18:10:25 -070056#define FEC_ECNTRL 0x000 /* Ethernet control reg */
57#define FEC_IEVENT 0x004 /* Interrupt even reg */
58#define FEC_IMASK 0x008 /* Interrupt mask reg */
59#define FEC_IVEC 0x00c /* Interrupt vec status reg */
60#define FEC_R_DES_ACTIVE 0x010 /* Receive descriptor reg */
Greg Ungerer5ca1ea22009-07-06 15:23:34 +000061#define FEC_X_DES_ACTIVE 0x014 /* Transmit descriptor reg */
Sascha Hauerf44d6302009-04-15 03:11:30 +000062#define FEC_MII_DATA 0x040 /* MII manage frame reg */
63#define FEC_MII_SPEED 0x044 /* MII speed control reg */
64#define FEC_R_BOUND 0x08c /* FIFO receive bound reg */
65#define FEC_R_FSTART 0x090 /* FIFO receive start reg */
66#define FEC_X_WMRK 0x0a4 /* FIFO transmit water mark */
67#define FEC_X_FSTART 0x0ac /* FIFO transmit start reg */
68#define FEC_R_CNTRL 0x104 /* Receive control reg */
69#define FEC_MAX_FRM_LEN 0x108 /* Maximum frame length reg */
70#define FEC_X_CNTRL 0x144 /* Transmit Control reg */
71#define FEC_ADDR_LOW 0x3c0 /* Low 32bits MAC address */
72#define FEC_ADDR_HIGH 0x3c4 /* High 16bits MAC address */
73#define FEC_GRP_HASH_TABLE_HIGH 0x3c8 /* High 32bits hash table */
74#define FEC_GRP_HASH_TABLE_LOW 0x3cc /* Low 32bits hash table */
75#define FEC_R_DES_START 0x3d0 /* Receive descriptor ring */
76#define FEC_X_DES_START 0x3d4 /* Transmit descriptor ring */
77#define FEC_R_BUFF_SIZE 0x3d8 /* Maximum receive buff size */
78#define FEC_FIFO_RAM 0x400 /* FIFO RAM buffer */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80#endif /* CONFIG_M5272 */
81
82
83/*
84 * Define the buffer descriptor structure.
85 */
Shawn Guob5680e02011-01-05 21:13:13 +000086#if defined(CONFIG_ARCH_MXC) || defined(CONFIG_SOC_IMX28)
Sascha Hauer2e285322009-04-15 01:32:16 +000087struct bufdesc {
Sascha Hauer196719e2009-01-28 23:03:10 +000088 unsigned short cbd_datlen; /* Data length */
89 unsigned short cbd_sc; /* Control and status info */
90 unsigned long cbd_bufaddr; /* Buffer address */
Sascha Hauer2e285322009-04-15 01:32:16 +000091};
Sascha Hauer196719e2009-01-28 23:03:10 +000092#else
Sascha Hauer2e285322009-04-15 01:32:16 +000093struct bufdesc {
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 unsigned short cbd_sc; /* Control and status info */
95 unsigned short cbd_datlen; /* Data length */
96 unsigned long cbd_bufaddr; /* Buffer address */
Sascha Hauer2e285322009-04-15 01:32:16 +000097};
Sascha Hauer196719e2009-01-28 23:03:10 +000098#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100/*
101 * The following definitions courtesy of commproc.h, which where
102 * Copyright (c) 1997 Dan Malek (dmalek@jlc.net).
103 */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300104#define BD_SC_EMPTY ((ushort)0x8000) /* Receive is empty */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#define BD_SC_READY ((ushort)0x8000) /* Transmit is ready */
106#define BD_SC_WRAP ((ushort)0x2000) /* Last buffer descriptor */
107#define BD_SC_INTRPT ((ushort)0x1000) /* Interrupt on change */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300108#define BD_SC_CM ((ushort)0x0200) /* Continuous mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109#define BD_SC_ID ((ushort)0x0100) /* Rec'd too many idles */
110#define BD_SC_P ((ushort)0x0100) /* xmt preamble */
111#define BD_SC_BR ((ushort)0x0020) /* Break received */
112#define BD_SC_FR ((ushort)0x0010) /* Framing error */
113#define BD_SC_PR ((ushort)0x0008) /* Parity error */
114#define BD_SC_OV ((ushort)0x0002) /* Overrun */
115#define BD_SC_CD ((ushort)0x0001) /* ?? */
116
117/* Buffer descriptor control/status used by Ethernet receive.
118*/
119#define BD_ENET_RX_EMPTY ((ushort)0x8000)
120#define BD_ENET_RX_WRAP ((ushort)0x2000)
121#define BD_ENET_RX_INTR ((ushort)0x1000)
122#define BD_ENET_RX_LAST ((ushort)0x0800)
123#define BD_ENET_RX_FIRST ((ushort)0x0400)
124#define BD_ENET_RX_MISS ((ushort)0x0100)
125#define BD_ENET_RX_LG ((ushort)0x0020)
126#define BD_ENET_RX_NO ((ushort)0x0010)
127#define BD_ENET_RX_SH ((ushort)0x0008)
128#define BD_ENET_RX_CR ((ushort)0x0004)
129#define BD_ENET_RX_OV ((ushort)0x0002)
130#define BD_ENET_RX_CL ((ushort)0x0001)
131#define BD_ENET_RX_STATS ((ushort)0x013f) /* All status bits */
132
133/* Buffer descriptor control/status used by Ethernet transmit.
134*/
135#define BD_ENET_TX_READY ((ushort)0x8000)
136#define BD_ENET_TX_PAD ((ushort)0x4000)
137#define BD_ENET_TX_WRAP ((ushort)0x2000)
138#define BD_ENET_TX_INTR ((ushort)0x1000)
139#define BD_ENET_TX_LAST ((ushort)0x0800)
140#define BD_ENET_TX_TC ((ushort)0x0400)
141#define BD_ENET_TX_DEF ((ushort)0x0200)
142#define BD_ENET_TX_HB ((ushort)0x0100)
143#define BD_ENET_TX_LC ((ushort)0x0080)
144#define BD_ENET_TX_RL ((ushort)0x0040)
145#define BD_ENET_TX_RCMASK ((ushort)0x003c)
146#define BD_ENET_TX_UN ((ushort)0x0002)
147#define BD_ENET_TX_CSL ((ushort)0x0001)
148#define BD_ENET_TX_STATS ((ushort)0x03ff) /* All status bits */
149
Frank Li405f2572012-10-30 18:24:49 +0000150/*enhanced buffer desciptor control/status used by Ethernet transmit*/
151#define BD_ENET_TX_INT 0x40000000
152#define BD_ENET_TX_TS 0x20000000
153
154
155/* This device has up to three irqs on some platforms */
156#define FEC_IRQ_NUM 3
157
158/* The number of Tx and Rx buffers. These are allocated from the page
159 * pool. The code may assume these are power of two, so it it best
160 * to keep them that size.
161 * We don't need to allocate pages for the transmitter. We just use
162 * the skbuffer directly.
163 */
164
165#define FEC_ENET_RX_PAGES 8
166#define FEC_ENET_RX_FRSIZE 2048
167#define FEC_ENET_RX_FRPPG (PAGE_SIZE / FEC_ENET_RX_FRSIZE)
168#define RX_RING_SIZE (FEC_ENET_RX_FRPPG * FEC_ENET_RX_PAGES)
169#define FEC_ENET_TX_FRSIZE 2048
170#define FEC_ENET_TX_FRPPG (PAGE_SIZE / FEC_ENET_TX_FRSIZE)
171#define TX_RING_SIZE 16 /* Must be power of two */
172#define TX_RING_MOD_MASK 15 /* for this to work */
173
174#define BD_ENET_RX_INT 0x00800000
175#define BD_ENET_RX_PTP ((ushort)0x0400)
176
177/* The FEC buffer descriptors track the ring buffers. The rx_bd_base and
178 * tx_bd_base always point to the base of the buffer descriptors. The
179 * cur_rx and cur_tx point to the currently available buffer.
180 * The dirty_tx tracks the current buffer that is being sent by the
181 * controller. The cur_tx and dirty_tx are equal under both completely
182 * empty and completely full conditions. The empty/ready indicator in
183 * the buffer descriptor determines the actual condition.
184 */
185struct fec_enet_private {
186 /* Hardware registers of the FEC device */
187 void __iomem *hwp;
188
189 struct net_device *netdev;
190
191 struct clk *clk_ipg;
192 struct clk *clk_ahb;
193
194 /* The saved address of a sent-in-place packet/buffer, for skfree(). */
195 unsigned char *tx_bounce[TX_RING_SIZE];
196 struct sk_buff *tx_skbuff[TX_RING_SIZE];
197 struct sk_buff *rx_skbuff[RX_RING_SIZE];
198 ushort skb_cur;
199 ushort skb_dirty;
200
201 /* CPM dual port RAM relative addresses */
202 dma_addr_t bd_dma;
203 /* Address of Rx and Tx buffers */
204 struct bufdesc *rx_bd_base;
205 struct bufdesc *tx_bd_base;
206 /* The next free ring entry */
207 struct bufdesc *cur_rx, *cur_tx;
208 /* The ring entries to be free()ed */
209 struct bufdesc *dirty_tx;
210
211 uint tx_full;
212 /* hold while accessing the HW like ringbuffer for tx/rx but not MAC */
213 spinlock_t hw_lock;
214
215 struct platform_device *pdev;
216
217 int opened;
218 int dev_id;
219
220 /* Phylib and MDIO interface */
221 struct mii_bus *mii_bus;
222 struct phy_device *phy_dev;
223 int mii_timeout;
224 uint phy_speed;
225 phy_interface_t phy_interface;
226 int link;
227 int full_duplex;
228 struct completion mdio_done;
229 int irq[FEC_IRQ_NUM];
230};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232/****************************************************************************/
233#endif /* FEC_H */