blob: fd5bf0b7e8a271dbeb0999b30db526319406d36e [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings906bb262009-11-29 15:16:19 +00004 * Copyright 2006-2009 Solarflare Communications Inc.
Ben Hutchings8ceee662008-04-27 12:55:59 +01005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
15#include <linux/seq_file.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010016#include <linux/i2c.h>
Ben Hutchingsf31a45d2008-12-12 21:43:33 -080017#include <linux/mii.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010019#include "net_driver.h"
20#include "bitfield.h"
21#include "efx.h"
22#include "mac.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include "spi.h"
Ben Hutchings744093c2009-11-29 15:12:08 +000024#include "nic.h"
Ben Hutchings3e6c4532009-10-23 08:30:36 +000025#include "regs.h"
Ben Hutchings12d00ca2009-10-23 08:30:46 +000026#include "io.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010027#include "phy.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010028#include "workarounds.h"
29
Ben Hutchings89863522009-11-25 16:09:04 +000030/* Hardware control for SFC4000 (aka Falcon). */
Ben Hutchings8ceee662008-04-27 12:55:59 +010031
Ben Hutchings2f7f5732008-12-12 21:34:25 -080032static const unsigned int
33/* "Large" EEPROM device: Atmel AT25640 or similar
34 * 8 KB, 16-bit address, 32 B write block */
35large_eeprom_type = ((13 << SPI_DEV_TYPE_SIZE_LBN)
36 | (2 << SPI_DEV_TYPE_ADDR_LEN_LBN)
37 | (5 << SPI_DEV_TYPE_BLOCK_SIZE_LBN)),
38/* Default flash device: Atmel AT25F1024
39 * 128 KB, 24-bit address, 32 KB erase block, 256 B write block */
40default_flash_type = ((17 << SPI_DEV_TYPE_SIZE_LBN)
41 | (3 << SPI_DEV_TYPE_ADDR_LEN_LBN)
42 | (0x52 << SPI_DEV_TYPE_ERASE_CMD_LBN)
43 | (15 << SPI_DEV_TYPE_ERASE_SIZE_LBN)
44 | (8 << SPI_DEV_TYPE_BLOCK_SIZE_LBN));
45
Ben Hutchings8ceee662008-04-27 12:55:59 +010046/**************************************************************************
47 *
48 * I2C bus - this is a bit-bashing interface using GPIO pins
49 * Note that it uses the output enables to tristate the outputs
50 * SDA is the data pin and SCL is the clock
51 *
52 **************************************************************************
53 */
Ben Hutchings37b5a602008-05-30 22:27:04 +010054static void falcon_setsda(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010055{
Ben Hutchings37b5a602008-05-30 22:27:04 +010056 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010057 efx_oword_t reg;
58
Ben Hutchings12d00ca2009-10-23 08:30:46 +000059 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000060 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO3_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000061 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +010062}
63
Ben Hutchings37b5a602008-05-30 22:27:04 +010064static void falcon_setscl(void *data, int state)
Ben Hutchings8ceee662008-04-27 12:55:59 +010065{
Ben Hutchings37b5a602008-05-30 22:27:04 +010066 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010067 efx_oword_t reg;
68
Ben Hutchings12d00ca2009-10-23 08:30:46 +000069 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000070 EFX_SET_OWORD_FIELD(reg, FRF_AB_GPIO0_OEN, !state);
Ben Hutchings12d00ca2009-10-23 08:30:46 +000071 efx_writeo(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings37b5a602008-05-30 22:27:04 +010072}
73
74static int falcon_getsda(void *data)
75{
76 struct efx_nic *efx = (struct efx_nic *)data;
77 efx_oword_t reg;
78
Ben Hutchings12d00ca2009-10-23 08:30:46 +000079 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000080 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO3_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010081}
82
Ben Hutchings37b5a602008-05-30 22:27:04 +010083static int falcon_getscl(void *data)
Ben Hutchings8ceee662008-04-27 12:55:59 +010084{
Ben Hutchings37b5a602008-05-30 22:27:04 +010085 struct efx_nic *efx = (struct efx_nic *)data;
Ben Hutchings8ceee662008-04-27 12:55:59 +010086 efx_oword_t reg;
87
Ben Hutchings12d00ca2009-10-23 08:30:46 +000088 efx_reado(efx, &reg, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +000089 return EFX_OWORD_FIELD(reg, FRF_AB_GPIO0_IN);
Ben Hutchings8ceee662008-04-27 12:55:59 +010090}
91
Ben Hutchings37b5a602008-05-30 22:27:04 +010092static struct i2c_algo_bit_data falcon_i2c_bit_operations = {
93 .setsda = falcon_setsda,
94 .setscl = falcon_setscl,
Ben Hutchings8ceee662008-04-27 12:55:59 +010095 .getsda = falcon_getsda,
96 .getscl = falcon_getscl,
Ben Hutchings62c78322008-05-30 22:27:46 +010097 .udelay = 5,
Ben Hutchings9dadae62008-07-18 18:59:12 +010098 /* Wait up to 50 ms for slave to let us pull SCL high */
99 .timeout = DIV_ROUND_UP(HZ, 20),
Ben Hutchings8ceee662008-04-27 12:55:59 +0100100};
101
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000102static void falcon_push_irq_moderation(struct efx_channel *channel)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100103{
104 efx_dword_t timer_cmd;
105 struct efx_nic *efx = channel->efx;
106
107 /* Set timer register */
108 if (channel->irq_moderation) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100109 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000110 FRF_AB_TC_TIMER_MODE,
111 FFE_BB_TIMER_MODE_INT_HLDOFF,
112 FRF_AB_TC_TIMER_VAL,
Ben Hutchings0d86ebd2009-10-23 08:32:13 +0000113 channel->irq_moderation - 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100114 } else {
115 EFX_POPULATE_DWORD_2(timer_cmd,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000116 FRF_AB_TC_TIMER_MODE,
117 FFE_BB_TIMER_MODE_DIS,
118 FRF_AB_TC_TIMER_VAL, 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100119 }
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000120 BUILD_BUG_ON(FR_AA_TIMER_COMMAND_KER != FR_BZ_TIMER_COMMAND_P0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000121 efx_writed_page_locked(efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
122 channel->channel);
Ben Hutchings127e6e12009-11-25 16:09:55 +0000123}
124
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000125static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx);
126
Ben Hutchings127e6e12009-11-25 16:09:55 +0000127static void falcon_prepare_flush(struct efx_nic *efx)
128{
129 falcon_deconfigure_mac_wrapper(efx);
130
131 /* Wait for the tx and rx fifo's to get to the next packet boundary
132 * (~1ms without back-pressure), then to drain the remainder of the
133 * fifo's at data path speeds (negligible), with a healthy margin. */
134 msleep(10);
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100135}
136
Ben Hutchings8ceee662008-04-27 12:55:59 +0100137/* Acknowledge a legacy interrupt from Falcon
138 *
139 * This acknowledges a legacy (not MSI) interrupt via INT_ACK_KER_REG.
140 *
141 * Due to SFC bug 3706 (silicon revision <=A1) reads can be duplicated in the
142 * BIU. Interrupt acknowledge is read sensitive so must write instead
143 * (then read to ensure the BIU collector is flushed)
144 *
145 * NB most hardware supports MSI interrupts
146 */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000147inline void falcon_irq_ack_a1(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100148{
149 efx_dword_t reg;
150
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000151 EFX_POPULATE_DWORD_1(reg, FRF_AA_INT_ACK_KER_FIELD, 0xb7eb7e);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000152 efx_writed(efx, &reg, FR_AA_INT_ACK_KER);
153 efx_readd(efx, &reg, FR_AA_WORK_AROUND_BROKEN_PCI_READS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100154}
155
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156
Ben Hutchings152b6a62009-11-29 03:43:56 +0000157irqreturn_t falcon_legacy_interrupt_a1(int irq, void *dev_id)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100158{
Ben Hutchingsd3208b52008-05-16 21:20:00 +0100159 struct efx_nic *efx = dev_id;
160 efx_oword_t *int_ker = efx->irq_status.addr;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100161 int syserr;
162 int queues;
163
164 /* Check to see if this is our interrupt. If it isn't, we
165 * exit without having touched the hardware.
166 */
167 if (unlikely(EFX_OWORD_IS_ZERO(*int_ker))) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000168 netif_vdbg(efx, intr, efx->net_dev,
169 "IRQ %d on CPU %d not for me\n", irq,
170 raw_smp_processor_id());
Ben Hutchings8ceee662008-04-27 12:55:59 +0100171 return IRQ_NONE;
172 }
173 efx->last_irq_cpu = raw_smp_processor_id();
Ben Hutchings62776d02010-06-23 11:30:07 +0000174 netif_vdbg(efx, intr, efx->net_dev,
175 "IRQ %d on CPU %d status " EFX_OWORD_FMT "\n",
176 irq, raw_smp_processor_id(), EFX_OWORD_VAL(*int_ker));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100177
Ben Hutchings8ceee662008-04-27 12:55:59 +0100178 /* Determine interrupting queues, clear interrupt status
179 * register and acknowledge the device interrupt.
180 */
Ben Hutchings674979d2009-11-29 03:42:10 +0000181 BUILD_BUG_ON(FSF_AZ_NET_IVEC_INT_Q_WIDTH > EFX_MAX_CHANNELS);
182 queues = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_INT_Q);
Steve Hodgson63695452010-04-28 09:27:36 +0000183
184 /* Check to see if we have a serious error condition */
185 if (queues & (1U << efx->fatal_irq_level)) {
186 syserr = EFX_OWORD_FIELD(*int_ker, FSF_AZ_NET_IVEC_FATAL_INT);
187 if (unlikely(syserr))
188 return efx_nic_fatal_interrupt(efx);
189 }
190
Ben Hutchings8ceee662008-04-27 12:55:59 +0100191 EFX_ZERO_OWORD(*int_ker);
192 wmb(); /* Ensure the vector is cleared before interrupt ack */
193 falcon_irq_ack_a1(efx);
194
Ben Hutchings8313aca2010-09-10 06:41:57 +0000195 if (queues & 1)
196 efx_schedule_channel(efx_get_channel(efx, 0));
197 if (queues & 2)
198 efx_schedule_channel(efx_get_channel(efx, 1));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100199 return IRQ_HANDLED;
200}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100201/**************************************************************************
202 *
203 * EEPROM/flash
204 *
205 **************************************************************************
206 */
207
Ben Hutchings23d30f02008-12-12 21:56:11 -0800208#define FALCON_SPI_MAX_LEN sizeof(efx_oword_t)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100209
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800210static int falcon_spi_poll(struct efx_nic *efx)
211{
212 efx_oword_t reg;
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000213 efx_reado(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000214 return EFX_OWORD_FIELD(reg, FRF_AB_EE_SPI_HCMD_CMD_EN) ? -EBUSY : 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800215}
216
Ben Hutchings8ceee662008-04-27 12:55:59 +0100217/* Wait for SPI command completion */
218static int falcon_spi_wait(struct efx_nic *efx)
219{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800220 /* Most commands will finish quickly, so we start polling at
221 * very short intervals. Sometimes the command may have to
222 * wait for VPD or expansion ROM access outside of our
223 * control, so we allow up to 100 ms. */
224 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 10);
225 int i;
226
227 for (i = 0; i < 10; i++) {
228 if (!falcon_spi_poll(efx))
229 return 0;
230 udelay(10);
231 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100232
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100233 for (;;) {
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800234 if (!falcon_spi_poll(efx))
Ben Hutchings8ceee662008-04-27 12:55:59 +0100235 return 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100236 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000237 netif_err(efx, hw, efx->net_dev,
238 "timed out waiting for SPI\n");
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100239 return -ETIMEDOUT;
240 }
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800241 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100242 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100243}
244
Ben Hutchings76884832009-11-29 15:10:44 +0000245int falcon_spi_cmd(struct efx_nic *efx, const struct efx_spi_device *spi,
Ben Hutchingsf4150722008-11-04 20:34:28 +0000246 unsigned int command, int address,
Ben Hutchings23d30f02008-12-12 21:56:11 -0800247 const void *in, void *out, size_t len)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100248{
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100249 bool addressed = (address >= 0);
250 bool reading = (out != NULL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100251 efx_oword_t reg;
252 int rc;
253
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100254 /* Input validation */
255 if (len > FALCON_SPI_MAX_LEN)
256 return -EINVAL;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100257
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800258 /* Check that previous command is not still running */
259 rc = falcon_spi_poll(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100260 if (rc)
261 return rc;
262
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100263 /* Program address register, if we have an address */
264 if (addressed) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000265 EFX_POPULATE_OWORD_1(reg, FRF_AB_EE_SPI_HADR_ADR, address);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000266 efx_writeo(efx, &reg, FR_AB_EE_SPI_HADR);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100267 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100268
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100269 /* Program data register, if we have data */
270 if (in != NULL) {
271 memcpy(&reg, in, len);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000272 efx_writeo(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100273 }
274
275 /* Issue read/write command */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100276 EFX_POPULATE_OWORD_7(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000277 FRF_AB_EE_SPI_HCMD_CMD_EN, 1,
278 FRF_AB_EE_SPI_HCMD_SF_SEL, spi->device_id,
279 FRF_AB_EE_SPI_HCMD_DABCNT, len,
280 FRF_AB_EE_SPI_HCMD_READ, reading,
281 FRF_AB_EE_SPI_HCMD_DUBCNT, 0,
282 FRF_AB_EE_SPI_HCMD_ADBCNT,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100283 (addressed ? spi->addr_len : 0),
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000284 FRF_AB_EE_SPI_HCMD_ENC, command);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000285 efx_writeo(efx, &reg, FR_AB_EE_SPI_HCMD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100286
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100287 /* Wait for read/write to complete */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288 rc = falcon_spi_wait(efx);
289 if (rc)
290 return rc;
291
292 /* Read data */
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100293 if (out != NULL) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000294 efx_reado(efx, &reg, FR_AB_EE_SPI_HDATA);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100295 memcpy(out, &reg, len);
296 }
297
Ben Hutchings8ceee662008-04-27 12:55:59 +0100298 return 0;
299}
300
Ben Hutchings23d30f02008-12-12 21:56:11 -0800301static size_t
302falcon_spi_write_limit(const struct efx_spi_device *spi, size_t start)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100303{
304 return min(FALCON_SPI_MAX_LEN,
305 (spi->block_size - (start & (spi->block_size - 1))));
306}
307
308static inline u8
309efx_spi_munge_command(const struct efx_spi_device *spi,
310 const u8 command, const unsigned int address)
311{
312 return command | (((address >> 8) & spi->munge_address) << 3);
313}
314
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800315/* Wait up to 10 ms for buffered write completion */
Ben Hutchings76884832009-11-29 15:10:44 +0000316int
317falcon_spi_wait_write(struct efx_nic *efx, const struct efx_spi_device *spi)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100318{
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800319 unsigned long timeout = jiffies + 1 + DIV_ROUND_UP(HZ, 100);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100320 u8 status;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800321 int rc;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100322
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800323 for (;;) {
Ben Hutchings76884832009-11-29 15:10:44 +0000324 rc = falcon_spi_cmd(efx, spi, SPI_RDSR, -1, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100325 &status, sizeof(status));
326 if (rc)
327 return rc;
328 if (!(status & SPI_STATUS_NRDY))
329 return 0;
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800330 if (time_after_eq(jiffies, timeout)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000331 netif_err(efx, hw, efx->net_dev,
332 "SPI write timeout on device %d"
333 " last status=0x%02x\n",
334 spi->device_id, status);
Ben Hutchingsbe4ea892008-12-12 21:33:50 -0800335 return -ETIMEDOUT;
336 }
337 schedule_timeout_uninterruptible(1);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100338 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100339}
340
Ben Hutchings76884832009-11-29 15:10:44 +0000341int falcon_spi_read(struct efx_nic *efx, const struct efx_spi_device *spi,
342 loff_t start, size_t len, size_t *retlen, u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100343{
Ben Hutchings23d30f02008-12-12 21:56:11 -0800344 size_t block_len, pos = 0;
345 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100346 int rc = 0;
347
348 while (pos < len) {
Ben Hutchings23d30f02008-12-12 21:56:11 -0800349 block_len = min(len - pos, FALCON_SPI_MAX_LEN);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100350
351 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000352 rc = falcon_spi_cmd(efx, spi, command, start + pos, NULL,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100353 buffer + pos, block_len);
354 if (rc)
355 break;
356 pos += block_len;
357
358 /* Avoid locking up the system */
359 cond_resched();
360 if (signal_pending(current)) {
361 rc = -EINTR;
362 break;
363 }
364 }
365
366 if (retlen)
367 *retlen = pos;
368 return rc;
369}
370
Ben Hutchings76884832009-11-29 15:10:44 +0000371int
372falcon_spi_write(struct efx_nic *efx, const struct efx_spi_device *spi,
373 loff_t start, size_t len, size_t *retlen, const u8 *buffer)
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100374{
375 u8 verify_buffer[FALCON_SPI_MAX_LEN];
Ben Hutchings23d30f02008-12-12 21:56:11 -0800376 size_t block_len, pos = 0;
377 unsigned int command;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100378 int rc = 0;
379
380 while (pos < len) {
Ben Hutchings76884832009-11-29 15:10:44 +0000381 rc = falcon_spi_cmd(efx, spi, SPI_WREN, -1, NULL, NULL, 0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100382 if (rc)
383 break;
384
Ben Hutchings23d30f02008-12-12 21:56:11 -0800385 block_len = min(len - pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100386 falcon_spi_write_limit(spi, start + pos));
387 command = efx_spi_munge_command(spi, SPI_WRITE, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000388 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100389 buffer + pos, NULL, block_len);
390 if (rc)
391 break;
392
Ben Hutchings76884832009-11-29 15:10:44 +0000393 rc = falcon_spi_wait_write(efx, spi);
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100394 if (rc)
395 break;
396
397 command = efx_spi_munge_command(spi, SPI_READ, start + pos);
Ben Hutchings76884832009-11-29 15:10:44 +0000398 rc = falcon_spi_cmd(efx, spi, command, start + pos,
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100399 NULL, verify_buffer, block_len);
400 if (memcmp(verify_buffer, buffer + pos, block_len)) {
401 rc = -EIO;
402 break;
403 }
404
405 pos += block_len;
406
407 /* Avoid locking up the system */
408 cond_resched();
409 if (signal_pending(current)) {
410 rc = -EINTR;
411 break;
412 }
413 }
414
415 if (retlen)
416 *retlen = pos;
417 return rc;
418}
419
Ben Hutchings8ceee662008-04-27 12:55:59 +0100420/**************************************************************************
421 *
422 * MAC wrapper
423 *
424 **************************************************************************
425 */
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800426
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000427static void falcon_push_multicast_hash(struct efx_nic *efx)
428{
429 union efx_multicast_hash *mc_hash = &efx->multicast_hash;
430
431 WARN_ON(!mutex_is_locked(&efx->mac_lock));
432
433 efx_writeo(efx, &mc_hash->oword[0], FR_AB_MAC_MC_HASH_REG0);
434 efx_writeo(efx, &mc_hash->oword[1], FR_AB_MAC_MC_HASH_REG1);
435}
436
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000437static void falcon_reset_macs(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100438{
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000439 struct falcon_nic_data *nic_data = efx->nic_data;
440 efx_oword_t reg, mac_ctrl;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100441 int count;
442
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000443 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0) {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800444 /* It's not safe to use GLB_CTL_REG to reset the
445 * macs, so instead use the internal MAC resets
446 */
Ben Hutchings8fbca792010-09-22 10:00:11 +0000447 EFX_POPULATE_OWORD_1(reg, FRF_AB_XM_CORE_RST, 1);
448 efx_writeo(efx, &reg, FR_AB_XM_GLB_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100449
Ben Hutchings8fbca792010-09-22 10:00:11 +0000450 for (count = 0; count < 10000; count++) {
451 efx_reado(efx, &reg, FR_AB_XM_GLB_CFG);
452 if (EFX_OWORD_FIELD(reg, FRF_AB_XM_CORE_RST) ==
453 0)
454 return;
455 udelay(10);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800456 }
Ben Hutchings8fbca792010-09-22 10:00:11 +0000457
458 netif_err(efx, hw, efx->net_dev,
459 "timed out waiting for XMAC core reset\n");
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800460 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100461
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000462 /* Mac stats will fail whist the TX fifo is draining */
463 WARN_ON(nic_data->stats_disable_count == 0);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100464
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000465 efx_reado(efx, &mac_ctrl, FR_AB_MAC_CTRL);
466 EFX_SET_OWORD_FIELD(mac_ctrl, FRF_BB_TXFIFO_DRAIN_EN, 1);
467 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100468
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000469 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000470 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGTX, 1);
471 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_XGRX, 1);
472 EFX_SET_OWORD_FIELD(reg, FRF_AB_RST_EM, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000473 efx_writeo(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100474
475 count = 0;
476 while (1) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000477 efx_reado(efx, &reg, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000478 if (!EFX_OWORD_FIELD(reg, FRF_AB_RST_XGTX) &&
479 !EFX_OWORD_FIELD(reg, FRF_AB_RST_XGRX) &&
480 !EFX_OWORD_FIELD(reg, FRF_AB_RST_EM)) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000481 netif_dbg(efx, hw, efx->net_dev,
482 "Completed MAC reset after %d loops\n",
483 count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100484 break;
485 }
486 if (count > 20) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000487 netif_err(efx, hw, efx->net_dev, "MAC reset failed\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100488 break;
489 }
490 count++;
491 udelay(10);
492 }
493
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000494 /* Ensure the correct MAC is selected before statistics
495 * are re-enabled by the caller */
496 efx_writeo(efx, &mac_ctrl, FR_AB_MAC_CTRL);
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000497
Steve Hodgsonb7b40ee2010-04-28 09:28:10 +0000498 falcon_setup_xaui(efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800499}
500
501void falcon_drain_tx_fifo(struct efx_nic *efx)
502{
503 efx_oword_t reg;
504
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000505 if ((efx_nic_rev(efx) < EFX_REV_FALCON_B0) ||
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800506 (efx->loopback_mode != LOOPBACK_NONE))
507 return;
508
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000509 efx_reado(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800510 /* There is no point in draining more than once */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000511 if (EFX_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN))
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800512 return;
513
514 falcon_reset_macs(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100515}
516
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000517static void falcon_deconfigure_mac_wrapper(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100518{
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800519 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100520
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000521 if (efx_nic_rev(efx) < EFX_REV_FALCON_B0)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100522 return;
523
524 /* Isolate the MAC -> RX */
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000525 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000526 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000527 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100528
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000529 /* Isolate TX -> MAC */
530 falcon_drain_tx_fifo(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100531}
532
533void falcon_reconfigure_mac_wrapper(struct efx_nic *efx)
534{
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000535 struct efx_link_state *link_state = &efx->link_state;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100536 efx_oword_t reg;
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000537 int link_speed, isolate;
538
539 isolate = (efx->reset_pending != RESET_TYPE_NONE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100540
Ben Hutchingseb50c0d2009-11-23 16:06:30 +0000541 switch (link_state->speed) {
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800542 case 10000: link_speed = 3; break;
543 case 1000: link_speed = 2; break;
544 case 100: link_speed = 1; break;
545 default: link_speed = 0; break;
546 }
Ben Hutchings8ceee662008-04-27 12:55:59 +0100547 /* MAC_LINK_STATUS controls MAC backpressure but doesn't work
548 * as advertised. Disable to ensure packets are not
549 * indefinitely held and TX queue can be flushed at any point
550 * while the link is down. */
551 EFX_POPULATE_OWORD_5(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000552 FRF_AB_MAC_XOFF_VAL, 0xffff /* max pause time */,
553 FRF_AB_MAC_BCAD_ACPT, 1,
554 FRF_AB_MAC_UC_PROM, efx->promiscuous,
555 FRF_AB_MAC_LINK_STATUS, 1, /* always set */
556 FRF_AB_MAC_SPEED, link_speed);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100557 /* On B0, MAC backpressure can be disabled and packets get
558 * discarded. */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000559 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000560 EFX_SET_OWORD_FIELD(reg, FRF_BB_TXFIFO_DRAIN_EN,
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000561 !link_state->up || isolate);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100562 }
563
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000564 efx_writeo(efx, &reg, FR_AB_MAC_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100565
566 /* Restore the multicast hash registers. */
Ben Hutchings8be4f3e2009-11-25 16:12:16 +0000567 falcon_push_multicast_hash(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100568
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000569 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings4b0d29d2009-11-29 03:42:18 +0000570 /* Enable XOFF signal from RX FIFO (we enabled it during NIC
571 * initialisation but it may read back as 0) */
572 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100573 /* Unisolate the MAC -> RX */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000574 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Steve Hodgsonfd371e32010-06-01 11:17:51 +0000575 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, !isolate);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000576 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100577}
578
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000579static void falcon_stats_request(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100580{
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000581 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100582 efx_oword_t reg;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100583
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000584 WARN_ON(nic_data->stats_pending);
585 WARN_ON(nic_data->stats_disable_count);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100586
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000587 if (nic_data->stats_dma_done == NULL)
588 return; /* no mac selected */
Ben Hutchings8ceee662008-04-27 12:55:59 +0100589
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000590 *nic_data->stats_dma_done = FALCON_STATS_NOT_DONE;
591 nic_data->stats_pending = true;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100592 wmb(); /* ensure done flag is clear */
593
594 /* Initiate DMA transfer of stats */
595 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000596 FRF_AB_MAC_STAT_DMA_CMD, 1,
597 FRF_AB_MAC_STAT_DMA_ADR,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100598 efx->stats_buffer.dma_addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000599 efx_writeo(efx, &reg, FR_AB_MAC_STAT_DMA);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100600
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000601 mod_timer(&nic_data->stats_timer, round_jiffies_up(jiffies + HZ / 2));
602}
Ben Hutchings8ceee662008-04-27 12:55:59 +0100603
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000604static void falcon_stats_complete(struct efx_nic *efx)
605{
606 struct falcon_nic_data *nic_data = efx->nic_data;
607
608 if (!nic_data->stats_pending)
609 return;
610
611 nic_data->stats_pending = 0;
612 if (*nic_data->stats_dma_done == FALCON_STATS_DONE) {
613 rmb(); /* read the done flag before the stats */
614 efx->mac_op->update_stats(efx);
615 } else {
Ben Hutchings62776d02010-06-23 11:30:07 +0000616 netif_err(efx, hw, efx->net_dev,
617 "timed out waiting for statistics\n");
Ben Hutchings55edc6e2009-11-25 16:11:35 +0000618 }
619}
620
621static void falcon_stats_timer_func(unsigned long context)
622{
623 struct efx_nic *efx = (struct efx_nic *)context;
624 struct falcon_nic_data *nic_data = efx->nic_data;
625
626 spin_lock(&efx->stats_lock);
627
628 falcon_stats_complete(efx);
629 if (nic_data->stats_disable_count == 0)
630 falcon_stats_request(efx);
631
632 spin_unlock(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100633}
634
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000635static bool falcon_loopback_link_poll(struct efx_nic *efx)
636{
637 struct efx_link_state old_state = efx->link_state;
638
639 WARN_ON(!mutex_is_locked(&efx->mac_lock));
640 WARN_ON(!LOOPBACK_INTERNAL(efx));
641
642 efx->link_state.fd = true;
643 efx->link_state.fc = efx->wanted_fc;
644 efx->link_state.up = true;
Ben Hutchings8fbca792010-09-22 10:00:11 +0000645 efx->link_state.speed = 10000;
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +0000646
647 return !efx_link_state_equal(&efx->link_state, &old_state);
648}
649
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000650static int falcon_reconfigure_port(struct efx_nic *efx)
651{
652 int rc;
653
654 WARN_ON(efx_nic_rev(efx) > EFX_REV_FALCON_B0);
655
656 /* Poll the PHY link state *before* reconfiguring it. This means we
657 * will pick up the correct speed (in loopback) to select the correct
658 * MAC.
659 */
660 if (LOOPBACK_INTERNAL(efx))
661 falcon_loopback_link_poll(efx);
662 else
663 efx->phy_op->poll(efx);
664
665 falcon_stop_nic_stats(efx);
666 falcon_deconfigure_mac_wrapper(efx);
667
Ben Hutchings8fbca792010-09-22 10:00:11 +0000668 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +0000669
670 efx->phy_op->reconfigure(efx);
671 rc = efx->mac_op->reconfigure(efx);
672 BUG_ON(rc);
673
674 falcon_start_nic_stats(efx);
675
676 /* Synchronise efx->link_state with the kernel */
677 efx_link_status_changed(efx);
678
679 return 0;
680}
681
Ben Hutchings8ceee662008-04-27 12:55:59 +0100682/**************************************************************************
683 *
684 * PHY access via GMII
685 *
686 **************************************************************************
687 */
688
Ben Hutchings8ceee662008-04-27 12:55:59 +0100689/* Wait for GMII access to complete */
690static int falcon_gmii_wait(struct efx_nic *efx)
691{
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000692 efx_oword_t md_stat;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100693 int count;
694
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800695 /* wait upto 50ms - taken max from datasheet */
696 for (count = 0; count < 5000; count++) {
Ben Hutchings80cb9a02009-11-25 16:08:41 +0000697 efx_reado(efx, &md_stat, FR_AB_MD_STAT);
698 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSY) == 0) {
699 if (EFX_OWORD_FIELD(md_stat, FRF_AB_MD_LNFL) != 0 ||
700 EFX_OWORD_FIELD(md_stat, FRF_AB_MD_BSERR) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000701 netif_err(efx, hw, efx->net_dev,
702 "error from GMII access "
703 EFX_OWORD_FMT"\n",
704 EFX_OWORD_VAL(md_stat));
Ben Hutchings8ceee662008-04-27 12:55:59 +0100705 return -EIO;
706 }
707 return 0;
708 }
709 udelay(10);
710 }
Ben Hutchings62776d02010-06-23 11:30:07 +0000711 netif_err(efx, hw, efx->net_dev, "timed out waiting for GMII\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 return -ETIMEDOUT;
713}
714
Ben Hutchings68e7f452009-04-29 08:05:08 +0000715/* Write an MDIO register of a PHY connected to Falcon. */
716static int falcon_mdio_write(struct net_device *net_dev,
717 int prtad, int devad, u16 addr, u16 value)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100718{
Ben Hutchings767e4682008-09-01 12:43:14 +0100719 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +0000720 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100721 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000722 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100723
Ben Hutchings62776d02010-06-23 11:30:07 +0000724 netif_vdbg(efx, hw, efx->net_dev,
725 "writing MDIO %d register %d.%d with 0x%04x\n",
Ben Hutchings68e7f452009-04-29 08:05:08 +0000726 prtad, devad, addr, value);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100727
Ben Hutchings4833f022010-12-02 13:47:35 +0000728 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100729
Ben Hutchings68e7f452009-04-29 08:05:08 +0000730 /* Check MDIO not currently being accessed */
731 rc = falcon_gmii_wait(efx);
732 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100733 goto out;
734
735 /* Write the address/ID register */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000736 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000737 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100738
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000739 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
740 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000741 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742
743 /* Write data */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000744 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_TXD, value);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000745 efx_writeo(efx, &reg, FR_AB_MD_TXD);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100746
747 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000748 FRF_AB_MD_WRC, 1,
749 FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000750 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100751
752 /* Wait for data to be written */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000753 rc = falcon_gmii_wait(efx);
754 if (rc) {
Ben Hutchings8ceee662008-04-27 12:55:59 +0100755 /* Abort the write operation */
756 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000757 FRF_AB_MD_WRC, 0,
758 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000759 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100760 udelay(10);
761 }
762
Steve Hodgsonab867462009-11-28 05:34:44 +0000763out:
Ben Hutchings4833f022010-12-02 13:47:35 +0000764 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000765 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100766}
767
Ben Hutchings68e7f452009-04-29 08:05:08 +0000768/* Read an MDIO register of a PHY connected to Falcon. */
769static int falcon_mdio_read(struct net_device *net_dev,
770 int prtad, int devad, u16 addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100771{
Ben Hutchings767e4682008-09-01 12:43:14 +0100772 struct efx_nic *efx = netdev_priv(net_dev);
Ben Hutchings4833f022010-12-02 13:47:35 +0000773 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100774 efx_oword_t reg;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000775 int rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100776
Ben Hutchings4833f022010-12-02 13:47:35 +0000777 mutex_lock(&nic_data->mdio_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100778
Ben Hutchings68e7f452009-04-29 08:05:08 +0000779 /* Check MDIO not currently being accessed */
780 rc = falcon_gmii_wait(efx);
781 if (rc)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100782 goto out;
783
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000784 EFX_POPULATE_OWORD_1(reg, FRF_AB_MD_PHY_ADR, addr);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000785 efx_writeo(efx, &reg, FR_AB_MD_PHY_ADR);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000787 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_PRT_ADR, prtad,
788 FRF_AB_MD_DEV_ADR, devad);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000789 efx_writeo(efx, &reg, FR_AB_MD_ID);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100790
791 /* Request data to be read */
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000792 EFX_POPULATE_OWORD_2(reg, FRF_AB_MD_RDC, 1, FRF_AB_MD_GC, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000793 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794
795 /* Wait for data to become available */
Ben Hutchings68e7f452009-04-29 08:05:08 +0000796 rc = falcon_gmii_wait(efx);
797 if (rc == 0) {
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000798 efx_reado(efx, &reg, FR_AB_MD_RXD);
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000799 rc = EFX_OWORD_FIELD(reg, FRF_AB_MD_RXD);
Ben Hutchings62776d02010-06-23 11:30:07 +0000800 netif_vdbg(efx, hw, efx->net_dev,
801 "read from MDIO %d register %d.%d, got %04x\n",
802 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100803 } else {
804 /* Abort the read operation */
805 EFX_POPULATE_OWORD_2(reg,
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000806 FRF_AB_MD_RIC, 0,
807 FRF_AB_MD_GC, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +0000808 efx_writeo(efx, &reg, FR_AB_MD_CS);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100809
Ben Hutchings62776d02010-06-23 11:30:07 +0000810 netif_dbg(efx, hw, efx->net_dev,
811 "read from MDIO %d register %d.%d, got error %d\n",
812 prtad, devad, addr, rc);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100813 }
814
Steve Hodgsonab867462009-11-28 05:34:44 +0000815out:
Ben Hutchings4833f022010-12-02 13:47:35 +0000816 mutex_unlock(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000817 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100818}
819
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820/* This call is responsible for hooking in the MAC and PHY operations */
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000821static int falcon_probe_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100822{
Ben Hutchings8fbca792010-09-22 10:00:11 +0000823 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100824 int rc;
825
Ben Hutchings96c45722009-10-23 08:32:42 +0000826 switch (efx->phy_type) {
827 case PHY_TYPE_SFX7101:
828 efx->phy_op = &falcon_sfx7101_phy_ops;
829 break;
Ben Hutchings96c45722009-10-23 08:32:42 +0000830 case PHY_TYPE_QT2022C2:
831 case PHY_TYPE_QT2025C:
Ben Hutchingsb37b62f2009-10-23 08:33:42 +0000832 efx->phy_op = &falcon_qt202x_phy_ops;
Ben Hutchings96c45722009-10-23 08:32:42 +0000833 break;
Ben Hutchings7e51b432010-09-22 10:00:47 +0000834 case PHY_TYPE_TXC43128:
835 efx->phy_op = &falcon_txc_phy_ops;
836 break;
Ben Hutchings96c45722009-10-23 08:32:42 +0000837 default:
Ben Hutchings62776d02010-06-23 11:30:07 +0000838 netif_err(efx, probe, efx->net_dev, "Unknown PHY type %d\n",
839 efx->phy_type);
Ben Hutchings96c45722009-10-23 08:32:42 +0000840 return -ENODEV;
841 }
842
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000843 /* Fill out MDIO structure and loopback modes */
Ben Hutchings4833f022010-12-02 13:47:35 +0000844 mutex_init(&nic_data->mdio_lock);
Ben Hutchings68e7f452009-04-29 08:05:08 +0000845 efx->mdio.mdio_read = falcon_mdio_read;
846 efx->mdio.mdio_write = falcon_mdio_write;
Ben Hutchingsc1c4f452009-11-29 15:08:55 +0000847 rc = efx->phy_op->probe(efx);
848 if (rc != 0)
849 return rc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100850
Steve Hodgsonb895d732009-11-28 05:35:00 +0000851 /* Initial assumption */
852 efx->link_state.speed = 10000;
853 efx->link_state.fd = true;
854
Ben Hutchings8ceee662008-04-27 12:55:59 +0100855 /* Hardware flow ctrl. FalconA RX FIFO too small for pause generation */
Ben Hutchingsdaeda632009-11-28 05:36:04 +0000856 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0)
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800857 efx->wanted_fc = EFX_FC_RX | EFX_FC_TX;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100858 else
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800859 efx->wanted_fc = EFX_FC_RX;
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000860 if (efx->mdio.mmds & MDIO_DEVS_AN)
861 efx->wanted_fc |= EFX_FC_AUTO;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100862
863 /* Allocate buffer for stats */
Ben Hutchings152b6a62009-11-29 03:43:56 +0000864 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
865 FALCON_MAC_STATS_SIZE);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100866 if (rc)
867 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000868 netif_dbg(efx, probe, efx->net_dev,
869 "stats buffer at %llx (virt %p phys %llx)\n",
870 (u64)efx->stats_buffer.dma_addr,
871 efx->stats_buffer.addr,
872 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchings8fbca792010-09-22 10:00:11 +0000873 nic_data->stats_dma_done = efx->stats_buffer.addr + XgDmaDone_offset;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100874
875 return 0;
876}
877
Ben Hutchingsef2b90e2009-11-29 03:42:31 +0000878static void falcon_remove_port(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100879{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000880 efx->phy_op->remove(efx);
Ben Hutchings152b6a62009-11-29 03:43:56 +0000881 efx_nic_free_buffer(efx, &efx->stats_buffer);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100882}
883
Ben Hutchings40641ed2010-12-02 13:47:45 +0000884/* Global events are basically PHY events */
885static bool
886falcon_handle_global_event(struct efx_channel *channel, efx_qword_t *event)
887{
888 struct efx_nic *efx = channel->efx;
889
890 if (EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_G_PHY0_INTR) ||
891 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XG_PHY0_INTR) ||
892 EFX_QWORD_FIELD(*event, FSF_AB_GLB_EV_XFP_PHY0_INTR))
893 /* Ignored */
894 return true;
895
896 if ((efx_nic_rev(efx) == EFX_REV_FALCON_B0) &&
897 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_XG_MGT_INTR)) {
898 efx->xmac_poll_required = true;
899 return true;
900 }
901
902 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1 ?
903 EFX_QWORD_FIELD(*event, FSF_AA_GLB_EV_RX_RECOVERY) :
904 EFX_QWORD_FIELD(*event, FSF_BB_GLB_EV_RX_RECOVERY)) {
905 netif_err(efx, rx_err, efx->net_dev,
906 "channel %d seen global RX_RESET event. Resetting.\n",
907 channel->channel);
908
909 atomic_inc(&efx->rx_reset);
910 efx_schedule_reset(efx, EFX_WORKAROUND_6555(efx) ?
911 RESET_TYPE_RX_RECOVERY : RESET_TYPE_DISABLE);
912 return true;
913 }
914
915 return false;
916}
917
Ben Hutchings8ceee662008-04-27 12:55:59 +0100918/**************************************************************************
919 *
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100920 * Falcon test code
921 *
922 **************************************************************************/
923
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000924static int
925falcon_read_nvram(struct efx_nic *efx, struct falcon_nvconfig *nvconfig_out)
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100926{
Ben Hutchings4de92182010-12-02 13:47:29 +0000927 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100928 struct falcon_nvconfig *nvconfig;
929 struct efx_spi_device *spi;
930 void *region;
931 int rc, magic_num, struct_ver;
932 __le16 *word, *limit;
933 u32 csum;
934
Ben Hutchings4de92182010-12-02 13:47:29 +0000935 if (efx_spi_present(&nic_data->spi_flash))
936 spi = &nic_data->spi_flash;
937 else if (efx_spi_present(&nic_data->spi_eeprom))
938 spi = &nic_data->spi_eeprom;
939 else
Ben Hutchings2f7f5732008-12-12 21:34:25 -0800940 return -EINVAL;
941
Ben Hutchings0a95f562008-11-04 20:33:11 +0000942 region = kmalloc(FALCON_NVCONFIG_END, GFP_KERNEL);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100943 if (!region)
944 return -ENOMEM;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000945 nvconfig = region + FALCON_NVCONFIG_OFFSET;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100946
Ben Hutchings4de92182010-12-02 13:47:29 +0000947 mutex_lock(&nic_data->spi_lock);
Ben Hutchings76884832009-11-29 15:10:44 +0000948 rc = falcon_spi_read(efx, spi, 0, FALCON_NVCONFIG_END, NULL, region);
Ben Hutchings4de92182010-12-02 13:47:29 +0000949 mutex_unlock(&nic_data->spi_lock);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100950 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000951 netif_err(efx, hw, efx->net_dev, "Failed to read %s\n",
Ben Hutchings4de92182010-12-02 13:47:29 +0000952 efx_spi_present(&nic_data->spi_flash) ?
953 "flash" : "EEPROM");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100954 rc = -EIO;
955 goto out;
956 }
957
958 magic_num = le16_to_cpu(nvconfig->board_magic_num);
959 struct_ver = le16_to_cpu(nvconfig->board_struct_ver);
960
961 rc = -EINVAL;
Ben Hutchings3e6c4532009-10-23 08:30:36 +0000962 if (magic_num != FALCON_NVCONFIG_BOARD_MAGIC_NUM) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000963 netif_err(efx, hw, efx->net_dev,
964 "NVRAM bad magic 0x%x\n", magic_num);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100965 goto out;
966 }
967 if (struct_ver < 2) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000968 netif_err(efx, hw, efx->net_dev,
969 "NVRAM has ancient version 0x%x\n", struct_ver);
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100970 goto out;
971 } else if (struct_ver < 4) {
972 word = &nvconfig->board_magic_num;
973 limit = (__le16 *) (nvconfig + 1);
974 } else {
975 word = region;
Ben Hutchings0a95f562008-11-04 20:33:11 +0000976 limit = region + FALCON_NVCONFIG_END;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100977 }
978 for (csum = 0; word < limit; ++word)
979 csum += le16_to_cpu(*word);
980
981 if (~csum & 0xffff) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000982 netif_err(efx, hw, efx->net_dev,
983 "NVRAM has incorrect checksum\n");
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100984 goto out;
985 }
986
987 rc = 0;
988 if (nvconfig_out)
989 memcpy(nvconfig_out, nvconfig, sizeof(*nvconfig));
990
991 out:
992 kfree(region);
993 return rc;
994}
995
Ben Hutchings0aa3fba2009-11-29 03:43:33 +0000996static int falcon_test_nvram(struct efx_nic *efx)
997{
998 return falcon_read_nvram(efx, NULL);
999}
1000
Ben Hutchings152b6a62009-11-29 03:43:56 +00001001static const struct efx_nic_register_test falcon_b0_register_tests[] = {
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001002 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +00001003 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001004 { FR_AZ_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001005 EFX_OWORD32(0xFFFFFFFE, 0x00017FFF, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001006 { FR_AZ_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001007 EFX_OWORD32(0x7FFF0037, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001008 { FR_AZ_TX_RESERVED,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001009 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001010 { FR_AB_MAC_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001011 EFX_OWORD32(0xFFFF0000, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001012 { FR_AZ_SRM_TX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001013 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001014 { FR_AZ_RX_DC_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001015 EFX_OWORD32(0x0000000F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001016 { FR_AZ_RX_DC_PF_WM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001017 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001018 { FR_BZ_DP_CTRL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001019 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001020 { FR_AB_GM_CFG2,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001021 EFX_OWORD32(0x00007337, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001022 { FR_AB_GMF_CFG0,
Ben Hutchings177dfcd2008-12-12 21:50:08 -08001023 EFX_OWORD32(0x00001F1F, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001024 { FR_AB_XM_GLB_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001025 EFX_OWORD32(0x00000C68, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001026 { FR_AB_XM_TX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001027 EFX_OWORD32(0x00080164, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001028 { FR_AB_XM_RX_CFG,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001029 EFX_OWORD32(0x07100A0C, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001030 { FR_AB_XM_RX_PARAM,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001031 EFX_OWORD32(0x00001FF8, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001032 { FR_AB_XM_FC,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001033 EFX_OWORD32(0xFFFF0001, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001034 { FR_AB_XM_ADR_LO,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001035 EFX_OWORD32(0xFFFFFFFF, 0x00000000, 0x00000000, 0x00000000) },
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001036 { FR_AB_XX_SD_CTL,
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001037 EFX_OWORD32(0x0003FF0F, 0x00000000, 0x00000000, 0x00000000) },
1038};
1039
Ben Hutchings152b6a62009-11-29 03:43:56 +00001040static int falcon_b0_test_registers(struct efx_nic *efx)
1041{
1042 return efx_nic_test_registers(efx, falcon_b0_register_tests,
1043 ARRAY_SIZE(falcon_b0_register_tests));
1044}
1045
Ben Hutchings8ceee662008-04-27 12:55:59 +01001046/**************************************************************************
1047 *
1048 * Device reset
1049 *
1050 **************************************************************************
1051 */
1052
1053/* Resets NIC to known state. This routine must be called in process
1054 * context and is allowed to sleep. */
Ben Hutchings4de92182010-12-02 13:47:29 +00001055static int __falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001056{
1057 struct falcon_nic_data *nic_data = efx->nic_data;
1058 efx_oword_t glb_ctl_reg_ker;
1059 int rc;
1060
Ben Hutchings62776d02010-06-23 11:30:07 +00001061 netif_dbg(efx, hw, efx->net_dev, "performing %s hardware reset\n",
1062 RESET_TYPE(method));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001063
1064 /* Initiate device reset */
1065 if (method == RESET_TYPE_WORLD) {
1066 rc = pci_save_state(efx->pci_dev);
1067 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001068 netif_err(efx, drv, efx->net_dev,
1069 "failed to backup PCI state of primary "
1070 "function prior to hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001071 goto fail1;
1072 }
Ben Hutchings152b6a62009-11-29 03:43:56 +00001073 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001074 rc = pci_save_state(nic_data->pci_dev2);
1075 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001076 netif_err(efx, drv, efx->net_dev,
1077 "failed to backup PCI state of "
1078 "secondary function prior to "
1079 "hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001080 goto fail2;
1081 }
1082 }
1083
1084 EFX_POPULATE_OWORD_2(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001085 FRF_AB_EXT_PHY_RST_DUR,
1086 FFE_AB_EXT_PHY_RST_DUR_10240US,
1087 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001088 } else {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001089 EFX_POPULATE_OWORD_7(glb_ctl_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001090 /* exclude PHY from "invisible" reset */
1091 FRF_AB_EXT_PHY_RST_CTL,
1092 method == RESET_TYPE_INVISIBLE,
1093 /* exclude EEPROM/flash and PCIe */
1094 FRF_AB_PCIE_CORE_RST_CTL, 1,
1095 FRF_AB_PCIE_NSTKY_RST_CTL, 1,
1096 FRF_AB_PCIE_SD_RST_CTL, 1,
1097 FRF_AB_EE_RST_CTL, 1,
1098 FRF_AB_EXT_PHY_RST_DUR,
1099 FFE_AB_EXT_PHY_RST_DUR_10240US,
1100 FRF_AB_SWRST, 1);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001101 }
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001102 efx_writeo(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001103
Ben Hutchings62776d02010-06-23 11:30:07 +00001104 netif_dbg(efx, hw, efx->net_dev, "waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001105 schedule_timeout_uninterruptible(HZ / 20);
1106
1107 /* Restore PCI configuration if needed */
1108 if (method == RESET_TYPE_WORLD) {
Ben Hutchings152b6a62009-11-29 03:43:56 +00001109 if (efx_nic_is_dual_func(efx)) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001110 rc = pci_restore_state(nic_data->pci_dev2);
1111 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001112 netif_err(efx, drv, efx->net_dev,
1113 "failed to restore PCI config for "
1114 "the secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001115 goto fail3;
1116 }
1117 }
1118 rc = pci_restore_state(efx->pci_dev);
1119 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001120 netif_err(efx, drv, efx->net_dev,
1121 "failed to restore PCI config for the "
1122 "primary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001123 goto fail4;
1124 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001125 netif_dbg(efx, drv, efx->net_dev,
1126 "successfully restored PCI config\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001127 }
1128
1129 /* Assert that reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001130 efx_reado(efx, &glb_ctl_reg_ker, FR_AB_GLB_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001131 if (EFX_OWORD_FIELD(glb_ctl_reg_ker, FRF_AB_SWRST) != 0) {
Ben Hutchings8ceee662008-04-27 12:55:59 +01001132 rc = -ETIMEDOUT;
Ben Hutchings62776d02010-06-23 11:30:07 +00001133 netif_err(efx, hw, efx->net_dev,
1134 "timed out waiting for hardware reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001135 goto fail5;
1136 }
Ben Hutchings62776d02010-06-23 11:30:07 +00001137 netif_dbg(efx, hw, efx->net_dev, "hardware reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001138
1139 return 0;
1140
1141 /* pci_save_state() and pci_restore_state() MUST be called in pairs */
1142fail2:
1143fail3:
1144 pci_restore_state(efx->pci_dev);
1145fail1:
1146fail4:
1147fail5:
1148 return rc;
1149}
1150
Ben Hutchings4de92182010-12-02 13:47:29 +00001151static int falcon_reset_hw(struct efx_nic *efx, enum reset_type method)
1152{
1153 struct falcon_nic_data *nic_data = efx->nic_data;
1154 int rc;
1155
1156 mutex_lock(&nic_data->spi_lock);
1157 rc = __falcon_reset_hw(efx, method);
1158 mutex_unlock(&nic_data->spi_lock);
1159
1160 return rc;
1161}
1162
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001163static void falcon_monitor(struct efx_nic *efx)
Ben Hutchingsfe758202009-11-25 16:11:45 +00001164{
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001165 bool link_changed;
Ben Hutchingsfe758202009-11-25 16:11:45 +00001166 int rc;
1167
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001168 BUG_ON(!mutex_is_locked(&efx->mac_lock));
1169
Ben Hutchingsfe758202009-11-25 16:11:45 +00001170 rc = falcon_board(efx)->type->monitor(efx);
1171 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001172 netif_err(efx, hw, efx->net_dev,
1173 "Board sensor %s; shutting down PHY\n",
1174 (rc == -ERANGE) ? "reported fault" : "failed");
Ben Hutchingsfe758202009-11-25 16:11:45 +00001175 efx->phy_mode |= PHY_MODE_LOW_POWER;
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001176 rc = __efx_reconfigure_port(efx);
1177 WARN_ON(rc);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001178 }
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001179
1180 if (LOOPBACK_INTERNAL(efx))
1181 link_changed = falcon_loopback_link_poll(efx);
1182 else
1183 link_changed = efx->phy_op->poll(efx);
1184
1185 if (link_changed) {
1186 falcon_stop_nic_stats(efx);
1187 falcon_deconfigure_mac_wrapper(efx);
1188
Ben Hutchings8fbca792010-09-22 10:00:11 +00001189 falcon_reset_macs(efx);
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001190 rc = efx->mac_op->reconfigure(efx);
1191 BUG_ON(rc);
Steve Hodgsonfdaa9ae2009-11-28 05:34:05 +00001192
1193 falcon_start_nic_stats(efx);
1194
1195 efx_link_status_changed(efx);
1196 }
1197
Ben Hutchings8fbca792010-09-22 10:00:11 +00001198 falcon_poll_xmac(efx);
Ben Hutchingsfe758202009-11-25 16:11:45 +00001199}
1200
Ben Hutchings8ceee662008-04-27 12:55:59 +01001201/* Zeroes out the SRAM contents. This routine must be called in
1202 * process context and is allowed to sleep.
1203 */
1204static int falcon_reset_sram(struct efx_nic *efx)
1205{
1206 efx_oword_t srm_cfg_reg_ker, gpio_cfg_reg_ker;
1207 int count;
1208
1209 /* Set the SRAM wake/sleep GPIO appropriately. */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001210 efx_reado(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001211 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OEN, 1);
1212 EFX_SET_OWORD_FIELD(gpio_cfg_reg_ker, FRF_AB_GPIO1_OUT, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001213 efx_writeo(efx, &gpio_cfg_reg_ker, FR_AB_GPIO_CTL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001214
1215 /* Initiate SRAM reset */
1216 EFX_POPULATE_OWORD_2(srm_cfg_reg_ker,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001217 FRF_AZ_SRM_INIT_EN, 1,
1218 FRF_AZ_SRM_NB_SZ, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001219 efx_writeo(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001220
1221 /* Wait for SRAM reset to complete */
1222 count = 0;
1223 do {
Ben Hutchings62776d02010-06-23 11:30:07 +00001224 netif_dbg(efx, hw, efx->net_dev,
1225 "waiting for SRAM reset (attempt %d)...\n", count);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001226
1227 /* SRAM reset is slow; expect around 16ms */
1228 schedule_timeout_uninterruptible(HZ / 50);
1229
1230 /* Check for reset complete */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001231 efx_reado(efx, &srm_cfg_reg_ker, FR_AZ_SRM_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001232 if (!EFX_OWORD_FIELD(srm_cfg_reg_ker, FRF_AZ_SRM_INIT_EN)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001233 netif_dbg(efx, hw, efx->net_dev,
1234 "SRAM reset complete\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001235
1236 return 0;
1237 }
1238 } while (++count < 20); /* wait upto 0.4 sec */
1239
Ben Hutchings62776d02010-06-23 11:30:07 +00001240 netif_err(efx, hw, efx->net_dev, "timed out waiting for SRAM reset\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001241 return -ETIMEDOUT;
1242}
1243
Ben Hutchings4de92182010-12-02 13:47:29 +00001244static void falcon_spi_device_init(struct efx_nic *efx,
1245 struct efx_spi_device *spi_device,
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001246 unsigned int device_id, u32 device_type)
1247{
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001248 if (device_type != 0) {
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001249 spi_device->device_id = device_id;
1250 spi_device->size =
1251 1 << SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_SIZE);
1252 spi_device->addr_len =
1253 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ADDR_LEN);
1254 spi_device->munge_address = (spi_device->size == 1 << 9 &&
1255 spi_device->addr_len == 1);
Ben Hutchingsf4150722008-11-04 20:34:28 +00001256 spi_device->erase_command =
1257 SPI_DEV_TYPE_FIELD(device_type, SPI_DEV_TYPE_ERASE_CMD);
1258 spi_device->erase_size =
1259 1 << SPI_DEV_TYPE_FIELD(device_type,
1260 SPI_DEV_TYPE_ERASE_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001261 spi_device->block_size =
1262 1 << SPI_DEV_TYPE_FIELD(device_type,
1263 SPI_DEV_TYPE_BLOCK_SIZE);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001264 } else {
Ben Hutchings4de92182010-12-02 13:47:29 +00001265 spi_device->size = 0;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001266 }
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001267}
1268
Ben Hutchings8ceee662008-04-27 12:55:59 +01001269/* Extract non-volatile configuration */
1270static int falcon_probe_nvconfig(struct efx_nic *efx)
1271{
Ben Hutchings4de92182010-12-02 13:47:29 +00001272 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001273 struct falcon_nvconfig *nvconfig;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001274 int rc;
1275
Ben Hutchings8ceee662008-04-27 12:55:59 +01001276 nvconfig = kmalloc(sizeof(*nvconfig), GFP_KERNEL);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001277 if (!nvconfig)
1278 return -ENOMEM;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001279
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001280 rc = falcon_read_nvram(efx, nvconfig);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001281 if (rc)
Ben Hutchings4de92182010-12-02 13:47:29 +00001282 goto out;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001283
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001284 efx->phy_type = nvconfig->board_v2.port0_phy_type;
1285 efx->mdio.prtad = nvconfig->board_v2.port0_phy_addr;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001286
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001287 if (le16_to_cpu(nvconfig->board_struct_ver) >= 3) {
Ben Hutchings4de92182010-12-02 13:47:29 +00001288 falcon_spi_device_init(
1289 efx, &nic_data->spi_flash, FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001290 le32_to_cpu(nvconfig->board_v3
1291 .spi_device_type[FFE_AB_SPI_DEVICE_FLASH]));
Ben Hutchings4de92182010-12-02 13:47:29 +00001292 falcon_spi_device_init(
1293 efx, &nic_data->spi_eeprom, FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001294 le32_to_cpu(nvconfig->board_v3
1295 .spi_device_type[FFE_AB_SPI_DEVICE_EEPROM]));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001296 }
1297
Ben Hutchings8c8661e2008-09-01 12:49:02 +01001298 /* Read the MAC addresses */
1299 memcpy(efx->mac_address, nvconfig->mac_address[0], ETH_ALEN);
1300
Ben Hutchings62776d02010-06-23 11:30:07 +00001301 netif_dbg(efx, probe, efx->net_dev, "PHY is %d phy_id %d\n",
1302 efx->phy_type, efx->mdio.prtad);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001303
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001304 rc = falcon_probe_board(efx,
1305 le16_to_cpu(nvconfig->board_v2.board_revision));
Ben Hutchings4de92182010-12-02 13:47:29 +00001306out:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001307 kfree(nvconfig);
1308 return rc;
1309}
1310
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001311/* Probe all SPI devices on the NIC */
1312static void falcon_probe_spi_devices(struct efx_nic *efx)
1313{
Ben Hutchings4de92182010-12-02 13:47:29 +00001314 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001315 efx_oword_t nic_stat, gpio_ctl, ee_vpd_cfg;
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001316 int boot_dev;
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001317
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001318 efx_reado(efx, &gpio_ctl, FR_AB_GPIO_CTL);
1319 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1320 efx_reado(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001321
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001322 if (EFX_OWORD_FIELD(gpio_ctl, FRF_AB_GPIO3_PWRUP_VALUE)) {
1323 boot_dev = (EFX_OWORD_FIELD(nic_stat, FRF_AB_SF_PRST) ?
1324 FFE_AB_SPI_DEVICE_FLASH : FFE_AB_SPI_DEVICE_EEPROM);
Ben Hutchings62776d02010-06-23 11:30:07 +00001325 netif_dbg(efx, probe, efx->net_dev, "Booted from %s\n",
1326 boot_dev == FFE_AB_SPI_DEVICE_FLASH ?
1327 "flash" : "EEPROM");
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001328 } else {
1329 /* Disable VPD and set clock dividers to safe
1330 * values for initial programming. */
1331 boot_dev = -1;
Ben Hutchings62776d02010-06-23 11:30:07 +00001332 netif_dbg(efx, probe, efx->net_dev,
1333 "Booted from internal ASIC settings;"
1334 " setting SPI config\n");
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001335 EFX_POPULATE_OWORD_3(ee_vpd_cfg, FRF_AB_EE_VPD_EN, 0,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001336 /* 125 MHz / 7 ~= 20 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001337 FRF_AB_EE_SF_CLOCK_DIV, 7,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001338 /* 125 MHz / 63 ~= 2 MHz */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001339 FRF_AB_EE_EE_CLOCK_DIV, 63);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001340 efx_writeo(efx, &ee_vpd_cfg, FR_AB_EE_VPD_CFG0);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001341 }
1342
Ben Hutchings4de92182010-12-02 13:47:29 +00001343 mutex_init(&nic_data->spi_lock);
1344
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001345 if (boot_dev == FFE_AB_SPI_DEVICE_FLASH)
Ben Hutchings4de92182010-12-02 13:47:29 +00001346 falcon_spi_device_init(efx, &nic_data->spi_flash,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001347 FFE_AB_SPI_DEVICE_FLASH,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001348 default_flash_type);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001349 if (boot_dev == FFE_AB_SPI_DEVICE_EEPROM)
Ben Hutchings4de92182010-12-02 13:47:29 +00001350 falcon_spi_device_init(efx, &nic_data->spi_eeprom,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001351 FFE_AB_SPI_DEVICE_EEPROM,
Ben Hutchings2f7f5732008-12-12 21:34:25 -08001352 large_eeprom_type);
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001353}
1354
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001355static int falcon_probe_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001356{
1357 struct falcon_nic_data *nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001358 struct falcon_board *board;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001359 int rc;
1360
Ben Hutchings8ceee662008-04-27 12:55:59 +01001361 /* Allocate storage for hardware specific data */
1362 nic_data = kzalloc(sizeof(*nic_data), GFP_KERNEL);
Ben Hutchings88c59422008-09-03 15:07:50 +01001363 if (!nic_data)
1364 return -ENOMEM;
Ben Hutchings5daab962008-05-16 21:19:43 +01001365 efx->nic_data = nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001366
Ben Hutchings57849462009-11-29 15:08:21 +00001367 rc = -ENODEV;
1368
1369 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001370 netif_err(efx, probe, efx->net_dev,
1371 "Falcon FPGA not supported\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001372 goto fail1;
Ben Hutchings57849462009-11-29 15:08:21 +00001373 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001374
Ben Hutchings57849462009-11-29 15:08:21 +00001375 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
1376 efx_oword_t nic_stat;
1377 struct pci_dev *dev;
1378 u8 pci_rev = efx->pci_dev->revision;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001379
Ben Hutchings57849462009-11-29 15:08:21 +00001380 if ((pci_rev == 0xff) || (pci_rev == 0)) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001381 netif_err(efx, probe, efx->net_dev,
1382 "Falcon rev A0 not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001383 goto fail1;
1384 }
1385 efx_reado(efx, &nic_stat, FR_AB_NIC_STAT);
1386 if (EFX_OWORD_FIELD(nic_stat, FRF_AB_STRAP_10G) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001387 netif_err(efx, probe, efx->net_dev,
1388 "Falcon rev A1 1G not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001389 goto fail1;
1390 }
1391 if (EFX_OWORD_FIELD(nic_stat, FRF_AA_STRAP_PCIE) == 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001392 netif_err(efx, probe, efx->net_dev,
1393 "Falcon rev A1 PCI-X not supported\n");
Ben Hutchings57849462009-11-29 15:08:21 +00001394 goto fail1;
1395 }
1396
1397 dev = pci_dev_get(efx->pci_dev);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001398 while ((dev = pci_get_device(EFX_VENDID_SFC, FALCON_A_S_DEVID,
1399 dev))) {
1400 if (dev->bus == efx->pci_dev->bus &&
1401 dev->devfn == efx->pci_dev->devfn + 1) {
1402 nic_data->pci_dev2 = dev;
1403 break;
1404 }
1405 }
1406 if (!nic_data->pci_dev2) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001407 netif_err(efx, probe, efx->net_dev,
1408 "failed to find secondary function\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001409 rc = -ENODEV;
1410 goto fail2;
1411 }
1412 }
1413
1414 /* Now we can reset the NIC */
Ben Hutchings4de92182010-12-02 13:47:29 +00001415 rc = __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001416 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001417 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001418 goto fail3;
1419 }
1420
1421 /* Allocate memory for INT_KER */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001422 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001423 if (rc)
1424 goto fail4;
1425 BUG_ON(efx->irq_status.dma_addr & 0x0f);
1426
Ben Hutchings62776d02010-06-23 11:30:07 +00001427 netif_dbg(efx, probe, efx->net_dev,
1428 "INT_KER at %llx (virt %p phys %llx)\n",
1429 (u64)efx->irq_status.dma_addr,
1430 efx->irq_status.addr,
1431 (u64)virt_to_phys(efx->irq_status.addr));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001432
Ben Hutchings4a5b5042008-09-01 12:47:16 +01001433 falcon_probe_spi_devices(efx);
1434
Ben Hutchings8ceee662008-04-27 12:55:59 +01001435 /* Read in the non-volatile configuration */
1436 rc = falcon_probe_nvconfig(efx);
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001437 if (rc) {
1438 if (rc == -EINVAL)
1439 netif_err(efx, probe, efx->net_dev, "NVRAM is invalid\n");
Ben Hutchings8ceee662008-04-27 12:55:59 +01001440 goto fail5;
Ben Hutchings6c88b0b2010-12-02 13:47:01 +00001441 }
Ben Hutchings8ceee662008-04-27 12:55:59 +01001442
Ben Hutchings37b5a602008-05-30 22:27:04 +01001443 /* Initialise I2C adapter */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001444 board = falcon_board(efx);
1445 board->i2c_adap.owner = THIS_MODULE;
1446 board->i2c_data = falcon_i2c_bit_operations;
1447 board->i2c_data.data = efx;
1448 board->i2c_adap.algo_data = &board->i2c_data;
1449 board->i2c_adap.dev.parent = &efx->pci_dev->dev;
1450 strlcpy(board->i2c_adap.name, "SFC4000 GPIO",
1451 sizeof(board->i2c_adap.name));
1452 rc = i2c_bit_add_bus(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001453 if (rc)
1454 goto fail5;
1455
Ben Hutchings44838a42009-11-25 16:09:41 +00001456 rc = falcon_board(efx)->type->init(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001457 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +00001458 netif_err(efx, probe, efx->net_dev,
1459 "failed to initialise board\n");
Ben Hutchings278c0622009-11-23 16:05:12 +00001460 goto fail6;
1461 }
1462
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001463 nic_data->stats_disable_count = 1;
1464 setup_timer(&nic_data->stats_timer, &falcon_stats_timer_func,
1465 (unsigned long)efx);
1466
Ben Hutchings8ceee662008-04-27 12:55:59 +01001467 return 0;
1468
Ben Hutchings278c0622009-11-23 16:05:12 +00001469 fail6:
Ben Hutchingse775fb92009-11-23 16:06:02 +00001470 BUG_ON(i2c_del_adapter(&board->i2c_adap));
1471 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001472 fail5:
Ben Hutchings152b6a62009-11-29 03:43:56 +00001473 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001474 fail4:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001475 fail3:
1476 if (nic_data->pci_dev2) {
1477 pci_dev_put(nic_data->pci_dev2);
1478 nic_data->pci_dev2 = NULL;
1479 }
1480 fail2:
Ben Hutchings8ceee662008-04-27 12:55:59 +01001481 fail1:
1482 kfree(efx->nic_data);
1483 return rc;
1484}
1485
Ben Hutchings56241ce2009-10-23 08:30:06 +00001486static void falcon_init_rx_cfg(struct efx_nic *efx)
1487{
1488 /* Prior to Siena the RX DMA engine will split each frame at
1489 * intervals of RX_USR_BUF_SIZE (32-byte units). We set it to
1490 * be so large that that never happens. */
1491 const unsigned huge_buf_size = (3 * 4096) >> 5;
1492 /* RX control FIFO thresholds (32 entries) */
1493 const unsigned ctrl_xon_thr = 20;
1494 const unsigned ctrl_xoff_thr = 25;
1495 /* RX data FIFO thresholds (256-byte units; size varies) */
Ben Hutchings152b6a62009-11-29 03:43:56 +00001496 int data_xon_thr = efx_nic_rx_xon_thresh >> 8;
1497 int data_xoff_thr = efx_nic_rx_xoff_thresh >> 8;
Ben Hutchings56241ce2009-10-23 08:30:06 +00001498 efx_oword_t reg;
1499
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001500 efx_reado(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001501 if (efx_nic_rev(efx) <= EFX_REV_FALCON_A1) {
Ben Hutchings625b4512009-10-23 08:30:17 +00001502 /* Data FIFO size is 5.5K */
1503 if (data_xon_thr < 0)
1504 data_xon_thr = 512 >> 8;
1505 if (data_xoff_thr < 0)
1506 data_xoff_thr = 2048 >> 8;
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001507 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_DESC_PUSH_EN, 0);
1508 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_USR_BUF_SIZE,
1509 huge_buf_size);
1510 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_MAC_TH, data_xon_thr);
1511 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_MAC_TH, data_xoff_thr);
1512 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XON_TX_TH, ctrl_xon_thr);
1513 EFX_SET_OWORD_FIELD(reg, FRF_AA_RX_XOFF_TX_TH, ctrl_xoff_thr);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001514 } else {
Ben Hutchings625b4512009-10-23 08:30:17 +00001515 /* Data FIFO size is 80K; register fields moved */
1516 if (data_xon_thr < 0)
1517 data_xon_thr = 27648 >> 8; /* ~3*max MTU */
1518 if (data_xoff_thr < 0)
1519 data_xoff_thr = 54272 >> 8; /* ~80Kb - 3*max MTU */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001520 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_DESC_PUSH_EN, 0);
1521 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_USR_BUF_SIZE,
1522 huge_buf_size);
1523 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_MAC_TH, data_xon_thr);
1524 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_MAC_TH, data_xoff_thr);
1525 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XON_TX_TH, ctrl_xon_thr);
1526 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_XOFF_TX_TH, ctrl_xoff_thr);
1527 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +00001528
1529 /* Enable hash insertion. This is broken for the
1530 * 'Falcon' hash so also select Toeplitz TCP/IPv4 and
1531 * IPv4 hashes. */
1532 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_INSRT_HDR, 1);
1533 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_HASH_ALG, 1);
1534 EFX_SET_OWORD_FIELD(reg, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001535 }
Ben Hutchings4b0d29d2009-11-29 03:42:18 +00001536 /* Always enable XOFF signal from RX FIFO. We enable
1537 * or disable transmission of pause frames at the MAC. */
1538 EFX_SET_OWORD_FIELD(reg, FRF_AZ_RX_XOFF_MAC_EN, 1);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001539 efx_writeo(efx, &reg, FR_AZ_RX_CFG);
Ben Hutchings56241ce2009-10-23 08:30:06 +00001540}
1541
Ben Hutchings152b6a62009-11-29 03:43:56 +00001542/* This call performs hardware-specific global initialisation, such as
1543 * defining the descriptor cache sizes and number of RSS channels.
1544 * It does not set up any buffers, descriptor rings or event queues.
1545 */
1546static int falcon_init_nic(struct efx_nic *efx)
1547{
1548 efx_oword_t temp;
1549 int rc;
1550
1551 /* Use on-chip SRAM */
1552 efx_reado(efx, &temp, FR_AB_NIC_STAT);
1553 EFX_SET_OWORD_FIELD(temp, FRF_AB_ONCHIP_SRAM, 1);
1554 efx_writeo(efx, &temp, FR_AB_NIC_STAT);
1555
Ben Hutchings152b6a62009-11-29 03:43:56 +00001556 rc = falcon_reset_sram(efx);
1557 if (rc)
1558 return rc;
1559
1560 /* Clear the parity enables on the TX data fifos as
1561 * they produce false parity errors because of timing issues
1562 */
1563 if (EFX_WORKAROUND_5129(efx)) {
1564 efx_reado(efx, &temp, FR_AZ_CSR_SPARE);
1565 EFX_SET_OWORD_FIELD(temp, FRF_AB_MEM_PERR_EN_TX_DATA, 0);
1566 efx_writeo(efx, &temp, FR_AZ_CSR_SPARE);
1567 }
1568
1569 if (EFX_WORKAROUND_7244(efx)) {
1570 efx_reado(efx, &temp, FR_BZ_RX_FILTER_CTL);
1571 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_FULL_SRCH_LIMIT, 8);
1572 EFX_SET_OWORD_FIELD(temp, FRF_BZ_UDP_WILD_SRCH_LIMIT, 8);
1573 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_FULL_SRCH_LIMIT, 8);
1574 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TCP_WILD_SRCH_LIMIT, 8);
1575 efx_writeo(efx, &temp, FR_BZ_RX_FILTER_CTL);
1576 }
1577
1578 /* XXX This is documented only for Falcon A0/A1 */
1579 /* Setup RX. Wait for descriptor is broken and must
1580 * be disabled. RXDP recovery shouldn't be needed, but is.
1581 */
1582 efx_reado(efx, &temp, FR_AA_RX_SELF_RST);
1583 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_NODESC_WAIT_DIS, 1);
1584 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_SELF_RST_EN, 1);
1585 if (EFX_WORKAROUND_5583(efx))
1586 EFX_SET_OWORD_FIELD(temp, FRF_AA_RX_ISCSI_DIS, 1);
1587 efx_writeo(efx, &temp, FR_AA_RX_SELF_RST);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001588
1589 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
1590 * descriptors (which is bad).
1591 */
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001592 efx_reado(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001593 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001594 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001595
Ben Hutchings56241ce2009-10-23 08:30:06 +00001596 falcon_init_rx_cfg(efx);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001597
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001598 if (efx_nic_rev(efx) >= EFX_REV_FALCON_B0) {
Ben Hutchings477e54e2010-06-25 07:05:56 +00001599 /* Set hash key for IPv4 */
1600 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
1601 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
1602
1603 /* Set destination of both TX and RX Flush events */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001604 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001605 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001606 }
1607
Ben Hutchings152b6a62009-11-29 03:43:56 +00001608 efx_nic_init_common(efx);
1609
Ben Hutchings8ceee662008-04-27 12:55:59 +01001610 return 0;
1611}
1612
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001613static void falcon_remove_nic(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001614{
1615 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchingse775fb92009-11-23 16:06:02 +00001616 struct falcon_board *board = falcon_board(efx);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001617 int rc;
1618
Ben Hutchings44838a42009-11-25 16:09:41 +00001619 board->type->fini(efx);
Ben Hutchings278c0622009-11-23 16:05:12 +00001620
Ben Hutchings8c870372009-03-04 09:53:02 +00001621 /* Remove I2C adapter and clear it in preparation for a retry */
Ben Hutchingse775fb92009-11-23 16:06:02 +00001622 rc = i2c_del_adapter(&board->i2c_adap);
Ben Hutchings37b5a602008-05-30 22:27:04 +01001623 BUG_ON(rc);
Ben Hutchingse775fb92009-11-23 16:06:02 +00001624 memset(&board->i2c_adap, 0, sizeof(board->i2c_adap));
Ben Hutchings8ceee662008-04-27 12:55:59 +01001625
Ben Hutchings152b6a62009-11-29 03:43:56 +00001626 efx_nic_free_buffer(efx, &efx->irq_status);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001627
Ben Hutchings4de92182010-12-02 13:47:29 +00001628 __falcon_reset_hw(efx, RESET_TYPE_ALL);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001629
1630 /* Release the second function after the reset */
1631 if (nic_data->pci_dev2) {
1632 pci_dev_put(nic_data->pci_dev2);
1633 nic_data->pci_dev2 = NULL;
1634 }
1635
1636 /* Tear down the private nic state */
1637 kfree(efx->nic_data);
1638 efx->nic_data = NULL;
1639}
1640
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001641static void falcon_update_nic_stats(struct efx_nic *efx)
Ben Hutchings8ceee662008-04-27 12:55:59 +01001642{
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001643 struct falcon_nic_data *nic_data = efx->nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +01001644 efx_oword_t cnt;
1645
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001646 if (nic_data->stats_disable_count)
1647 return;
1648
Ben Hutchings12d00ca2009-10-23 08:30:46 +00001649 efx_reado(efx, &cnt, FR_AZ_RX_NODESC_DROP);
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001650 efx->n_rx_nodesc_drop_cnt +=
1651 EFX_OWORD_FIELD(cnt, FRF_AB_RX_NODESC_DROP_CNT);
Ben Hutchings55edc6e2009-11-25 16:11:35 +00001652
1653 if (nic_data->stats_pending &&
1654 *nic_data->stats_dma_done == FALCON_STATS_DONE) {
1655 nic_data->stats_pending = false;
1656 rmb(); /* read the done flag before the stats */
1657 efx->mac_op->update_stats(efx);
1658 }
1659}
1660
1661void falcon_start_nic_stats(struct efx_nic *efx)
1662{
1663 struct falcon_nic_data *nic_data = efx->nic_data;
1664
1665 spin_lock_bh(&efx->stats_lock);
1666 if (--nic_data->stats_disable_count == 0)
1667 falcon_stats_request(efx);
1668 spin_unlock_bh(&efx->stats_lock);
1669}
1670
1671void falcon_stop_nic_stats(struct efx_nic *efx)
1672{
1673 struct falcon_nic_data *nic_data = efx->nic_data;
1674 int i;
1675
1676 might_sleep();
1677
1678 spin_lock_bh(&efx->stats_lock);
1679 ++nic_data->stats_disable_count;
1680 spin_unlock_bh(&efx->stats_lock);
1681
1682 del_timer_sync(&nic_data->stats_timer);
1683
1684 /* Wait enough time for the most recent transfer to
1685 * complete. */
1686 for (i = 0; i < 4 && nic_data->stats_pending; i++) {
1687 if (*nic_data->stats_dma_done == FALCON_STATS_DONE)
1688 break;
1689 msleep(1);
1690 }
1691
1692 spin_lock_bh(&efx->stats_lock);
1693 falcon_stats_complete(efx);
1694 spin_unlock_bh(&efx->stats_lock);
Ben Hutchings8ceee662008-04-27 12:55:59 +01001695}
1696
Ben Hutchings06629f02009-11-29 03:43:43 +00001697static void falcon_set_id_led(struct efx_nic *efx, enum efx_led_mode mode)
1698{
1699 falcon_board(efx)->type->set_id_led(efx, mode);
1700}
1701
Ben Hutchings8ceee662008-04-27 12:55:59 +01001702/**************************************************************************
1703 *
Ben Hutchings89c758f2009-11-29 03:43:07 +00001704 * Wake on LAN
1705 *
1706 **************************************************************************
1707 */
1708
1709static void falcon_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
1710{
1711 wol->supported = 0;
1712 wol->wolopts = 0;
1713 memset(&wol->sopass, 0, sizeof(wol->sopass));
1714}
1715
1716static int falcon_set_wol(struct efx_nic *efx, u32 type)
1717{
1718 if (type != 0)
1719 return -EINVAL;
1720 return 0;
1721}
1722
1723/**************************************************************************
1724 *
Ben Hutchings754c6532010-02-03 09:31:57 +00001725 * Revision-dependent attributes used by efx.c and nic.c
Ben Hutchings8ceee662008-04-27 12:55:59 +01001726 *
1727 **************************************************************************
1728 */
1729
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001730struct efx_nic_type falcon_a1_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001731 .probe = falcon_probe_nic,
1732 .remove = falcon_remove_nic,
1733 .init = falcon_init_nic,
1734 .fini = efx_port_dummy_op_void,
1735 .monitor = falcon_monitor,
1736 .reset = falcon_reset_hw,
1737 .probe_port = falcon_probe_port,
1738 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00001739 .handle_global_event = falcon_handle_global_event,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001740 .prepare_flush = falcon_prepare_flush,
1741 .update_stats = falcon_update_nic_stats,
1742 .start_stats = falcon_start_nic_stats,
1743 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001744 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001745 .push_irq_moderation = falcon_push_irq_moderation,
1746 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001747 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001748 .get_wol = falcon_get_wol,
1749 .set_wol = falcon_set_wol,
1750 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001751 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001752 .default_mac_ops = &falcon_xmac_operations,
1753
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001754 .revision = EFX_REV_FALCON_A1,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001755 .mem_map_size = 0x20000,
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001756 .txd_ptr_tbl_base = FR_AA_TX_DESC_PTR_TBL_KER,
1757 .rxd_ptr_tbl_base = FR_AA_RX_DESC_PTR_TBL_KER,
1758 .buf_tbl_base = FR_AA_BUF_FULL_TBL_KER,
1759 .evq_ptr_tbl_base = FR_AA_EVQ_PTR_TBL_KER,
1760 .evq_rptr_tbl_base = FR_AA_EVQ_RPTR_KER,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001761 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings8ceee662008-04-27 12:55:59 +01001762 .rx_buffer_padding = 0x24,
1763 .max_interrupt_mode = EFX_INT_MODE_MSI,
1764 .phys_addr_channels = 4,
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001765 .tx_dc_base = 0x130000,
1766 .rx_dc_base = 0x100000,
Ben Hutchingsc383b532009-11-29 15:11:02 +00001767 .offload_features = NETIF_F_IP_CSUM,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001768 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001769};
1770
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001771struct efx_nic_type falcon_b0_nic_type = {
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001772 .probe = falcon_probe_nic,
1773 .remove = falcon_remove_nic,
1774 .init = falcon_init_nic,
1775 .fini = efx_port_dummy_op_void,
1776 .monitor = falcon_monitor,
1777 .reset = falcon_reset_hw,
1778 .probe_port = falcon_probe_port,
1779 .remove_port = falcon_remove_port,
Ben Hutchings40641ed2010-12-02 13:47:45 +00001780 .handle_global_event = falcon_handle_global_event,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001781 .prepare_flush = falcon_prepare_flush,
1782 .update_stats = falcon_update_nic_stats,
1783 .start_stats = falcon_start_nic_stats,
1784 .stop_stats = falcon_stop_nic_stats,
Ben Hutchings06629f02009-11-29 03:43:43 +00001785 .set_id_led = falcon_set_id_led,
Ben Hutchingsef2b90e2009-11-29 03:42:31 +00001786 .push_irq_moderation = falcon_push_irq_moderation,
1787 .push_multicast_hash = falcon_push_multicast_hash,
Ben Hutchingsd3245b22009-11-29 03:42:41 +00001788 .reconfigure_port = falcon_reconfigure_port,
Ben Hutchings89c758f2009-11-29 03:43:07 +00001789 .get_wol = falcon_get_wol,
1790 .set_wol = falcon_set_wol,
1791 .resume_wol = efx_port_dummy_op_void,
Ben Hutchings9bfc4bb2009-11-29 03:43:23 +00001792 .test_registers = falcon_b0_test_registers,
Ben Hutchings0aa3fba2009-11-29 03:43:33 +00001793 .test_nvram = falcon_test_nvram,
Steve Hodgsonb895d732009-11-28 05:35:00 +00001794 .default_mac_ops = &falcon_xmac_operations,
1795
Ben Hutchingsdaeda632009-11-28 05:36:04 +00001796 .revision = EFX_REV_FALCON_B0,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001797 /* Map everything up to and including the RSS indirection
1798 * table. Don't map MSI-X table, MSI-X PBA since Linux
1799 * requires that they not be mapped. */
Ben Hutchings3e6c4532009-10-23 08:30:36 +00001800 .mem_map_size = (FR_BZ_RX_INDIRECTION_TBL +
1801 FR_BZ_RX_INDIRECTION_TBL_STEP *
1802 FR_BZ_RX_INDIRECTION_TBL_ROWS),
1803 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
1804 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
1805 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
1806 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
1807 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
Ben Hutchings6d51d302009-10-23 08:31:07 +00001808 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +00001809 .rx_buffer_hash_size = 0x10,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001810 .rx_buffer_padding = 0,
1811 .max_interrupt_mode = EFX_INT_MODE_MSIX,
1812 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
1813 * interrupt handler only supports 32
1814 * channels */
Ben Hutchings0228f5cdb02009-11-28 05:36:12 +00001815 .tx_dc_base = 0x130000,
1816 .rx_dc_base = 0x100000,
Ben Hutchingsb4187e42010-09-20 08:43:42 +00001817 .offload_features = NETIF_F_IP_CSUM | NETIF_F_RXHASH | NETIF_F_NTUPLE,
Ben Hutchingseb9f6742009-11-29 03:43:15 +00001818 .reset_world_flags = ETH_RESET_IRQ,
Ben Hutchings8ceee662008-04-27 12:55:59 +01001819};
1820