blob: cf4ee5195c5eaed6fcb565995dae7b5bad89fd2a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
34#include <linux/nmi.h>
35#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010041#include <asm/atomic.h>
42#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070043#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010044#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010045#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020046#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053051#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010052#include <asm/mce.h>
Gleb Natapovce69a782009-07-20 15:24:17 +030053#include <asm/kvm_para.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Brian Gerstec70de82009-01-27 12:56:47 +090055unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059/* Processor that is doing the boot up */
60unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030061
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070062/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010063 * The highest APIC ID seen during enumeration.
64 *
Suresh Siddha2fbd07a2009-09-18 19:29:59 -070065 * On AMD, this determines the messaging protocol we can use: if all APIC IDs
Ingo Molnarfdbecd92009-01-31 03:57:12 +010066 * are in the 0 ... 7 range, then we can use logical addressing which
67 * has some performance advantages (better broadcasting).
68 *
69 * If there's an APIC ID above 8, we use physical addressing.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070070 */
Brian Gerstec70de82009-01-27 12:56:47 +090071unsigned int max_physical_apicid;
72
Ingo Molnarfdbecd92009-01-31 03:57:12 +010073/*
74 * Bitmask of physically existing CPUs:
75 */
Brian Gerstec70de82009-01-27 12:56:47 +090076physid_mask_t phys_cpu_present_map;
77
78/*
79 * Map cpu index to physical APIC ID
80 */
81DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
82DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
83EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
84EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070085
Yinghai Lub3c51172008-08-24 02:01:46 -070086#ifdef CONFIG_X86_32
87/*
88 * Knob to control our willingness to enable the local APIC.
89 *
90 * +1=force-enable
91 */
92static int force_enable_local_apic;
93/*
94 * APIC command line parameters
95 */
96static int __init parse_lapic(char *arg)
97{
98 force_enable_local_apic = 1;
99 return 0;
100}
101early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700102/* Local APIC was disabled by the BIOS and enabled by the kernel */
103static int enabled_via_apicbase;
104
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400105/*
106 * Handle interrupt mode configuration register (IMCR).
107 * This register controls whether the interrupt signals
108 * that reach the BSP come from the master PIC or from the
109 * local APIC. Before entering Symmetric I/O Mode, either
110 * the BIOS or the operating system must switch out of
111 * PIC Mode by changing the IMCR.
112 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200113static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400114{
115 /* select IMCR register */
116 outb(0x70, 0x22);
117 /* NMI and 8259 INTR go through APIC */
118 outb(0x01, 0x23);
119}
120
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200121static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400122{
123 /* select IMCR register */
124 outb(0x70, 0x22);
125 /* NMI and 8259 INTR go directly to BSP */
126 outb(0x00, 0x23);
127}
Yinghai Lub3c51172008-08-24 02:01:46 -0700128#endif
129
130#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200131static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700132static __init int setup_apicpmtimer(char *s)
133{
134 apic_calibrate_pmtmr = 1;
135 notsc_setup(NULL);
136 return 0;
137}
138__setup("apicpmtimer", setup_apicpmtimer);
139#endif
140
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700141int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800142#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700143/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530144static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700145static __init int setup_nox2apic(char *str)
146{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700147 if (x2apic_enabled()) {
148 pr_warning("Bios already enabled x2apic, "
149 "can't enforce nox2apic");
150 return 0;
151 }
152
Yinghai Lu49899ea2008-08-24 02:01:47 -0700153 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
154 return 0;
155}
156early_param("nox2apic", setup_nox2apic);
157#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Yinghai Lub3c51172008-08-24 02:01:46 -0700159unsigned long mp_lapic_addr;
160int disable_apic;
161/* Disable local APIC timer from the kernel commandline or via dmi quirk */
162static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100163/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700164int local_apic_timer_c2_ok;
165EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
166
Yinghai Luefa25592008-08-19 20:50:36 -0700167int first_system_vector = 0xfe;
168
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100169/*
170 * Debug level, exported for io_apic.c
171 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100172unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100173
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700174int pic_mode;
175
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400176/* Have we found an MP table */
177int smp_found_config;
178
Aaron Durbin39928722006-12-07 02:14:01 +0100179static struct resource lapic_resource = {
180 .name = "Local APIC",
181 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
182};
183
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200184static unsigned int calibration_result;
185
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200186static int lapic_next_event(unsigned long delta,
187 struct clock_event_device *evt);
188static void lapic_timer_setup(enum clock_event_mode mode,
189 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800190static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100191static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200192
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400193/*
194 * The local apic timer can be used for any function which is CPU local.
195 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200196static struct clock_event_device lapic_clockevent = {
197 .name = "lapic",
198 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
199 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
200 .shift = 32,
201 .set_mode = lapic_timer_setup,
202 .set_next_event = lapic_next_event,
203 .broadcast = lapic_timer_broadcast,
204 .rating = 100,
205 .irq = -1,
206};
207static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
208
Andi Kleend3432892008-01-30 13:33:17 +0100209static unsigned long apic_phys;
210
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100211/*
212 * Get the LAPIC version
213 */
214static inline int lapic_get_version(void)
215{
216 return GET_APIC_VERSION(apic_read(APIC_LVR));
217}
218
219/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400220 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100221 */
222static inline int lapic_is_integrated(void)
223{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400224#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100225 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400226#else
227 return APIC_INTEGRATED(lapic_get_version());
228#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100229}
230
231/*
232 * Check, whether this is a modern or a first generation APIC
233 */
234static int modern_apic(void)
235{
236 /* AMD systems use old APIC versions, so check the CPU */
237 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
238 boot_cpu_data.x86 >= 0xf)
239 return 1;
240 return lapic_get_version() >= 0x14;
241}
242
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400243/*
244 * bare function to substitute write operation
245 * and it's _that_ fast :)
246 */
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700247static void native_apic_write_dummy(u32 reg, u32 v)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400248{
249 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
250}
251
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700252static u32 native_apic_read_dummy(u32 reg)
253{
Cyrill Gorcunov103428e2009-06-07 16:48:40 +0400254 WARN_ON_ONCE((cpu_has_apic && !disable_apic));
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700255 return 0;
256}
257
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400258/*
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700259 * right after this call apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400260 * note that there is no restore operation it works one way
261 */
262void apic_disable(void)
263{
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700264 apic->read = native_apic_read_dummy;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400265 apic->write = native_apic_write_dummy;
266}
267
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800268void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100269{
270 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
271 cpu_relax();
272}
273
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800274u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100275{
276 u32 send_status;
277 int timeout;
278
279 timeout = 0;
280 do {
281 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
282 if (!send_status)
283 break;
284 udelay(100);
285 } while (timeout++ < 1000);
286
287 return send_status;
288}
289
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800290void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700291{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200292 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700293 apic_write(APIC_ICR, low);
294}
295
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800296u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700297{
298 u32 icr1, icr2;
299
300 icr2 = apic_read(APIC_ICR2);
301 icr1 = apic_read(APIC_ICR);
302
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400303 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700304}
305
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100306/**
307 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
308 */
Jan Beuliche9427102008-01-30 13:31:24 +0100309void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100310{
311 unsigned int v;
312
313 /* unmask and set to NMI */
314 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200315
316 /* Level triggered for 82489DX (32bit mode) */
317 if (!lapic_is_integrated())
318 v |= APIC_LVT_LEVEL_TRIGGER;
319
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100320 apic_write(APIC_LVT0, v);
321}
322
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700323#ifdef CONFIG_X86_32
324/**
325 * get_physical_broadcast - Get number of physical broadcast IDs
326 */
327int get_physical_broadcast(void)
328{
329 return modern_apic() ? 0xff : 0xf;
330}
331#endif
332
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100333/**
334 * lapic_get_maxlvt - get the maximum number of local vector table entries
335 */
336int lapic_get_maxlvt(void)
337{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200338 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100339
340 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200341 /*
342 * - we always have APIC integrated on 64bit mode
343 * - 82489DXs do not report # of LVT entries
344 */
345 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100346}
347
348/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400349 * Local APIC timer
350 */
351
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400352/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400353#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200354
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100355/*
356 * This function sets up the local APIC timer, with a timeout of
357 * 'clocks' APIC bus clock. During calibration we actually call
358 * this function twice on the boot CPU, once with a bogus timeout
359 * value, second time for real. The other (noncalibrating) CPUs
360 * call this function only once, with the real, calibrated value.
361 *
362 * We do reads before writes even if unnecessary, to get around the
363 * P5 APIC double write bug.
364 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100365static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
366{
367 unsigned int lvtt_value, tmp_value;
368
369 lvtt_value = LOCAL_TIMER_VECTOR;
370 if (!oneshot)
371 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200372 if (!lapic_is_integrated())
373 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
374
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100375 if (!irqen)
376 lvtt_value |= APIC_LVT_MASKED;
377
378 apic_write(APIC_LVTT, lvtt_value);
379
380 /*
381 * Divide PICLK by 16
382 */
383 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400384 apic_write(APIC_TDCR,
385 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
386 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100387
388 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200389 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100390}
391
392/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100393 * Setup extended LVT, AMD specific (K8, family 10h)
394 *
395 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
396 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200397 *
398 * If mask=1, the LVT entry does not generate interrupts while mask=0
399 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100400 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100401
402#define APIC_EILVT_LVTOFF_MCE 0
403#define APIC_EILVT_LVTOFF_IBS 1
404
405static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100406{
Andreas Herrmann97a52712009-05-08 18:23:50 +0200407 unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100408 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
409
410 apic_write(reg, v);
411}
412
Robert Richter7b83dae2008-01-30 13:30:40 +0100413u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
414{
415 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
416 return APIC_EILVT_LVTOFF_MCE;
417}
418
419u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
420{
421 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
422 return APIC_EILVT_LVTOFF_IBS;
423}
Robert Richter6aa360e2008-07-23 15:28:14 +0200424EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100425
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100426/*
427 * Program the next event, relative to now
428 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200429static int lapic_next_event(unsigned long delta,
430 struct clock_event_device *evt)
431{
432 apic_write(APIC_TMICT, delta);
433 return 0;
434}
435
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100436/*
437 * Setup the lapic timer in periodic or oneshot mode
438 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200439static void lapic_timer_setup(enum clock_event_mode mode,
440 struct clock_event_device *evt)
441{
442 unsigned long flags;
443 unsigned int v;
444
445 /* Lapic used as dummy for broadcast ? */
446 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
447 return;
448
449 local_irq_save(flags);
450
451 switch (mode) {
452 case CLOCK_EVT_MODE_PERIODIC:
453 case CLOCK_EVT_MODE_ONESHOT:
454 __setup_APIC_LVTT(calibration_result,
455 mode != CLOCK_EVT_MODE_PERIODIC, 1);
456 break;
457 case CLOCK_EVT_MODE_UNUSED:
458 case CLOCK_EVT_MODE_SHUTDOWN:
459 v = apic_read(APIC_LVTT);
460 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
461 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100462 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200463 break;
464 case CLOCK_EVT_MODE_RESUME:
465 /* Nothing to do here */
466 break;
467 }
468
469 local_irq_restore(flags);
470}
471
472/*
473 * Local APIC timer broadcast function
474 */
Mike Travis96289372008-12-31 18:08:46 -0800475static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200476{
477#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100478 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200479#endif
480}
481
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100482/*
483 * Setup the local APIC timer for this CPU. Copy the initilized values
484 * of the boot CPU and register the clock event in the framework.
485 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700486static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200487{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100488 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
489
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700490 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
491 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
492 /* Make LAPIC timer preferrable over percpu HPET */
493 lapic_clockevent.rating = 150;
494 }
495
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100496 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030497 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100498
499 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200500}
501
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700502/*
503 * In this functions we calibrate APIC bus clocks to the external timer.
504 *
505 * We want to do the calibration only once since we want to have local timer
506 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
507 * frequency.
508 *
509 * This was previously done by reading the PIT/HPET and waiting for a wrap
510 * around to find out, that a tick has elapsed. I have a box, where the PIT
511 * readout is broken, so it never gets out of the wait loop again. This was
512 * also reported by others.
513 *
514 * Monitoring the jiffies value is inaccurate and the clockevents
515 * infrastructure allows us to do a simple substitution of the interrupt
516 * handler.
517 *
518 * The calibration routine also uses the pm_timer when possible, as the PIT
519 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
520 * back to normal later in the boot process).
521 */
522
523#define LAPIC_CAL_LOOPS (HZ/10)
524
525static __initdata int lapic_cal_loops = -1;
526static __initdata long lapic_cal_t1, lapic_cal_t2;
527static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
528static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
529static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
530
531/*
532 * Temporary interrupt handler.
533 */
534static void __init lapic_cal_handler(struct clock_event_device *dev)
535{
536 unsigned long long tsc = 0;
537 long tapic = apic_read(APIC_TMCCT);
538 unsigned long pm = acpi_pm_read_early();
539
540 if (cpu_has_tsc)
541 rdtscll(tsc);
542
543 switch (lapic_cal_loops++) {
544 case 0:
545 lapic_cal_t1 = tapic;
546 lapic_cal_tsc1 = tsc;
547 lapic_cal_pm1 = pm;
548 lapic_cal_j1 = jiffies;
549 break;
550
551 case LAPIC_CAL_LOOPS:
552 lapic_cal_t2 = tapic;
553 lapic_cal_tsc2 = tsc;
554 if (pm < lapic_cal_pm1)
555 pm += ACPI_PM_OVRRUN;
556 lapic_cal_pm2 = pm;
557 lapic_cal_j2 = jiffies;
558 break;
559 }
560}
561
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900562static int __init
563calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400564{
565 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
566 const long pm_thresh = pm_100ms / 100;
567 unsigned long mult;
568 u64 res;
569
570#ifndef CONFIG_X86_PM_TIMER
571 return -1;
572#endif
573
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900574 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400575
576 /* Check, if the PM timer is available */
577 if (!deltapm)
578 return -1;
579
580 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
581
582 if (deltapm > (pm_100ms - pm_thresh) &&
583 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900584 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900585 return 0;
586 }
587
588 res = (((u64)deltapm) * mult) >> 22;
589 do_div(res, 1000000);
590 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900591 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900592
593 /* Correct the lapic counter value */
594 res = (((u64)(*delta)) * pm_100ms);
595 do_div(res, deltapm);
596 pr_info("APIC delta adjusted to PM-Timer: "
597 "%lu (%ld)\n", (unsigned long)res, *delta);
598 *delta = (long)res;
599
600 /* Correct the tsc counter value */
601 if (cpu_has_tsc) {
602 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400603 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900604 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
605 "PM-Timer: %lu (%ld) \n",
606 (unsigned long)res, *deltatsc);
607 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400608 }
609
610 return 0;
611}
612
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700613static int __init calibrate_APIC_clock(void)
614{
615 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700616 void (*real_handler)(struct clock_event_device *dev);
617 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900618 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700619 int pm_referenced = 0;
620
621 local_irq_disable();
622
623 /* Replace the global interrupt handler */
624 real_handler = global_clock_event->event_handler;
625 global_clock_event->event_handler = lapic_cal_handler;
626
627 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400628 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700629 * can underflow in the 100ms detection time frame
630 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400631 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700632
633 /* Let the interrupts run */
634 local_irq_enable();
635
636 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
637 cpu_relax();
638
639 local_irq_disable();
640
641 /* Restore the real event handler */
642 global_clock_event->event_handler = real_handler;
643
644 /* Build delta t1-t2 as apic timer counts down */
645 delta = lapic_cal_t1 - lapic_cal_t2;
646 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
647
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900648 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
649
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400650 /* we trust the PM based calibration if possible */
651 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900652 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700653
654 /* Calculate the scaled math multiplication factor */
655 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
656 lapic_clockevent.shift);
657 lapic_clockevent.max_delta_ns =
658 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
659 lapic_clockevent.min_delta_ns =
660 clockevent_delta2ns(0xF, &lapic_clockevent);
661
662 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
663
664 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100665 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700666 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
667 calibration_result);
668
669 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700670 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
671 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900672 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
673 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700674 }
675
676 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
677 "%u.%04u MHz.\n",
678 calibration_result / (1000000 / HZ),
679 calibration_result % (1000000 / HZ));
680
681 /*
682 * Do a sanity check on the APIC calibration result
683 */
684 if (calibration_result < (1000000 / HZ)) {
685 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100686 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700687 return -1;
688 }
689
690 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
691
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400692 /*
693 * PM timer calibration failed or not turned on
694 * so lets try APIC timer based calibration
695 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700696 if (!pm_referenced) {
697 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
698
699 /*
700 * Setup the apic timer manually
701 */
702 levt->event_handler = lapic_cal_handler;
703 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
704 lapic_cal_loops = -1;
705
706 /* Let the interrupts run */
707 local_irq_enable();
708
709 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
710 cpu_relax();
711
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700712 /* Stop the lapic timer */
713 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
714
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700715 /* Jiffies delta */
716 deltaj = lapic_cal_j2 - lapic_cal_j1;
717 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
718
719 /* Check, if the jiffies result is consistent */
720 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
721 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
722 else
723 levt->features |= CLOCK_EVT_FEAT_DUMMY;
724 } else
725 local_irq_enable();
726
727 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530728 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700729 return -1;
730 }
731
732 return 0;
733}
734
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100735/*
736 * Setup the boot APIC
737 *
738 * Calibrate and verify the result.
739 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100740void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100742 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400743 * The local apic timer can be disabled via the kernel
744 * commandline or from the CPU detection code. Register the lapic
745 * timer as a dummy clock event source on SMP systems, so the
746 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100747 */
748 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100749 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100750 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100751 if (num_possible_cpus() > 1) {
752 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100753 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100754 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100755 return;
756 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200757
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400758 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
759 "calibrating APIC timer ...\n");
760
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400761 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100762 /* No broadcast on UP ! */
763 if (num_possible_cpus() > 1)
764 setup_APIC_timer();
765 return;
766 }
767
768 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100769 * If nmi_watchdog is set to IO_APIC, we need the
770 * PIT/HPET going. Otherwise register lapic as a dummy
771 * device.
772 */
773 if (nmi_watchdog != NMI_IO_APIC)
774 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
775 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100776 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200777 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100778
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400779 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100780 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781}
782
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100783void __cpuinit setup_secondary_APIC_clock(void)
784{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100785 setup_APIC_timer();
786}
787
788/*
789 * The guts of the apic timer interrupt
790 */
791static void local_apic_timer_interrupt(void)
792{
793 int cpu = smp_processor_id();
794 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
795
796 /*
797 * Normally we should not be here till LAPIC has been initialized but
798 * in some cases like kdump, its possible that there is a pending LAPIC
799 * timer interrupt from previous kernel's context and is delivered in
800 * new kernel the moment interrupts are enabled.
801 *
802 * Interrupts are enabled early and LAPIC is setup much later, hence
803 * its possible that when we get here evt->event_handler is NULL.
804 * Check for event_handler being NULL and discard the interrupt as
805 * spurious.
806 */
807 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100808 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809 /* Switch it off */
810 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
811 return;
812 }
813
814 /*
815 * the NMI deadlock-detector uses this.
816 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800817 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100818
819 evt->event_handler(evt);
820}
821
822/*
823 * Local APIC timer interrupt. This is the most natural way for doing
824 * local interrupts, but local timer interrupts can be emulated by
825 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
826 *
827 * [ if a single-CPU system runs an SMP kernel then we call the local
828 * interrupt as well. Thus we cannot inline the local irq ... ]
829 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100830void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100831{
832 struct pt_regs *old_regs = set_irq_regs(regs);
833
834 /*
835 * NOTE! We'd better ACK the irq immediately,
836 * because timer handling can be slow.
837 */
838 ack_APIC_irq();
839 /*
840 * update_process_times() expects us to have done irq_enter().
841 * Besides, if we don't timer interrupts ignore the global
842 * interrupt lock, which is the WrongThing (tm) to do.
843 */
844 exit_idle();
845 irq_enter();
846 local_apic_timer_interrupt();
847 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400848
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100849 set_irq_regs(old_regs);
850}
851
852int setup_profiling_timer(unsigned int multiplier)
853{
854 return -EINVAL;
855}
856
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100857/*
858 * Local APIC start and shutdown
859 */
860
861/**
862 * clear_local_APIC - shutdown the local APIC
863 *
864 * This is called, when a CPU is disabled and before rebooting, so the state of
865 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
866 * leftovers during boot.
867 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868void clear_local_APIC(void)
869{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400870 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100871 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
Andi Kleend3432892008-01-30 13:33:17 +0100873 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700874 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100875 return;
876
877 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200879 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 * if the vector is zero. Mask LVTERR first to prevent this.
881 */
882 if (maxlvt >= 3) {
883 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100884 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 }
886 /*
887 * Careful: we have to set masks only first to deassert
888 * any level-triggered sources.
889 */
890 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100891 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100893 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100895 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 if (maxlvt >= 4) {
897 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100898 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899 }
900
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400901 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200902#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400903 if (maxlvt >= 5) {
904 v = apic_read(APIC_LVTTHMR);
905 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
906 }
907#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100908#ifdef CONFIG_X86_MCE_INTEL
909 if (maxlvt >= 6) {
910 v = apic_read(APIC_LVTCMCI);
911 if (!(v & APIC_LVT_MASKED))
912 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
913 }
914#endif
915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 /*
917 * Clean APIC state for other OSs:
918 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100919 apic_write(APIC_LVTT, APIC_LVT_MASKED);
920 apic_write(APIC_LVT0, APIC_LVT_MASKED);
921 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100923 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100925 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400926
927 /* Integrated APIC (!82489DX) ? */
928 if (lapic_is_integrated()) {
929 if (maxlvt > 3)
930 /* Clear ESR due to Pentium errata 3AP and 11AP */
931 apic_write(APIC_ESR, 0);
932 apic_read(APIC_ESR);
933 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
935
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100936/**
937 * disable_local_APIC - clear and disable the local APIC
938 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939void disable_local_APIC(void)
940{
941 unsigned int value;
942
Jan Beulich4a13ad02009-01-14 12:28:51 +0000943 /* APIC hasn't been mapped yet */
944 if (!apic_phys)
945 return;
946
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 clear_local_APIC();
948
949 /*
950 * Disable APIC (implies clearing of registers
951 * for 82489DX!).
952 */
953 value = apic_read(APIC_SPIV);
954 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100955 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400956
957#ifdef CONFIG_X86_32
958 /*
959 * When LAPIC was disabled by the BIOS and enabled by the kernel,
960 * restore the disabled state.
961 */
962 if (enabled_via_apicbase) {
963 unsigned int l, h;
964
965 rdmsr(MSR_IA32_APICBASE, l, h);
966 l &= ~MSR_IA32_APICBASE_ENABLE;
967 wrmsr(MSR_IA32_APICBASE, l, h);
968 }
969#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970}
971
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400972/*
973 * If Linux enabled the LAPIC against the BIOS default disable it down before
974 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
975 * not power-off. Additionally clear all LVT entries before disable_local_APIC
976 * for the case where Linux didn't enable the LAPIC.
977 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700978void lapic_shutdown(void)
979{
980 unsigned long flags;
981
Cyrill Gorcunov83121362009-09-15 11:12:30 +0400982 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700983 return;
984
985 local_irq_save(flags);
986
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400987#ifdef CONFIG_X86_32
988 if (!enabled_via_apicbase)
989 clear_local_APIC();
990 else
991#endif
992 disable_local_APIC();
993
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700994
995 local_irq_restore(flags);
996}
997
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998/*
999 * This is to verify that we're looking at a real local APIC.
1000 * Check these against your board if the CPUs aren't getting
1001 * started for no apparent reason.
1002 */
1003int __init verify_local_APIC(void)
1004{
1005 unsigned int reg0, reg1;
1006
1007 /*
1008 * The version register is read-only in a real APIC.
1009 */
1010 reg0 = apic_read(APIC_LVR);
1011 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1012 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1013 reg1 = apic_read(APIC_LVR);
1014 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1015
1016 /*
1017 * The two version reads above should print the same
1018 * numbers. If the second one is different, then we
1019 * poke at a non-APIC.
1020 */
1021 if (reg1 != reg0)
1022 return 0;
1023
1024 /*
1025 * Check if the version looks reasonably.
1026 */
1027 reg1 = GET_APIC_VERSION(reg0);
1028 if (reg1 == 0x00 || reg1 == 0xff)
1029 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001030 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 if (reg1 < 0x02 || reg1 == 0xff)
1032 return 0;
1033
1034 /*
1035 * The ID register is read/write in a real APIC.
1036 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001037 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001039 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001040 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1042 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001043 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 return 0;
1045
1046 /*
1047 * The next two are just to see if we have sane values.
1048 * They're only really relevant if we're in Virtual Wire
1049 * compatibility mode, but most boxes are anymore.
1050 */
1051 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001052 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053 reg1 = apic_read(APIC_LVT1);
1054 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1055
1056 return 1;
1057}
1058
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001059/**
1060 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1061 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062void __init sync_Arb_IDs(void)
1063{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001064 /*
1065 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1066 * needed on AMD.
1067 */
1068 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return;
1070
1071 /*
1072 * Wait for idle.
1073 */
1074 apic_wait_icr_idle();
1075
1076 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001077 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1078 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079}
1080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081/*
1082 * An initial setup of the virtual wire mode.
1083 */
1084void __init init_bsp_APIC(void)
1085{
Andi Kleen11a8e772006-01-11 22:46:51 +01001086 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
1088 /*
1089 * Don't do the setup now if we have a SMP BIOS as the
1090 * through-I/O-APIC virtual wire mode might be active.
1091 */
1092 if (smp_found_config || !cpu_has_apic)
1093 return;
1094
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 /*
1096 * Do not trust the local APIC being empty at bootup.
1097 */
1098 clear_local_APIC();
1099
1100 /*
1101 * Enable APIC.
1102 */
1103 value = apic_read(APIC_SPIV);
1104 value &= ~APIC_VECTOR_MASK;
1105 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001106
1107#ifdef CONFIG_X86_32
1108 /* This bit is reserved on P4/Xeon and should be cleared */
1109 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1110 (boot_cpu_data.x86 == 15))
1111 value &= ~APIC_SPIV_FOCUS_DISABLED;
1112 else
1113#endif
1114 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001116 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
1118 /*
1119 * Set up the virtual wire mode.
1120 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001121 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001123 if (!lapic_is_integrated()) /* 82489DX */
1124 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001125 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001126}
1127
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001128static void __cpuinit lapic_setup_esr(void)
1129{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001130 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001131
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001132 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001133 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001134 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001135 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001136
Ingo Molnar08125d32009-01-28 05:08:44 +01001137 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001138 /*
1139 * Something untraceable is creating bad interrupts on
1140 * secondary quads ... for the moment, just leave the
1141 * ESR disabled - we can't do anything useful with the
1142 * errors anyway - mbligh
1143 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001144 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001145 return;
1146 }
1147
1148 maxlvt = lapic_get_maxlvt();
1149 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1150 apic_write(APIC_ESR, 0);
1151 oldvalue = apic_read(APIC_ESR);
1152
1153 /* enables sending errors */
1154 value = ERROR_APIC_VECTOR;
1155 apic_write(APIC_LVTERR, value);
1156
1157 /*
1158 * spec says clear errors after enabling vector.
1159 */
1160 if (maxlvt > 3)
1161 apic_write(APIC_ESR, 0);
1162 value = apic_read(APIC_ESR);
1163 if (value != oldvalue)
1164 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1165 "vector: 0x%08x after: 0x%08x\n",
1166 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001167}
1168
1169
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001170/**
1171 * setup_local_APIC - setup the local APIC
1172 */
1173void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174{
Andi Kleen739f33b2008-01-30 13:30:40 +01001175 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001176 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177
Jan Beulichf1182632009-01-14 12:27:35 +00001178 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001179 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001180 return;
1181 }
1182
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001183#ifdef CONFIG_X86_32
1184 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001185 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001186 apic_write(APIC_ESR, 0);
1187 apic_write(APIC_ESR, 0);
1188 apic_write(APIC_ESR, 0);
1189 apic_write(APIC_ESR, 0);
1190 }
1191#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001192 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001193
Jack Steinerac23d4e2008-03-28 14:12:16 -05001194 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 /*
1197 * Double-check whether this APIC is really registered.
1198 * This is meaningless in clustered apic mode, so we skip it.
1199 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001200 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
1202 /*
1203 * Intel recommends to set DFR, LDR and TPR before enabling
1204 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1205 * document number 292116). So here it goes...
1206 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001207 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208
1209 /*
1210 * Set Task Priority to 'accept all'. We never change this
1211 * later on.
1212 */
1213 value = apic_read(APIC_TASKPRI);
1214 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001215 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001218 * After a crash, we no longer service the interrupts and a pending
1219 * interrupt from previous kernel might still have ISR bit set.
1220 *
1221 * Most probably by now CPU has serviced that pending interrupt and
1222 * it might not have done the ack_APIC_irq() because it thought,
1223 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1224 * does not clear the ISR bit and cpu thinks it has already serivced
1225 * the interrupt. Hence a vector might get locked. It was noticed
1226 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1227 */
1228 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1229 value = apic_read(APIC_ISR + i*0x10);
1230 for (j = 31; j >= 0; j--) {
1231 if (value & (1<<j))
1232 ack_APIC_irq();
1233 }
1234 }
1235
1236 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237 * Now that we are all set up, enable the APIC
1238 */
1239 value = apic_read(APIC_SPIV);
1240 value &= ~APIC_VECTOR_MASK;
1241 /*
1242 * Enable APIC
1243 */
1244 value |= APIC_SPIV_APIC_ENABLED;
1245
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001246#ifdef CONFIG_X86_32
1247 /*
1248 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1249 * certain networking cards. If high frequency interrupts are
1250 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1251 * entry is masked/unmasked at a high rate as well then sooner or
1252 * later IOAPIC line gets 'stuck', no more interrupts are received
1253 * from the device. If focus CPU is disabled then the hang goes
1254 * away, oh well :-(
1255 *
1256 * [ This bug can be reproduced easily with a level-triggered
1257 * PCI Ne2000 networking cards and PII/PIII processors, dual
1258 * BX chipset. ]
1259 */
1260 /*
1261 * Actually disabling the focus CPU check just makes the hang less
1262 * frequent as it makes the interrupt distributon model be more
1263 * like LRU than MRU (the short-term load is more even across CPUs).
1264 * See also the comment in end_level_ioapic_irq(). --macro
1265 */
1266
1267 /*
1268 * - enable focus processor (bit==0)
1269 * - 64bit mode always use processor focus
1270 * so no need to set it
1271 */
1272 value &= ~APIC_SPIV_FOCUS_DISABLED;
1273#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001274
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 /*
1276 * Set spurious IRQ vector
1277 */
1278 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001279 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
1281 /*
1282 * Set up LVT0, LVT1:
1283 *
1284 * set up through-local-APIC on the BP's LINT0. This is not
1285 * strictly necessary in pure symmetric-IO mode, but sometimes
1286 * we delegate interrupts to the 8259A.
1287 */
1288 /*
1289 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1290 */
1291 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001292 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001293 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001294 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001295 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296 } else {
1297 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001298 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001299 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001301 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302
1303 /*
1304 * only the BP should see the LINT1 NMI signal, obviously.
1305 */
1306 if (!smp_processor_id())
1307 value = APIC_DM_NMI;
1308 else
1309 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001310 if (!lapic_is_integrated()) /* 82489DX */
1311 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001312 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001313
Jack Steinerac23d4e2008-03-28 14:12:16 -05001314 preempt_enable();
Andi Kleenbe71b852009-02-12 13:49:38 +01001315
1316#ifdef CONFIG_X86_MCE_INTEL
1317 /* Recheck CMCI information after local APIC is up on CPU #0 */
1318 if (smp_processor_id() == 0)
1319 cmci_recheck();
1320#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001321}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322
Andi Kleen739f33b2008-01-30 13:30:40 +01001323void __cpuinit end_local_APIC_setup(void)
1324{
1325 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001326
1327#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001328 {
1329 unsigned int value;
1330 /* Disable the local apic timer */
1331 value = apic_read(APIC_LVTT);
1332 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1333 apic_write(APIC_LVTT, value);
1334 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001335#endif
1336
Don Zickusf2802e72006-09-26 10:52:26 +02001337 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 apic_pm_activate();
1339}
1340
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001341#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001342void check_x2apic(void)
1343{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001344 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001345 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001346 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001347 }
1348}
1349
1350void enable_x2apic(void)
1351{
1352 int msr, msr2;
1353
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001354 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001355 return;
1356
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001357 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1358 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001359 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001360 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1361 }
1362}
Weidong Han93758232009-04-17 16:42:14 +08001363#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001364
Gleb Natapovce69a782009-07-20 15:24:17 +03001365int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001366{
1367#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001368 if (!intr_remapping_supported()) {
1369 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001370 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001371 }
1372
Weidong Han93758232009-04-17 16:42:14 +08001373 if (!x2apic_preenabled && skip_ioapic_setup) {
1374 pr_info("Skipped enabling intr-remap because of skipping "
1375 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001376 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001377 }
1378
Gleb Natapovce69a782009-07-20 15:24:17 +03001379 if (enable_intr_remapping(x2apic_supported()))
1380 return 0;
1381
1382 pr_info("Enabled Interrupt-remapping\n");
1383
1384 return 1;
1385
1386#endif
1387 return 0;
1388}
1389
1390void __init enable_IR_x2apic(void)
1391{
1392 unsigned long flags;
1393 struct IO_APIC_route_entry **ioapic_entries = NULL;
1394 int ret, x2apic_enabled = 0;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001395 int dmar_table_init_ret = 0;
1396
1397#ifdef CONFIG_INTR_REMAP
1398 dmar_table_init_ret = dmar_table_init();
1399 if (dmar_table_init_ret)
1400 pr_debug("dmar_table_init() failed with %d:\n",
1401 dmar_table_init_ret);
1402#endif
Gleb Natapovce69a782009-07-20 15:24:17 +03001403
Fenghua Yub24696b2009-03-27 14:22:44 -07001404 ioapic_entries = alloc_ioapic_entries();
1405 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001406 pr_err("Allocate ioapic_entries failed\n");
1407 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001408 }
1409
1410 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001411 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001412 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001413 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001414 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001415
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001416 local_irq_save(flags);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001417 mask_8259A();
Gleb Natapovce69a782009-07-20 15:24:17 +03001418 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001419
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001420 if (dmar_table_init_ret)
1421 ret = 0;
1422 else
1423 ret = enable_IR();
1424
Gleb Natapovce69a782009-07-20 15:24:17 +03001425 if (!ret) {
1426 /* IR is required if there is APIC ID > 255 even when running
1427 * under KVM
1428 */
1429 if (max_physical_apicid > 255 || !kvm_para_available())
1430 goto nox2apic;
1431 /*
1432 * without IR all CPUs can be addressed by IOAPIC/MSI
1433 * only in physical mode
1434 */
1435 x2apic_force_phys();
1436 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001437
Gleb Natapovce69a782009-07-20 15:24:17 +03001438 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001439
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001440 if (x2apic_supported() && !x2apic_mode) {
1441 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001442 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001443 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001444 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001445
Gleb Natapovce69a782009-07-20 15:24:17 +03001446nox2apic:
1447 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001448 restore_IO_APIC_setup(ioapic_entries);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001449 unmask_8259A();
1450 local_irq_restore(flags);
1451
Gleb Natapovce69a782009-07-20 15:24:17 +03001452out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001453 if (ioapic_entries)
1454 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001455
Gleb Natapovce69a782009-07-20 15:24:17 +03001456 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001457 return;
1458
Weidong Han93758232009-04-17 16:42:14 +08001459 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001460 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001461 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001462 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001463}
Weidong Han93758232009-04-17 16:42:14 +08001464
Yinghai Lube7a6562008-08-24 02:01:51 -07001465#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001466/*
1467 * Detect and enable local APICs on non-SMP boards.
1468 * Original code written by Keir Fraser.
1469 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1470 * not correctly set up (usually the APIC timer won't work etc.)
1471 */
1472static int __init detect_init_APIC(void)
1473{
1474 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001475 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001476 return -1;
1477 }
1478
1479 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001480 return 0;
1481}
Yinghai Lube7a6562008-08-24 02:01:51 -07001482#else
1483/*
1484 * Detect and initialize APIC
1485 */
1486static int __init detect_init_APIC(void)
1487{
1488 u32 h, l, features;
1489
1490 /* Disabled by kernel option? */
1491 if (disable_apic)
1492 return -1;
1493
1494 switch (boot_cpu_data.x86_vendor) {
1495 case X86_VENDOR_AMD:
1496 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001497 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001498 break;
1499 goto no_apic;
1500 case X86_VENDOR_INTEL:
1501 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1502 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1503 break;
1504 goto no_apic;
1505 default:
1506 goto no_apic;
1507 }
1508
1509 if (!cpu_has_apic) {
1510 /*
1511 * Over-ride BIOS and try to enable the local APIC only if
1512 * "lapic" specified.
1513 */
1514 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001515 pr_info("Local APIC disabled by BIOS -- "
1516 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001517 return -1;
1518 }
1519 /*
1520 * Some BIOSes disable the local APIC in the APIC_BASE
1521 * MSR. This can only be done in software for Intel P6 or later
1522 * and AMD K7 (Model > 1) or later.
1523 */
1524 rdmsr(MSR_IA32_APICBASE, l, h);
1525 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001526 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001527 l &= ~MSR_IA32_APICBASE_BASE;
1528 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1529 wrmsr(MSR_IA32_APICBASE, l, h);
1530 enabled_via_apicbase = 1;
1531 }
1532 }
1533 /*
1534 * The APIC feature bit should now be enabled
1535 * in `cpuid'
1536 */
1537 features = cpuid_edx(1);
1538 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001539 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001540 return -1;
1541 }
1542 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1543 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1544
1545 /* The BIOS may have set up the APIC at some other address */
1546 rdmsr(MSR_IA32_APICBASE, l, h);
1547 if (l & MSR_IA32_APICBASE_ENABLE)
1548 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1549
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001550 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001551
1552 apic_pm_activate();
1553
1554 return 0;
1555
1556no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001557 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001558 return -1;
1559}
1560#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001561
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001562#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001563void __init early_init_lapic_mapping(void)
1564{
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001565 /*
1566 * If no local APIC can be found then go out
1567 * : it means there is no mpatable and MADT
1568 */
1569 if (!smp_found_config)
1570 return;
1571
Cyrill Gorcunovd3a247b2009-08-26 21:13:24 +04001572 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001573 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Cyrill Gorcunovd3a247b2009-08-26 21:13:24 +04001574 APIC_BASE, mp_lapic_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001575
1576 /*
1577 * Fetch the APIC ID of the BSP in case we have a
1578 * default configuration (or the MP table is broken).
1579 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001580 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001581}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001582#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001583
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001584/**
1585 * init_apic_mappings - initialize APIC mappings
1586 */
1587void __init init_apic_mappings(void)
1588{
Yinghai Lu4401da62009-05-02 10:40:57 -07001589 unsigned int new_apicid;
1590
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001591 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001592 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001593 return;
1594 }
1595
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001596 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001597 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001598 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001599 pr_info("APIC: disable apic facility\n");
1600 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001601 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001602 apic_phys = mp_lapic_addr;
1603
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001604 /*
1605 * acpi lapic path already maps that address in
1606 * acpi_register_lapic_address()
1607 */
1608 if (!acpi_lapic)
1609 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1610
1611 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1612 APIC_BASE, apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001613 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001614
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001615 /*
1616 * Fetch the APIC ID of the BSP in case we have a
1617 * default configuration (or the MP table is broken).
1618 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001619 new_apicid = read_apic_id();
1620 if (boot_cpu_physical_apicid != new_apicid) {
1621 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001622 /*
1623 * yeah -- we lie about apic_version
1624 * in case if apic was disabled via boot option
1625 * but it's not a problem for SMP compiled kernel
1626 * since smp_sanity_check is prepared for such a case
1627 * and disable smp mode
1628 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001629 apic_version[new_apicid] =
1630 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001631 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001632}
1633
1634/*
1635 * This initializes the IO-APIC and APIC hardware if this is
1636 * a UP kernel.
1637 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001638int apic_version[MAX_APICS];
1639
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001640int __init APIC_init_uniprocessor(void)
1641{
1642 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001643 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001644 return -1;
1645 }
Jan Beulichf1182632009-01-14 12:27:35 +00001646#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001647 if (!cpu_has_apic) {
1648 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001649 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001650 return -1;
1651 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001652#else
1653 if (!smp_found_config && !cpu_has_apic)
1654 return -1;
1655
1656 /*
1657 * Complain if the BIOS pretends there is one.
1658 */
1659 if (!cpu_has_apic &&
1660 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001661 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1662 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001663 return -1;
1664 }
1665#endif
1666
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001667 enable_IR_x2apic();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001668#ifdef CONFIG_X86_64
Ingo Molnar72ce0162009-01-28 06:50:47 +01001669 default_setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001670#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001671
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001672 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001673 connect_bsp_APIC();
1674
Yinghai Lufa2bd352008-08-24 02:01:50 -07001675#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001676 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001677#else
1678 /*
1679 * Hack: In case of kdump, after a crash, kernel might be booting
1680 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1681 * might be zero if read from MP tables. Get it from LAPIC.
1682 */
1683# ifdef CONFIG_CRASH_DUMP
1684 boot_cpu_physical_apicid = read_apic_id();
1685# endif
1686#endif
1687 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001688 setup_local_APIC();
1689
Yinghai Lu88d0f552009-02-14 23:57:28 -08001690#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001691 /*
1692 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001693 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001694 */
1695 if (!skip_ioapic_setup && nr_ioapics)
1696 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001697#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001698
1699 end_local_APIC_setup();
1700
Yinghai Lufa2bd352008-08-24 02:01:50 -07001701#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001702 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1703 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001704 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001705 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001706 localise_nmi_watchdog();
1707 }
1708#else
1709 localise_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001710#endif
1711
Thomas Gleixner736deca2009-08-19 12:35:53 +02001712 x86_init.timers.setup_percpu_clockev();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001713#ifdef CONFIG_X86_64
1714 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001715#endif
1716
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001717 return 0;
1718}
1719
1720/*
1721 * Local APIC interrupts
1722 */
1723
1724/*
1725 * This interrupt should _never_ happen with our APIC/SMP architecture
1726 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001727void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001728{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001729 u32 v;
1730
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001731 exit_idle();
1732 irq_enter();
1733 /*
1734 * Check if this really is a spurious interrupt and ACK it
1735 * if it is a vectored one. Just in case...
1736 * Spurious interrupts should not be ACKed.
1737 */
1738 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1739 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1740 ack_APIC_irq();
1741
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001742 inc_irq_stat(irq_spurious_count);
1743
Yinghai Ludc1528d2008-08-24 02:01:53 -07001744 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001745 pr_info("spurious APIC interrupt on CPU#%d, "
1746 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001747 irq_exit();
1748}
1749
1750/*
1751 * This interrupt should never happen with our APIC/SMP architecture
1752 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001753void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001754{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001755 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001756
1757 exit_idle();
1758 irq_enter();
1759 /* First tickle the hardware, only then report what went on. -- REW */
1760 v = apic_read(APIC_ESR);
1761 apic_write(APIC_ESR, 0);
1762 v1 = apic_read(APIC_ESR);
1763 ack_APIC_irq();
1764 atomic_inc(&irq_err_count);
1765
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001766 /*
1767 * Here is what the APIC error bits mean:
1768 * 0: Send CS error
1769 * 1: Receive CS error
1770 * 2: Send accept error
1771 * 3: Receive accept error
1772 * 4: Reserved
1773 * 5: Send illegal vector
1774 * 6: Received illegal vector
1775 * 7: Illegal register address
1776 */
1777 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001778 smp_processor_id(), v , v1);
1779 irq_exit();
1780}
1781
Glauber Costab5841762008-05-28 13:38:28 -03001782/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001783 * connect_bsp_APIC - attach the APIC to the interrupt system
1784 */
Glauber Costab5841762008-05-28 13:38:28 -03001785void __init connect_bsp_APIC(void)
1786{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001787#ifdef CONFIG_X86_32
1788 if (pic_mode) {
1789 /*
1790 * Do not trust the local APIC being empty at bootup.
1791 */
1792 clear_local_APIC();
1793 /*
1794 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1795 * local APIC to INT and NMI lines.
1796 */
1797 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1798 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001799 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001800 }
1801#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001802 if (apic->enable_apic_mode)
1803 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001804}
1805
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001806/**
1807 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1808 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1809 *
1810 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1811 * APIC is disabled.
1812 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001813void disconnect_bsp_APIC(int virt_wire_setup)
1814{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001815 unsigned int value;
1816
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001817#ifdef CONFIG_X86_32
1818 if (pic_mode) {
1819 /*
1820 * Put the board back into PIC mode (has an effect only on
1821 * certain older boards). Note that APIC interrupts, including
1822 * IPIs, won't work beyond this point! The only exception are
1823 * INIT IPIs.
1824 */
1825 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1826 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001827 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001828 return;
1829 }
1830#endif
1831
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001832 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001833
1834 /* For the spurious interrupt use vector F, and enable it */
1835 value = apic_read(APIC_SPIV);
1836 value &= ~APIC_VECTOR_MASK;
1837 value |= APIC_SPIV_APIC_ENABLED;
1838 value |= 0xf;
1839 apic_write(APIC_SPIV, value);
1840
1841 if (!virt_wire_setup) {
1842 /*
1843 * For LVT0 make it edge triggered, active high,
1844 * external and enabled
1845 */
1846 value = apic_read(APIC_LVT0);
1847 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1848 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1849 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1850 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1851 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1852 apic_write(APIC_LVT0, value);
1853 } else {
1854 /* Disable LVT0 */
1855 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1856 }
1857
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001858 /*
1859 * For LVT1 make it edge triggered, active high,
1860 * nmi and enabled
1861 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001862 value = apic_read(APIC_LVT1);
1863 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1864 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1865 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1866 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1867 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1868 apic_write(APIC_LVT1, value);
1869}
1870
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001871void __cpuinit generic_processor_info(int apicid, int version)
1872{
1873 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001874
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001875 /*
1876 * Validate version
1877 */
1878 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001879 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001880 "fixing up to 0x10. (tell your hw vendor)\n",
1881 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001882 version = 0x10;
1883 }
1884 apic_version[apicid] = version;
1885
Mike Travis3b11ce72008-12-17 15:21:39 -08001886 if (num_processors >= nr_cpu_ids) {
1887 int max = nr_cpu_ids;
1888 int thiscpu = max + disabled_cpus;
1889
1890 pr_warning(
1891 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1892 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1893
1894 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001895 return;
1896 }
1897
1898 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001899 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001900
Mike Travisb2b815d2009-01-16 15:22:16 -08001901 if (version != apic_version[boot_cpu_physical_apicid])
1902 WARN_ONCE(1,
1903 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1904 apic_version[boot_cpu_physical_apicid], cpu, version);
1905
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001906 physid_set(apicid, phys_cpu_present_map);
1907 if (apicid == boot_cpu_physical_apicid) {
1908 /*
1909 * x86_bios_cpu_apicid is required to have processors listed
1910 * in same order as logical cpu numbers. Hence the first
1911 * entry is BSP, and so on.
1912 */
1913 cpu = 0;
1914 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001915 if (apicid > max_physical_apicid)
1916 max_physical_apicid = apicid;
1917
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001918#ifdef CONFIG_X86_32
Suresh Siddha2fbd07a2009-09-18 19:29:59 -07001919 switch (boot_cpu_data.x86_vendor) {
1920 case X86_VENDOR_INTEL:
1921 if (num_processors > 8)
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001922 def_to_bigsmp = 1;
Suresh Siddha2fbd07a2009-09-18 19:29:59 -07001923 break;
1924 case X86_VENDOR_AMD:
1925 if (max_physical_apicid >= 8)
1926 def_to_bigsmp = 1;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001927 }
1928#endif
1929
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001930#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001931 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1932 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001933#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001934
Mike Travis1de88cd2008-12-16 17:34:02 -08001935 set_cpu_possible(cpu, true);
1936 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001937}
1938
Suresh Siddha0c81c742008-07-10 11:16:48 -07001939int hard_smp_processor_id(void)
1940{
1941 return read_apic_id();
1942}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001943
1944void default_init_apic_ldr(void)
1945{
1946 unsigned long val;
1947
1948 apic_write(APIC_DFR, APIC_DFR_VALUE);
1949 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1950 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1951 apic_write(APIC_LDR, val);
1952}
1953
1954#ifdef CONFIG_X86_32
1955int default_apicid_to_node(int logical_apicid)
1956{
1957#ifdef CONFIG_SMP
1958 return apicid_2_node[hard_smp_processor_id()];
1959#else
1960 return 0;
1961#endif
1962}
Yinghai Lu34919982008-08-24 02:01:48 -07001963#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001964
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001965/*
1966 * Power management
1967 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968#ifdef CONFIG_PM
1969
1970static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001971 /*
1972 * 'active' is true if the local APIC was enabled by us and
1973 * not the BIOS; this signifies that we are also responsible
1974 * for disabling it before entering apm/acpi suspend
1975 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001976 int active;
1977 /* r/w apic fields */
1978 unsigned int apic_id;
1979 unsigned int apic_taskpri;
1980 unsigned int apic_ldr;
1981 unsigned int apic_dfr;
1982 unsigned int apic_spiv;
1983 unsigned int apic_lvtt;
1984 unsigned int apic_lvtpc;
1985 unsigned int apic_lvt0;
1986 unsigned int apic_lvt1;
1987 unsigned int apic_lvterr;
1988 unsigned int apic_tmict;
1989 unsigned int apic_tdcr;
1990 unsigned int apic_thmr;
1991} apic_pm_state;
1992
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001993static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994{
1995 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001996 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001997
1998 if (!apic_pm_state.active)
1999 return 0;
2000
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002001 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002002
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002003 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2005 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2006 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2007 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2008 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002009 if (maxlvt >= 4)
2010 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2012 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2013 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2014 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2015 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002016#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002017 if (maxlvt >= 5)
2018 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2019#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002020
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002021 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002023
Fenghua Yub24696b2009-03-27 14:22:44 -07002024 if (intr_remapping_enabled)
2025 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002026
Linus Torvalds1da177e2005-04-16 15:20:36 -07002027 local_irq_restore(flags);
2028 return 0;
2029}
2030
2031static int lapic_resume(struct sys_device *dev)
2032{
2033 unsigned int l, h;
2034 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002035 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002036 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002037 struct IO_APIC_route_entry **ioapic_entries = NULL;
2038
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039 if (!apic_pm_state.active)
2040 return 0;
2041
Fenghua Yub24696b2009-03-27 14:22:44 -07002042 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002043 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002044 ioapic_entries = alloc_ioapic_entries();
2045 if (!ioapic_entries) {
2046 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002047 ret = -ENOMEM;
2048 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002049 }
2050
2051 ret = save_IO_APIC_setup(ioapic_entries);
2052 if (ret) {
2053 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2054 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002055 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002056 }
2057
2058 mask_IO_APIC_setup(ioapic_entries);
2059 mask_8259A();
Fenghua Yub24696b2009-03-27 14:22:44 -07002060 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002061
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002062 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002063 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002064 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002065 /*
2066 * Make sure the APICBASE points to the right address
2067 *
2068 * FIXME! This will be wrong if we ever support suspend on
2069 * SMP! We'll need to do this as part of the CPU restore!
2070 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002071 rdmsr(MSR_IA32_APICBASE, l, h);
2072 l &= ~MSR_IA32_APICBASE_BASE;
2073 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2074 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002075 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002076
Fenghua Yub24696b2009-03-27 14:22:44 -07002077 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2079 apic_write(APIC_ID, apic_pm_state.apic_id);
2080 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2081 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2082 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2083 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2084 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2085 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002086#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002087 if (maxlvt >= 5)
2088 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2089#endif
2090 if (maxlvt >= 4)
2091 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002092 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2093 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2094 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2095 apic_write(APIC_ESR, 0);
2096 apic_read(APIC_ESR);
2097 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2098 apic_write(APIC_ESR, 0);
2099 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002100
Weidong Han9a2755c2009-04-17 16:42:16 +08002101 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002102 reenable_intr_remapping(x2apic_mode);
Fenghua Yub24696b2009-03-27 14:22:44 -07002103 unmask_8259A();
2104 restore_IO_APIC_setup(ioapic_entries);
2105 free_ioapic_entries(ioapic_entries);
2106 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002107restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002109
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002110 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111}
2112
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002113/*
2114 * This device has no shutdown method - fully functioning local APICs
2115 * are needed on every CPU up until machine_halt/restart/poweroff.
2116 */
2117
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002119 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002120 .resume = lapic_resume,
2121 .suspend = lapic_suspend,
2122};
2123
2124static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002125 .id = 0,
2126 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127};
2128
Ashok Raje6982c62005-06-25 14:54:58 -07002129static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130{
2131 apic_pm_state.active = 1;
2132}
2133
2134static int __init init_lapic_sysfs(void)
2135{
2136 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002137
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 if (!cpu_has_apic)
2139 return 0;
2140 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002141
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 error = sysdev_class_register(&lapic_sysclass);
2143 if (!error)
2144 error = sysdev_register(&device_lapic);
2145 return error;
2146}
Fenghua Yub24696b2009-03-27 14:22:44 -07002147
2148/* local apic needs to resume before other devices access its registers. */
2149core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150
2151#else /* CONFIG_PM */
2152
2153static void apic_pm_activate(void) { }
2154
2155#endif /* CONFIG_PM */
2156
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002157#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002158
2159static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160{
2161 int i, clusters, zeros;
2162 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002163 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2165
Mike Travis23ca4bb2008-05-12 21:21:12 +02002166 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002167 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168
Mike Travis168ef542008-12-16 17:34:01 -08002169 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002170 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002171 if (bios_cpu_apicid) {
2172 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302173 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002174 if (cpu_present(i))
2175 id = per_cpu(x86_bios_cpu_apicid, i);
2176 else
2177 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302178 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002179 break;
2180
Linus Torvalds1da177e2005-04-16 15:20:36 -07002181 if (id != BAD_APICID)
2182 __set_bit(APIC_CLUSTERID(id), clustermap);
2183 }
2184
2185 /* Problem: Partially populated chassis may not have CPUs in some of
2186 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002187 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2188 * Since clusters are allocated sequentially, count zeros only if
2189 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 */
2191 clusters = 0;
2192 zeros = 0;
2193 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2194 if (test_bit(i, clustermap)) {
2195 clusters += 1 + zeros;
2196 zeros = 0;
2197 } else
2198 ++zeros;
2199 }
2200
Yinghai Lue0e42142009-04-26 23:39:38 -07002201 return clusters;
2202}
2203
2204static int __cpuinitdata multi_checked;
2205static int __cpuinitdata multi;
2206
2207static int __cpuinit set_multi(const struct dmi_system_id *d)
2208{
2209 if (multi)
2210 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002211 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002212 multi = 1;
2213 return 0;
2214}
2215
2216static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2217 {
2218 .callback = set_multi,
2219 .ident = "IBM System Summit2",
2220 .matches = {
2221 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2222 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2223 },
2224 },
2225 {}
2226};
2227
2228static void __cpuinit dmi_check_multi(void)
2229{
2230 if (multi_checked)
2231 return;
2232
2233 dmi_check_system(multi_dmi_table);
2234 multi_checked = 1;
2235}
2236
2237/*
2238 * apic_is_clustered_box() -- Check if we can expect good TSC
2239 *
2240 * Thus far, the major user of this is IBM's Summit2 series:
2241 * Clustered boxes may have unsynced TSC problems if they are
2242 * multi-chassis.
2243 * Use DMI to check them
2244 */
2245__cpuinit int apic_is_clustered_box(void)
2246{
2247 dmi_check_multi();
2248 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002249 return 1;
2250
Yinghai Lue0e42142009-04-26 23:39:38 -07002251 if (!is_vsmp_box())
2252 return 0;
2253
Linus Torvalds1da177e2005-04-16 15:20:36 -07002254 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002255 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2256 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002257 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002258 if (apic_cluster_num() > 1)
2259 return 1;
2260
2261 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002262}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002263#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002264
2265/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002266 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002267 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002268static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002269{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002271 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002272 return 0;
2273}
2274early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002276/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002277static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002278{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002279 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002280}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002281early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002282
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002283static int __init parse_lapic_timer_c2_ok(char *arg)
2284{
2285 local_apic_timer_c2_ok = 1;
2286 return 0;
2287}
2288early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2289
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002290static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002291{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002293 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002294}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002295early_param("noapictimer", parse_disable_apic_timer);
2296
2297static int __init parse_nolapic_timer(char *arg)
2298{
2299 disable_apic_timer = 1;
2300 return 0;
2301}
2302early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002303
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002304static int __init apic_set_verbosity(char *arg)
2305{
2306 if (!arg) {
2307#ifdef CONFIG_X86_64
2308 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002309 return 0;
2310#endif
2311 return -EINVAL;
2312 }
2313
2314 if (strcmp("debug", arg) == 0)
2315 apic_verbosity = APIC_DEBUG;
2316 else if (strcmp("verbose", arg) == 0)
2317 apic_verbosity = APIC_VERBOSE;
2318 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002319 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002320 " use apic=verbose or apic=debug\n", arg);
2321 return -EINVAL;
2322 }
2323
2324 return 0;
2325}
2326early_param("apic", apic_set_verbosity);
2327
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002328static int __init lapic_insert_resource(void)
2329{
2330 if (!apic_phys)
2331 return -1;
2332
2333 /* Put local APIC into the resource map. */
2334 lapic_resource.start = apic_phys;
2335 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2336 insert_resource(&iomem_resource, &lapic_resource);
2337
2338 return 0;
2339}
2340
2341/*
2342 * need call insert after e820_reserve_resources()
2343 * that is using request_resource
2344 */
2345late_initcall(lapic_insert_resource);