blob: 6b9874a5c7af12e38347bbc914064ac0b19ec958 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010030#include <linux/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010031#include <linux/dmar.h>
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010035#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/mpspec.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010051#include <asm/time.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053052#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010053#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080055#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010060
Brian Gerstec70de82009-01-27 12:56:47 +090061/* Processor that is doing the boot up */
62unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030063
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010065 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010083
Tejun Heo4c321ff2011-01-23 14:37:30 +010084/*
85 * On x86_32, the mapping between cpu and logical apicid may vary
86 * depending on apic in use. The following early percpu variable is
87 * used for the mapping. This is where the behaviors of x86_64 and 32
88 * actually diverge. Let's keep it ugly for now.
89 */
90DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010091
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010097static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070098/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530149static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700150static __init int setup_nox2apic(char *str)
151{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700152 if (x2apic_enabled()) {
153 pr_warning("Bios already enabled x2apic, "
154 "can't enforce nox2apic");
155 return 0;
156 }
157
Yinghai Lu49899ea2008-08-24 02:01:47 -0700158 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
159 return 0;
160}
161early_param("nox2apic", setup_nox2apic);
162#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Yinghai Lub3c51172008-08-24 02:01:46 -0700164unsigned long mp_lapic_addr;
165int disable_apic;
166/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100167static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700169int local_apic_timer_c2_ok;
170EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
171
Yinghai Luefa25592008-08-19 20:50:36 -0700172int first_system_vector = 0xfe;
173
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100174/*
175 * Debug level, exported for io_apic.c
176 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100177unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100178
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700179int pic_mode;
180
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400181/* Have we found an MP table */
182int smp_found_config;
183
Aaron Durbin39928722006-12-07 02:14:01 +0100184static struct resource lapic_resource = {
185 .name = "Local APIC",
186 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
187};
188
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200189static unsigned int calibration_result;
190
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100191static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200192
Andi Kleend3432892008-01-30 13:33:17 +0100193static unsigned long apic_phys;
194
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100195/*
196 * Get the LAPIC version
197 */
198static inline int lapic_get_version(void)
199{
200 return GET_APIC_VERSION(apic_read(APIC_LVR));
201}
202
203/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400204 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205 */
206static inline int lapic_is_integrated(void)
207{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400208#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100209 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400210#else
211 return APIC_INTEGRATED(lapic_get_version());
212#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100213}
214
215/*
216 * Check, whether this is a modern or a first generation APIC
217 */
218static int modern_apic(void)
219{
220 /* AMD systems use old APIC versions, so check the CPU */
221 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
222 boot_cpu_data.x86 >= 0xf)
223 return 1;
224 return lapic_get_version() >= 0x14;
225}
226
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400227/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400228 * right after this call apic become NOOP driven
229 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400230 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100231static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400232{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400233 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400234 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400235}
236
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800237void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100238{
239 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
240 cpu_relax();
241}
242
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800243u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100244{
245 u32 send_status;
246 int timeout;
247
248 timeout = 0;
249 do {
250 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
251 if (!send_status)
252 break;
253 udelay(100);
254 } while (timeout++ < 1000);
255
256 return send_status;
257}
258
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800259void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700260{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200261 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700262 apic_write(APIC_ICR, low);
263}
264
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800265u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700266{
267 u32 icr1, icr2;
268
269 icr2 = apic_read(APIC_ICR2);
270 icr1 = apic_read(APIC_ICR);
271
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400272 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700273}
274
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700275#ifdef CONFIG_X86_32
276/**
277 * get_physical_broadcast - Get number of physical broadcast IDs
278 */
279int get_physical_broadcast(void)
280{
281 return modern_apic() ? 0xff : 0xf;
282}
283#endif
284
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100285/**
286 * lapic_get_maxlvt - get the maximum number of local vector table entries
287 */
288int lapic_get_maxlvt(void)
289{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200290 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100291
292 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200293 /*
294 * - we always have APIC integrated on 64bit mode
295 * - 82489DXs do not report # of LVT entries
296 */
297 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100298}
299
300/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400301 * Local APIC timer
302 */
303
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400304/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400305#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200306
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100307/*
308 * This function sets up the local APIC timer, with a timeout of
309 * 'clocks' APIC bus clock. During calibration we actually call
310 * this function twice on the boot CPU, once with a bogus timeout
311 * value, second time for real. The other (noncalibrating) CPUs
312 * call this function only once, with the real, calibrated value.
313 *
314 * We do reads before writes even if unnecessary, to get around the
315 * P5 APIC double write bug.
316 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100317static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
318{
319 unsigned int lvtt_value, tmp_value;
320
321 lvtt_value = LOCAL_TIMER_VECTOR;
322 if (!oneshot)
323 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200324 if (!lapic_is_integrated())
325 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
326
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100327 if (!irqen)
328 lvtt_value |= APIC_LVT_MASKED;
329
330 apic_write(APIC_LVTT, lvtt_value);
331
332 /*
333 * Divide PICLK by 16
334 */
335 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400336 apic_write(APIC_TDCR,
337 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
338 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100339
340 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200341 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100342}
343
344/*
Robert Richtera68c4392010-10-06 12:27:53 +0200345 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100346 *
Robert Richtera68c4392010-10-06 12:27:53 +0200347 * Software should use the LVT offsets the BIOS provides. The offsets
348 * are determined by the subsystems using it like those for MCE
349 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
350 * are supported. Beginning with family 10h at least 4 offsets are
351 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200352 *
Robert Richtera68c4392010-10-06 12:27:53 +0200353 * Since the offsets must be consistent for all cores, we keep track
354 * of the LVT offsets in software and reserve the offset for the same
355 * vector also to be used on other cores. An offset is freed by
356 * setting the entry to APIC_EILVT_MASKED.
357 *
358 * If the BIOS is right, there should be no conflicts. Otherwise a
359 * "[Firmware Bug]: ..." error message is generated. However, if
360 * software does not properly determines the offsets, it is not
361 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100362 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100363
Robert Richtera68c4392010-10-06 12:27:53 +0200364static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100365
Robert Richtera68c4392010-10-06 12:27:53 +0200366static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
367{
368 return (old & APIC_EILVT_MASKED)
369 || (new == APIC_EILVT_MASKED)
370 || ((new & ~APIC_EILVT_MASKED) == old);
371}
372
373static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
374{
375 unsigned int rsvd; /* 0: uninitialized */
376
377 if (offset >= APIC_EILVT_NR_MAX)
378 return ~0;
379
380 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
381 do {
382 if (rsvd &&
383 !eilvt_entry_is_changeable(rsvd, new))
384 /* may not change if vectors are different */
385 return rsvd;
386 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
387 } while (rsvd != new);
388
389 return new;
390}
391
392/*
393 * If mask=1, the LVT entry does not generate interrupts while mask=0
Robert Richtercbf74ce2011-05-30 16:31:11 +0200394 * enables the vector. See also the BKDGs. Must be called with
395 * preemption disabled.
Robert Richtera68c4392010-10-06 12:27:53 +0200396 */
397
Robert Richter27afdf22010-10-06 12:27:54 +0200398int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200399{
400 unsigned long reg = APIC_EILVTn(offset);
401 unsigned int new, old, reserved;
402
403 new = (mask << 16) | (msg_type << 8) | vector;
404 old = apic_read(reg);
405 reserved = reserve_eilvt_offset(offset, new);
406
407 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200408 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
409 "vector 0x%x, but the register is already in use for "
410 "vector 0x%x on another cpu\n",
411 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200412 return -EINVAL;
413 }
414
415 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200416 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
417 "vector 0x%x, but the register is already in use for "
418 "vector 0x%x on this cpu\n",
419 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200420 return -EBUSY;
421 }
422
423 apic_write(reg, new);
424
425 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100426}
Robert Richter27afdf22010-10-06 12:27:54 +0200427EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100428
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100429/*
430 * Program the next event, relative to now
431 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200432static int lapic_next_event(unsigned long delta,
433 struct clock_event_device *evt)
434{
435 apic_write(APIC_TMICT, delta);
436 return 0;
437}
438
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100439/*
440 * Setup the lapic timer in periodic or oneshot mode
441 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200442static void lapic_timer_setup(enum clock_event_mode mode,
443 struct clock_event_device *evt)
444{
445 unsigned long flags;
446 unsigned int v;
447
448 /* Lapic used as dummy for broadcast ? */
449 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
450 return;
451
452 local_irq_save(flags);
453
454 switch (mode) {
455 case CLOCK_EVT_MODE_PERIODIC:
456 case CLOCK_EVT_MODE_ONESHOT:
457 __setup_APIC_LVTT(calibration_result,
458 mode != CLOCK_EVT_MODE_PERIODIC, 1);
459 break;
460 case CLOCK_EVT_MODE_UNUSED:
461 case CLOCK_EVT_MODE_SHUTDOWN:
462 v = apic_read(APIC_LVTT);
463 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
464 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100465 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200466 break;
467 case CLOCK_EVT_MODE_RESUME:
468 /* Nothing to do here */
469 break;
470 }
471
472 local_irq_restore(flags);
473}
474
475/*
476 * Local APIC timer broadcast function
477 */
Mike Travis96289372008-12-31 18:08:46 -0800478static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200479{
480#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100481 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200482#endif
483}
484
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100485
486/*
487 * The local apic timer can be used for any function which is CPU local.
488 */
489static struct clock_event_device lapic_clockevent = {
490 .name = "lapic",
491 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
492 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
493 .shift = 32,
494 .set_mode = lapic_timer_setup,
495 .set_next_event = lapic_next_event,
496 .broadcast = lapic_timer_broadcast,
497 .rating = 100,
498 .irq = -1,
499};
500static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
501
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100502/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200503 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100504 * of the boot CPU and register the clock event in the framework.
505 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700506static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200507{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100508 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
509
Christoph Lameter349c0042011-03-12 12:50:10 +0100510 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700511 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
512 /* Make LAPIC timer preferrable over percpu HPET */
513 lapic_clockevent.rating = 150;
514 }
515
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100516 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030517 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100518
519 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200520}
521
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700522/*
523 * In this functions we calibrate APIC bus clocks to the external timer.
524 *
525 * We want to do the calibration only once since we want to have local timer
526 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
527 * frequency.
528 *
529 * This was previously done by reading the PIT/HPET and waiting for a wrap
530 * around to find out, that a tick has elapsed. I have a box, where the PIT
531 * readout is broken, so it never gets out of the wait loop again. This was
532 * also reported by others.
533 *
534 * Monitoring the jiffies value is inaccurate and the clockevents
535 * infrastructure allows us to do a simple substitution of the interrupt
536 * handler.
537 *
538 * The calibration routine also uses the pm_timer when possible, as the PIT
539 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
540 * back to normal later in the boot process).
541 */
542
543#define LAPIC_CAL_LOOPS (HZ/10)
544
545static __initdata int lapic_cal_loops = -1;
546static __initdata long lapic_cal_t1, lapic_cal_t2;
547static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
548static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
549static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
550
551/*
552 * Temporary interrupt handler.
553 */
554static void __init lapic_cal_handler(struct clock_event_device *dev)
555{
556 unsigned long long tsc = 0;
557 long tapic = apic_read(APIC_TMCCT);
558 unsigned long pm = acpi_pm_read_early();
559
560 if (cpu_has_tsc)
561 rdtscll(tsc);
562
563 switch (lapic_cal_loops++) {
564 case 0:
565 lapic_cal_t1 = tapic;
566 lapic_cal_tsc1 = tsc;
567 lapic_cal_pm1 = pm;
568 lapic_cal_j1 = jiffies;
569 break;
570
571 case LAPIC_CAL_LOOPS:
572 lapic_cal_t2 = tapic;
573 lapic_cal_tsc2 = tsc;
574 if (pm < lapic_cal_pm1)
575 pm += ACPI_PM_OVRRUN;
576 lapic_cal_pm2 = pm;
577 lapic_cal_j2 = jiffies;
578 break;
579 }
580}
581
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900582static int __init
583calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400584{
585 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
586 const long pm_thresh = pm_100ms / 100;
587 unsigned long mult;
588 u64 res;
589
590#ifndef CONFIG_X86_PM_TIMER
591 return -1;
592#endif
593
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900594 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400595
596 /* Check, if the PM timer is available */
597 if (!deltapm)
598 return -1;
599
600 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
601
602 if (deltapm > (pm_100ms - pm_thresh) &&
603 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900604 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900605 return 0;
606 }
607
608 res = (((u64)deltapm) * mult) >> 22;
609 do_div(res, 1000000);
610 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900611 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900612
613 /* Correct the lapic counter value */
614 res = (((u64)(*delta)) * pm_100ms);
615 do_div(res, deltapm);
616 pr_info("APIC delta adjusted to PM-Timer: "
617 "%lu (%ld)\n", (unsigned long)res, *delta);
618 *delta = (long)res;
619
620 /* Correct the tsc counter value */
621 if (cpu_has_tsc) {
622 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400623 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900624 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100625 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900626 (unsigned long)res, *deltatsc);
627 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400628 }
629
630 return 0;
631}
632
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700633static int __init calibrate_APIC_clock(void)
634{
635 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700636 void (*real_handler)(struct clock_event_device *dev);
637 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900638 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700639 int pm_referenced = 0;
640
641 local_irq_disable();
642
643 /* Replace the global interrupt handler */
644 real_handler = global_clock_event->event_handler;
645 global_clock_event->event_handler = lapic_cal_handler;
646
647 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400648 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700649 * can underflow in the 100ms detection time frame
650 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400651 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700652
653 /* Let the interrupts run */
654 local_irq_enable();
655
656 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
657 cpu_relax();
658
659 local_irq_disable();
660
661 /* Restore the real event handler */
662 global_clock_event->event_handler = real_handler;
663
664 /* Build delta t1-t2 as apic timer counts down */
665 delta = lapic_cal_t1 - lapic_cal_t2;
666 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
667
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900668 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
669
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400670 /* we trust the PM based calibration if possible */
671 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900672 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700673
674 /* Calculate the scaled math multiplication factor */
675 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
676 lapic_clockevent.shift);
677 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100678 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700679 lapic_clockevent.min_delta_ns =
680 clockevent_delta2ns(0xF, &lapic_clockevent);
681
682 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
683
684 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100685 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700686 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
687 calibration_result);
688
689 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700690 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
691 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900692 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
693 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700694 }
695
696 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
697 "%u.%04u MHz.\n",
698 calibration_result / (1000000 / HZ),
699 calibration_result % (1000000 / HZ));
700
701 /*
702 * Do a sanity check on the APIC calibration result
703 */
704 if (calibration_result < (1000000 / HZ)) {
705 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100706 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700707 return -1;
708 }
709
710 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
711
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400712 /*
713 * PM timer calibration failed or not turned on
714 * so lets try APIC timer based calibration
715 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700716 if (!pm_referenced) {
717 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
718
719 /*
720 * Setup the apic timer manually
721 */
722 levt->event_handler = lapic_cal_handler;
723 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
724 lapic_cal_loops = -1;
725
726 /* Let the interrupts run */
727 local_irq_enable();
728
729 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
730 cpu_relax();
731
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700732 /* Stop the lapic timer */
733 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
734
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700735 /* Jiffies delta */
736 deltaj = lapic_cal_j2 - lapic_cal_j1;
737 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
738
739 /* Check, if the jiffies result is consistent */
740 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
741 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
742 else
743 levt->features |= CLOCK_EVT_FEAT_DUMMY;
744 } else
745 local_irq_enable();
746
747 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530748 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700749 return -1;
750 }
751
752 return 0;
753}
754
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100755/*
756 * Setup the boot APIC
757 *
758 * Calibrate and verify the result.
759 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100760void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100762 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400763 * The local apic timer can be disabled via the kernel
764 * commandline or from the CPU detection code. Register the lapic
765 * timer as a dummy clock event source on SMP systems, so the
766 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100767 */
768 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100769 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100770 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100771 if (num_possible_cpus() > 1) {
772 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100773 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100774 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100775 return;
776 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200777
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400778 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
779 "calibrating APIC timer ...\n");
780
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400781 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100782 /* No broadcast on UP ! */
783 if (num_possible_cpus() > 1)
784 setup_APIC_timer();
785 return;
786 }
787
788 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100789 * If nmi_watchdog is set to IO_APIC, we need the
790 * PIT/HPET going. Otherwise register lapic as a dummy
791 * device.
792 */
Don Zickus072b1982010-11-12 11:22:24 -0500793 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100794
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400795 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100796 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797}
798
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100799void __cpuinit setup_secondary_APIC_clock(void)
800{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100801 setup_APIC_timer();
802}
803
804/*
805 * The guts of the apic timer interrupt
806 */
807static void local_apic_timer_interrupt(void)
808{
809 int cpu = smp_processor_id();
810 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
811
812 /*
813 * Normally we should not be here till LAPIC has been initialized but
814 * in some cases like kdump, its possible that there is a pending LAPIC
815 * timer interrupt from previous kernel's context and is delivered in
816 * new kernel the moment interrupts are enabled.
817 *
818 * Interrupts are enabled early and LAPIC is setup much later, hence
819 * its possible that when we get here evt->event_handler is NULL.
820 * Check for event_handler being NULL and discard the interrupt as
821 * spurious.
822 */
823 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100824 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100825 /* Switch it off */
826 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
827 return;
828 }
829
830 /*
831 * the NMI deadlock-detector uses this.
832 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800833 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100834
835 evt->event_handler(evt);
836}
837
838/*
839 * Local APIC timer interrupt. This is the most natural way for doing
840 * local interrupts, but local timer interrupts can be emulated by
841 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
842 *
843 * [ if a single-CPU system runs an SMP kernel then we call the local
844 * interrupt as well. Thus we cannot inline the local irq ... ]
845 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100846void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100847{
848 struct pt_regs *old_regs = set_irq_regs(regs);
849
850 /*
851 * NOTE! We'd better ACK the irq immediately,
852 * because timer handling can be slow.
853 */
854 ack_APIC_irq();
855 /*
856 * update_process_times() expects us to have done irq_enter().
857 * Besides, if we don't timer interrupts ignore the global
858 * interrupt lock, which is the WrongThing (tm) to do.
859 */
860 exit_idle();
861 irq_enter();
862 local_apic_timer_interrupt();
863 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400864
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100865 set_irq_regs(old_regs);
866}
867
868int setup_profiling_timer(unsigned int multiplier)
869{
870 return -EINVAL;
871}
872
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100873/*
874 * Local APIC start and shutdown
875 */
876
877/**
878 * clear_local_APIC - shutdown the local APIC
879 *
880 * This is called, when a CPU is disabled and before rebooting, so the state of
881 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
882 * leftovers during boot.
883 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884void clear_local_APIC(void)
885{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400886 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100887 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
Andi Kleend3432892008-01-30 13:33:17 +0100889 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700890 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100891 return;
892
893 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200895 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 * if the vector is zero. Mask LVTERR first to prevent this.
897 */
898 if (maxlvt >= 3) {
899 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100900 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 }
902 /*
903 * Careful: we have to set masks only first to deassert
904 * any level-triggered sources.
905 */
906 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100907 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100909 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100911 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 if (maxlvt >= 4) {
913 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100914 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 }
916
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400917 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200918#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400919 if (maxlvt >= 5) {
920 v = apic_read(APIC_LVTTHMR);
921 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
922 }
923#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100924#ifdef CONFIG_X86_MCE_INTEL
925 if (maxlvt >= 6) {
926 v = apic_read(APIC_LVTCMCI);
927 if (!(v & APIC_LVT_MASKED))
928 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
929 }
930#endif
931
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 /*
933 * Clean APIC state for other OSs:
934 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100935 apic_write(APIC_LVTT, APIC_LVT_MASKED);
936 apic_write(APIC_LVT0, APIC_LVT_MASKED);
937 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100939 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100941 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400942
943 /* Integrated APIC (!82489DX) ? */
944 if (lapic_is_integrated()) {
945 if (maxlvt > 3)
946 /* Clear ESR due to Pentium errata 3AP and 11AP */
947 apic_write(APIC_ESR, 0);
948 apic_read(APIC_ESR);
949 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950}
951
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100952/**
953 * disable_local_APIC - clear and disable the local APIC
954 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955void disable_local_APIC(void)
956{
957 unsigned int value;
958
Jan Beulich4a13ad02009-01-14 12:28:51 +0000959 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700960 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000961 return;
962
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 clear_local_APIC();
964
965 /*
966 * Disable APIC (implies clearing of registers
967 * for 82489DX!).
968 */
969 value = apic_read(APIC_SPIV);
970 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100971 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400972
973#ifdef CONFIG_X86_32
974 /*
975 * When LAPIC was disabled by the BIOS and enabled by the kernel,
976 * restore the disabled state.
977 */
978 if (enabled_via_apicbase) {
979 unsigned int l, h;
980
981 rdmsr(MSR_IA32_APICBASE, l, h);
982 l &= ~MSR_IA32_APICBASE_ENABLE;
983 wrmsr(MSR_IA32_APICBASE, l, h);
984 }
985#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986}
987
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400988/*
989 * If Linux enabled the LAPIC against the BIOS default disable it down before
990 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
991 * not power-off. Additionally clear all LVT entries before disable_local_APIC
992 * for the case where Linux didn't enable the LAPIC.
993 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700994void lapic_shutdown(void)
995{
996 unsigned long flags;
997
Cyrill Gorcunov83121362009-09-15 11:12:30 +0400998 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700999 return;
1000
1001 local_irq_save(flags);
1002
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001003#ifdef CONFIG_X86_32
1004 if (!enabled_via_apicbase)
1005 clear_local_APIC();
1006 else
1007#endif
1008 disable_local_APIC();
1009
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001010
1011 local_irq_restore(flags);
1012}
1013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014/*
1015 * This is to verify that we're looking at a real local APIC.
1016 * Check these against your board if the CPUs aren't getting
1017 * started for no apparent reason.
1018 */
1019int __init verify_local_APIC(void)
1020{
1021 unsigned int reg0, reg1;
1022
1023 /*
1024 * The version register is read-only in a real APIC.
1025 */
1026 reg0 = apic_read(APIC_LVR);
1027 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1028 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1029 reg1 = apic_read(APIC_LVR);
1030 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1031
1032 /*
1033 * The two version reads above should print the same
1034 * numbers. If the second one is different, then we
1035 * poke at a non-APIC.
1036 */
1037 if (reg1 != reg0)
1038 return 0;
1039
1040 /*
1041 * Check if the version looks reasonably.
1042 */
1043 reg1 = GET_APIC_VERSION(reg0);
1044 if (reg1 == 0x00 || reg1 == 0xff)
1045 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001046 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047 if (reg1 < 0x02 || reg1 == 0xff)
1048 return 0;
1049
1050 /*
1051 * The ID register is read/write in a real APIC.
1052 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001053 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001055 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001056 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1058 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001059 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 return 0;
1061
1062 /*
1063 * The next two are just to see if we have sane values.
1064 * They're only really relevant if we're in Virtual Wire
1065 * compatibility mode, but most boxes are anymore.
1066 */
1067 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001068 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 reg1 = apic_read(APIC_LVT1);
1070 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1071
1072 return 1;
1073}
1074
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001075/**
1076 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1077 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078void __init sync_Arb_IDs(void)
1079{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001080 /*
1081 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1082 * needed on AMD.
1083 */
1084 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 return;
1086
1087 /*
1088 * Wait for idle.
1089 */
1090 apic_wait_icr_idle();
1091
1092 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001093 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1094 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095}
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097/*
1098 * An initial setup of the virtual wire mode.
1099 */
1100void __init init_bsp_APIC(void)
1101{
Andi Kleen11a8e772006-01-11 22:46:51 +01001102 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 /*
1105 * Don't do the setup now if we have a SMP BIOS as the
1106 * through-I/O-APIC virtual wire mode might be active.
1107 */
1108 if (smp_found_config || !cpu_has_apic)
1109 return;
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 /*
1112 * Do not trust the local APIC being empty at bootup.
1113 */
1114 clear_local_APIC();
1115
1116 /*
1117 * Enable APIC.
1118 */
1119 value = apic_read(APIC_SPIV);
1120 value &= ~APIC_VECTOR_MASK;
1121 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001122
1123#ifdef CONFIG_X86_32
1124 /* This bit is reserved on P4/Xeon and should be cleared */
1125 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1126 (boot_cpu_data.x86 == 15))
1127 value &= ~APIC_SPIV_FOCUS_DISABLED;
1128 else
1129#endif
1130 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001132 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
1134 /*
1135 * Set up the virtual wire mode.
1136 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001137 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001139 if (!lapic_is_integrated()) /* 82489DX */
1140 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001141 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001142}
1143
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001144static void __cpuinit lapic_setup_esr(void)
1145{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001146 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001147
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001148 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001149 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001150 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001151 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001152
Ingo Molnar08125d32009-01-28 05:08:44 +01001153 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001154 /*
1155 * Something untraceable is creating bad interrupts on
1156 * secondary quads ... for the moment, just leave the
1157 * ESR disabled - we can't do anything useful with the
1158 * errors anyway - mbligh
1159 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001160 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001161 return;
1162 }
1163
1164 maxlvt = lapic_get_maxlvt();
1165 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1166 apic_write(APIC_ESR, 0);
1167 oldvalue = apic_read(APIC_ESR);
1168
1169 /* enables sending errors */
1170 value = ERROR_APIC_VECTOR;
1171 apic_write(APIC_LVTERR, value);
1172
1173 /*
1174 * spec says clear errors after enabling vector.
1175 */
1176 if (maxlvt > 3)
1177 apic_write(APIC_ESR, 0);
1178 value = apic_read(APIC_ESR);
1179 if (value != oldvalue)
1180 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1181 "vector: 0x%08x after: 0x%08x\n",
1182 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001183}
1184
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001185/**
1186 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001187 *
1188 * Used to setup local APIC while initializing BSP or bringin up APs.
1189 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001190 */
1191void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001193 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001194 unsigned int value, queued;
1195 int i, j, acked = 0;
1196 unsigned long long tsc = 0, ntsc;
1197 long long max_loops = cpu_khz;
1198
1199 if (cpu_has_tsc)
1200 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201
Jan Beulichf1182632009-01-14 12:27:35 +00001202 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001203 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001204 return;
1205 }
1206
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001207#ifdef CONFIG_X86_32
1208 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001209 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001210 apic_write(APIC_ESR, 0);
1211 apic_write(APIC_ESR, 0);
1212 apic_write(APIC_ESR, 0);
1213 apic_write(APIC_ESR, 0);
1214 }
1215#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001216 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001217
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 /*
1219 * Double-check whether this APIC is really registered.
1220 * This is meaningless in clustered apic mode, so we skip it.
1221 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001222 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223
1224 /*
1225 * Intel recommends to set DFR, LDR and TPR before enabling
1226 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1227 * document number 292116). So here it goes...
1228 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001229 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
Tejun Heo6f802c42011-01-23 14:37:31 +01001231#ifdef CONFIG_X86_32
1232 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001233 * APIC LDR is initialized. If logical_apicid mapping was
1234 * initialized during get_smp_config(), make sure it matches the
1235 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001236 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001237 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1238 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1239 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001240 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1241 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001242
1243 /*
1244 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1245 * node mapping during NUMA init. Now that logical apicid is
1246 * guaranteed to be known, give it another chance. This is already
1247 * a bit too late - percpu allocation has already happened without
1248 * proper NUMA affinity.
1249 */
Tejun Heo84914ed02011-05-02 14:18:52 +02001250 if (apic->x86_32_numa_cpu_node)
1251 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1252 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001253#endif
1254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 /*
1256 * Set Task Priority to 'accept all'. We never change this
1257 * later on.
1258 */
1259 value = apic_read(APIC_TASKPRI);
1260 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001261 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262
1263 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001264 * After a crash, we no longer service the interrupts and a pending
1265 * interrupt from previous kernel might still have ISR bit set.
1266 *
1267 * Most probably by now CPU has serviced that pending interrupt and
1268 * it might not have done the ack_APIC_irq() because it thought,
1269 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1270 * does not clear the ISR bit and cpu thinks it has already serivced
1271 * the interrupt. Hence a vector might get locked. It was noticed
1272 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1273 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001274 do {
1275 queued = 0;
1276 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1277 queued |= apic_read(APIC_IRR + i*0x10);
1278
1279 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1280 value = apic_read(APIC_ISR + i*0x10);
1281 for (j = 31; j >= 0; j--) {
1282 if (value & (1<<j)) {
1283 ack_APIC_irq();
1284 acked++;
1285 }
1286 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001287 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001288 if (acked > 256) {
1289 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1290 acked);
1291 break;
1292 }
1293 if (cpu_has_tsc) {
1294 rdtscll(ntsc);
1295 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1296 } else
1297 max_loops--;
1298 } while (queued && max_loops > 0);
1299 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001300
1301 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 * Now that we are all set up, enable the APIC
1303 */
1304 value = apic_read(APIC_SPIV);
1305 value &= ~APIC_VECTOR_MASK;
1306 /*
1307 * Enable APIC
1308 */
1309 value |= APIC_SPIV_APIC_ENABLED;
1310
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001311#ifdef CONFIG_X86_32
1312 /*
1313 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1314 * certain networking cards. If high frequency interrupts are
1315 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1316 * entry is masked/unmasked at a high rate as well then sooner or
1317 * later IOAPIC line gets 'stuck', no more interrupts are received
1318 * from the device. If focus CPU is disabled then the hang goes
1319 * away, oh well :-(
1320 *
1321 * [ This bug can be reproduced easily with a level-triggered
1322 * PCI Ne2000 networking cards and PII/PIII processors, dual
1323 * BX chipset. ]
1324 */
1325 /*
1326 * Actually disabling the focus CPU check just makes the hang less
1327 * frequent as it makes the interrupt distributon model be more
1328 * like LRU than MRU (the short-term load is more even across CPUs).
1329 * See also the comment in end_level_ioapic_irq(). --macro
1330 */
1331
1332 /*
1333 * - enable focus processor (bit==0)
1334 * - 64bit mode always use processor focus
1335 * so no need to set it
1336 */
1337 value &= ~APIC_SPIV_FOCUS_DISABLED;
1338#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001339
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 /*
1341 * Set spurious IRQ vector
1342 */
1343 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001344 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
1346 /*
1347 * Set up LVT0, LVT1:
1348 *
1349 * set up through-local-APIC on the BP's LINT0. This is not
1350 * strictly necessary in pure symmetric-IO mode, but sometimes
1351 * we delegate interrupts to the 8259A.
1352 */
1353 /*
1354 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1355 */
1356 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001357 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001359 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 } else {
1361 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001362 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001364 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365
1366 /*
1367 * only the BP should see the LINT1 NMI signal, obviously.
1368 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001369 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 value = APIC_DM_NMI;
1371 else
1372 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001373 if (!lapic_is_integrated()) /* 82489DX */
1374 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001375 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001376
Andi Kleenbe71b852009-02-12 13:49:38 +01001377#ifdef CONFIG_X86_MCE_INTEL
1378 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001379 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001380 cmci_recheck();
1381#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001382}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383
Andi Kleen739f33b2008-01-30 13:30:40 +01001384void __cpuinit end_local_APIC_setup(void)
1385{
1386 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001387
1388#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001389 {
1390 unsigned int value;
1391 /* Disable the local apic timer */
1392 value = apic_read(APIC_LVTT);
1393 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1394 apic_write(APIC_LVTT, value);
1395 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001396#endif
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001399}
1400
1401void __init bsp_end_local_APIC_setup(void)
1402{
1403 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001404
1405 /*
1406 * Now that local APIC setup is completed for BP, configure the fault
1407 * handling for interrupt remapping.
1408 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001409 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001410 enable_drhd_fault_handling();
1411
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412}
1413
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001414#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001415void check_x2apic(void)
1416{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001417 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001418 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001419 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001420 }
1421}
1422
1423void enable_x2apic(void)
1424{
1425 int msr, msr2;
1426
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001427 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001428 return;
1429
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001430 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1431 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001432 printk_once(KERN_INFO "Enabling x2apic\n");
Naga Chumbalkar25970852011-07-12 05:59:07 +00001433 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, msr2);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001434 }
1435}
Weidong Han93758232009-04-17 16:42:14 +08001436#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001437
Gleb Natapovce69a782009-07-20 15:24:17 +03001438int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001439{
1440#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001441 if (!intr_remapping_supported()) {
1442 pr_debug("intr-remapping not supported\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001443 return -1;
Weidong Han93758232009-04-17 16:42:14 +08001444 }
1445
Weidong Han93758232009-04-17 16:42:14 +08001446 if (!x2apic_preenabled && skip_ioapic_setup) {
1447 pr_info("Skipped enabling intr-remap because of skipping "
1448 "io-apic setup\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001449 return -1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001450 }
1451
Suresh Siddha41750d32011-08-23 17:05:18 -07001452 return enable_intr_remapping();
Gleb Natapovce69a782009-07-20 15:24:17 +03001453#endif
Suresh Siddha41750d32011-08-23 17:05:18 -07001454 return -1;
Gleb Natapovce69a782009-07-20 15:24:17 +03001455}
1456
1457void __init enable_IR_x2apic(void)
1458{
1459 unsigned long flags;
Gleb Natapovce69a782009-07-20 15:24:17 +03001460 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001461 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001462
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001463 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001464 if (dmar_table_init_ret && !x2apic_supported())
1465 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001466
Suresh Siddha31dce142011-05-18 16:31:33 -07001467 ret = save_ioapic_entries();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001468 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001469 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001470 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001471 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001472
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001473 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001474 legacy_pic->mask_all();
Suresh Siddha31dce142011-05-18 16:31:33 -07001475 mask_ioapic_entries();
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001476
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001477 if (dmar_table_init_ret)
Suresh Siddha41750d32011-08-23 17:05:18 -07001478 ret = -1;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001479 else
1480 ret = enable_IR();
1481
Suresh Siddha41750d32011-08-23 17:05:18 -07001482 if (ret < 0) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001483 /* IR is required if there is APIC ID > 255 even when running
1484 * under KVM
1485 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001486 if (max_physical_apicid > 255 ||
1487 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001488 goto nox2apic;
1489 /*
1490 * without IR all CPUs can be addressed by IOAPIC/MSI
1491 * only in physical mode
1492 */
1493 x2apic_force_phys();
1494 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001495
Suresh Siddha41750d32011-08-23 17:05:18 -07001496 if (ret == IRQ_REMAP_XAPIC_MODE)
1497 goto nox2apic;
1498
Gleb Natapovce69a782009-07-20 15:24:17 +03001499 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001500
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001501 if (x2apic_supported() && !x2apic_mode) {
1502 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001503 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001504 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001505 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001506
Gleb Natapovce69a782009-07-20 15:24:17 +03001507nox2apic:
Suresh Siddha41750d32011-08-23 17:05:18 -07001508 if (ret < 0) /* IR enabling failed */
Suresh Siddha31dce142011-05-18 16:31:33 -07001509 restore_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08001510 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001511 local_irq_restore(flags);
1512
Gleb Natapovce69a782009-07-20 15:24:17 +03001513out:
Suresh Siddha41750d32011-08-23 17:05:18 -07001514 if (x2apic_enabled || !x2apic_supported())
Weidong Han93758232009-04-17 16:42:14 +08001515 return;
1516
Weidong Han93758232009-04-17 16:42:14 +08001517 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001518 panic("x2apic: enabled by BIOS but kernel init failed.");
Suresh Siddha41750d32011-08-23 17:05:18 -07001519 else if (ret == IRQ_REMAP_XAPIC_MODE)
1520 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
1521 else if (ret < 0)
1522 pr_info("x2apic not enabled, IRQ remapping init failed\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001523}
Weidong Han93758232009-04-17 16:42:14 +08001524
Yinghai Lube7a6562008-08-24 02:01:51 -07001525#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001526/*
1527 * Detect and enable local APICs on non-SMP boards.
1528 * Original code written by Keir Fraser.
1529 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1530 * not correctly set up (usually the APIC timer won't work etc.)
1531 */
1532static int __init detect_init_APIC(void)
1533{
1534 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001535 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001536 return -1;
1537 }
1538
1539 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001540 return 0;
1541}
Yinghai Lube7a6562008-08-24 02:01:51 -07001542#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001543
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001544static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001545{
1546 u32 features, h, l;
1547
1548 /*
1549 * The APIC feature bit should now be enabled
1550 * in `cpuid'
1551 */
1552 features = cpuid_edx(1);
1553 if (!(features & (1 << X86_FEATURE_APIC))) {
1554 pr_warning("Could not enable APIC!\n");
1555 return -1;
1556 }
1557 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1558 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1559
1560 /* The BIOS may have set up the APIC at some other address */
1561 rdmsr(MSR_IA32_APICBASE, l, h);
1562 if (l & MSR_IA32_APICBASE_ENABLE)
1563 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1564
1565 pr_info("Found and enabled local APIC!\n");
1566 return 0;
1567}
1568
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001569int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001570{
1571 u32 h, l;
1572
1573 if (disable_apic)
1574 return -1;
1575
1576 /*
1577 * Some BIOSes disable the local APIC in the APIC_BASE
1578 * MSR. This can only be done in software for Intel P6 or later
1579 * and AMD K7 (Model > 1) or later.
1580 */
1581 rdmsr(MSR_IA32_APICBASE, l, h);
1582 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1583 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1584 l &= ~MSR_IA32_APICBASE_BASE;
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001585 l |= MSR_IA32_APICBASE_ENABLE | addr;
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001586 wrmsr(MSR_IA32_APICBASE, l, h);
1587 enabled_via_apicbase = 1;
1588 }
1589 return apic_verify();
1590}
1591
Yinghai Lube7a6562008-08-24 02:01:51 -07001592/*
1593 * Detect and initialize APIC
1594 */
1595static int __init detect_init_APIC(void)
1596{
Yinghai Lube7a6562008-08-24 02:01:51 -07001597 /* Disabled by kernel option? */
1598 if (disable_apic)
1599 return -1;
1600
1601 switch (boot_cpu_data.x86_vendor) {
1602 case X86_VENDOR_AMD:
1603 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001604 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001605 break;
1606 goto no_apic;
1607 case X86_VENDOR_INTEL:
1608 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1609 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1610 break;
1611 goto no_apic;
1612 default:
1613 goto no_apic;
1614 }
1615
1616 if (!cpu_has_apic) {
1617 /*
1618 * Over-ride BIOS and try to enable the local APIC only if
1619 * "lapic" specified.
1620 */
1621 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001622 pr_info("Local APIC disabled by BIOS -- "
1623 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001624 return -1;
1625 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001626 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001627 return -1;
1628 } else {
1629 if (apic_verify())
1630 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001631 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001632
1633 apic_pm_activate();
1634
1635 return 0;
1636
1637no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001638 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001639 return -1;
1640}
1641#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001642
1643/**
1644 * init_apic_mappings - initialize APIC mappings
1645 */
1646void __init init_apic_mappings(void)
1647{
Yinghai Lu4401da62009-05-02 10:40:57 -07001648 unsigned int new_apicid;
1649
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001650 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001651 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001652 return;
1653 }
1654
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001655 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001656 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001657 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001658 pr_info("APIC: disable apic facility\n");
1659 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001660 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001661 apic_phys = mp_lapic_addr;
1662
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001663 /*
1664 * acpi lapic path already maps that address in
1665 * acpi_register_lapic_address()
1666 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001667 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001668 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001669 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001670
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001671 /*
1672 * Fetch the APIC ID of the BSP in case we have a
1673 * default configuration (or the MP table is broken).
1674 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001675 new_apicid = read_apic_id();
1676 if (boot_cpu_physical_apicid != new_apicid) {
1677 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001678 /*
1679 * yeah -- we lie about apic_version
1680 * in case if apic was disabled via boot option
1681 * but it's not a problem for SMP compiled kernel
1682 * since smp_sanity_check is prepared for such a case
1683 * and disable smp mode
1684 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001685 apic_version[new_apicid] =
1686 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001687 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001688}
1689
Yinghai Luc0104d32010-12-07 00:55:17 -08001690void __init register_lapic_address(unsigned long address)
1691{
1692 mp_lapic_addr = address;
1693
Yinghai Lu04501932010-12-07 00:55:56 -08001694 if (!x2apic_mode) {
1695 set_fixmap_nocache(FIX_APIC_BASE, address);
1696 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1697 APIC_BASE, mp_lapic_addr);
1698 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001699 if (boot_cpu_physical_apicid == -1U) {
1700 boot_cpu_physical_apicid = read_apic_id();
1701 apic_version[boot_cpu_physical_apicid] =
1702 GET_APIC_VERSION(apic_read(APIC_LVR));
1703 }
1704}
1705
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001706/*
1707 * This initializes the IO-APIC and APIC hardware if this is
1708 * a UP kernel.
1709 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001710int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001711
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001712int __init APIC_init_uniprocessor(void)
1713{
1714 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001715 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001716 return -1;
1717 }
Jan Beulichf1182632009-01-14 12:27:35 +00001718#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001719 if (!cpu_has_apic) {
1720 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001721 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001722 return -1;
1723 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001724#else
1725 if (!smp_found_config && !cpu_has_apic)
1726 return -1;
1727
1728 /*
1729 * Complain if the BIOS pretends there is one.
1730 */
1731 if (!cpu_has_apic &&
1732 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001733 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1734 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001735 return -1;
1736 }
1737#endif
1738
Ingo Molnar72ce0162009-01-28 06:50:47 +01001739 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001740
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001741 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001742 connect_bsp_APIC();
1743
Yinghai Lufa2bd352008-08-24 02:01:50 -07001744#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001745 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001746#else
1747 /*
1748 * Hack: In case of kdump, after a crash, kernel might be booting
1749 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1750 * might be zero if read from MP tables. Get it from LAPIC.
1751 */
1752# ifdef CONFIG_CRASH_DUMP
1753 boot_cpu_physical_apicid = read_apic_id();
1754# endif
1755#endif
1756 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001757 setup_local_APIC();
1758
Yinghai Lu88d0f552009-02-14 23:57:28 -08001759#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001760 /*
1761 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001762 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001763 */
1764 if (!skip_ioapic_setup && nr_ioapics)
1765 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001766#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001767
Jan Beulich2fb270f2011-02-09 08:21:02 +00001768 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001769
Yinghai Lufa2bd352008-08-24 02:01:50 -07001770#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001771 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1772 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001773 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001774 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001775 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001776#endif
1777
Thomas Gleixner736deca2009-08-19 12:35:53 +02001778 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001779 return 0;
1780}
1781
1782/*
1783 * Local APIC interrupts
1784 */
1785
1786/*
1787 * This interrupt should _never_ happen with our APIC/SMP architecture
1788 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001789void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001790{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001791 u32 v;
1792
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001793 exit_idle();
1794 irq_enter();
1795 /*
1796 * Check if this really is a spurious interrupt and ACK it
1797 * if it is a vectored one. Just in case...
1798 * Spurious interrupts should not be ACKed.
1799 */
1800 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1801 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1802 ack_APIC_irq();
1803
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001804 inc_irq_stat(irq_spurious_count);
1805
Yinghai Ludc1528d2008-08-24 02:01:53 -07001806 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001807 pr_info("spurious APIC interrupt on CPU#%d, "
1808 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001809 irq_exit();
1810}
1811
1812/*
1813 * This interrupt should never happen with our APIC/SMP architecture
1814 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001815void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001816{
Youquan Song2b398bd2011-04-14 14:36:08 +08001817 u32 v0, v1;
1818 u32 i = 0;
1819 static const char * const error_interrupt_reason[] = {
1820 "Send CS error", /* APIC Error Bit 0 */
1821 "Receive CS error", /* APIC Error Bit 1 */
1822 "Send accept error", /* APIC Error Bit 2 */
1823 "Receive accept error", /* APIC Error Bit 3 */
1824 "Redirectable IPI", /* APIC Error Bit 4 */
1825 "Send illegal vector", /* APIC Error Bit 5 */
1826 "Received illegal vector", /* APIC Error Bit 6 */
1827 "Illegal register address", /* APIC Error Bit 7 */
1828 };
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001829
1830 exit_idle();
1831 irq_enter();
1832 /* First tickle the hardware, only then report what went on. -- REW */
Youquan Song2b398bd2011-04-14 14:36:08 +08001833 v0 = apic_read(APIC_ESR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001834 apic_write(APIC_ESR, 0);
1835 v1 = apic_read(APIC_ESR);
1836 ack_APIC_irq();
1837 atomic_inc(&irq_err_count);
1838
Youquan Song2b398bd2011-04-14 14:36:08 +08001839 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1840 smp_processor_id(), v0 , v1);
1841
1842 v1 = v1 & 0xff;
1843 while (v1) {
1844 if (v1 & 0x1)
1845 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1846 i++;
1847 v1 >>= 1;
1848 };
1849
1850 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1851
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001852 irq_exit();
1853}
1854
Glauber Costab5841762008-05-28 13:38:28 -03001855/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001856 * connect_bsp_APIC - attach the APIC to the interrupt system
1857 */
Glauber Costab5841762008-05-28 13:38:28 -03001858void __init connect_bsp_APIC(void)
1859{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001860#ifdef CONFIG_X86_32
1861 if (pic_mode) {
1862 /*
1863 * Do not trust the local APIC being empty at bootup.
1864 */
1865 clear_local_APIC();
1866 /*
1867 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1868 * local APIC to INT and NMI lines.
1869 */
1870 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1871 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001872 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001873 }
1874#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001875 if (apic->enable_apic_mode)
1876 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001877}
1878
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001879/**
1880 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1881 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1882 *
1883 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1884 * APIC is disabled.
1885 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001886void disconnect_bsp_APIC(int virt_wire_setup)
1887{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001888 unsigned int value;
1889
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001890#ifdef CONFIG_X86_32
1891 if (pic_mode) {
1892 /*
1893 * Put the board back into PIC mode (has an effect only on
1894 * certain older boards). Note that APIC interrupts, including
1895 * IPIs, won't work beyond this point! The only exception are
1896 * INIT IPIs.
1897 */
1898 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1899 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001900 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001901 return;
1902 }
1903#endif
1904
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001905 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001906
1907 /* For the spurious interrupt use vector F, and enable it */
1908 value = apic_read(APIC_SPIV);
1909 value &= ~APIC_VECTOR_MASK;
1910 value |= APIC_SPIV_APIC_ENABLED;
1911 value |= 0xf;
1912 apic_write(APIC_SPIV, value);
1913
1914 if (!virt_wire_setup) {
1915 /*
1916 * For LVT0 make it edge triggered, active high,
1917 * external and enabled
1918 */
1919 value = apic_read(APIC_LVT0);
1920 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1921 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1922 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1923 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1924 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1925 apic_write(APIC_LVT0, value);
1926 } else {
1927 /* Disable LVT0 */
1928 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1929 }
1930
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001931 /*
1932 * For LVT1 make it edge triggered, active high,
1933 * nmi and enabled
1934 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001935 value = apic_read(APIC_LVT1);
1936 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1937 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1938 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1939 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1940 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1941 apic_write(APIC_LVT1, value);
1942}
1943
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001944void __cpuinit generic_processor_info(int apicid, int version)
1945{
Vivek Goyal14cb6dc2011-07-08 13:19:26 -04001946 int cpu, max = nr_cpu_ids;
1947 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
1948 phys_cpu_present_map);
1949
1950 /*
1951 * If boot cpu has not been detected yet, then only allow upto
1952 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
1953 */
1954 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
1955 apicid != boot_cpu_physical_apicid) {
1956 int thiscpu = max + disabled_cpus - 1;
1957
1958 pr_warning(
1959 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
1960 " reached. Keeping one slot for boot cpu."
1961 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1962
1963 disabled_cpus++;
1964 return;
1965 }
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001966
Mike Travis3b11ce72008-12-17 15:21:39 -08001967 if (num_processors >= nr_cpu_ids) {
Mike Travis3b11ce72008-12-17 15:21:39 -08001968 int thiscpu = max + disabled_cpus;
1969
1970 pr_warning(
1971 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1972 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1973
1974 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001975 return;
1976 }
1977
1978 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001979 if (apicid == boot_cpu_physical_apicid) {
1980 /*
1981 * x86_bios_cpu_apicid is required to have processors listed
1982 * in same order as logical cpu numbers. Hence the first
1983 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08001984 * boot_cpu_init() already hold bit 0 in cpu_present_mask
1985 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001986 */
1987 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08001988 } else
1989 cpu = cpumask_next_zero(-1, cpu_present_mask);
1990
1991 /*
1992 * Validate version
1993 */
1994 if (version == 0x0) {
1995 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
1996 cpu, apicid);
1997 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001998 }
Yinghai Lue5fea862011-02-08 23:22:17 -08001999 apic_version[apicid] = version;
2000
2001 if (version != apic_version[boot_cpu_physical_apicid]) {
2002 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2003 apic_version[boot_cpu_physical_apicid], cpu, version);
2004 }
2005
2006 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07002007 if (apicid > max_physical_apicid)
2008 max_physical_apicid = apicid;
2009
Ingo Molnar3e5095d2009-01-27 17:07:08 +01002010#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09002011 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2012 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04002013#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01002014#ifdef CONFIG_X86_32
2015 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2016 apic->x86_32_early_logical_apicid(cpu);
2017#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08002018 set_cpu_possible(cpu, true);
2019 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002020}
2021
Suresh Siddha0c81c742008-07-10 11:16:48 -07002022int hard_smp_processor_id(void)
2023{
2024 return read_apic_id();
2025}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002026
2027void default_init_apic_ldr(void)
2028{
2029 unsigned long val;
2030
2031 apic_write(APIC_DFR, APIC_DFR_VALUE);
2032 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2033 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2034 apic_write(APIC_LDR, val);
2035}
2036
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002037/*
2038 * Power management
2039 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040#ifdef CONFIG_PM
2041
2042static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002043 /*
2044 * 'active' is true if the local APIC was enabled by us and
2045 * not the BIOS; this signifies that we are also responsible
2046 * for disabling it before entering apm/acpi suspend
2047 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 int active;
2049 /* r/w apic fields */
2050 unsigned int apic_id;
2051 unsigned int apic_taskpri;
2052 unsigned int apic_ldr;
2053 unsigned int apic_dfr;
2054 unsigned int apic_spiv;
2055 unsigned int apic_lvtt;
2056 unsigned int apic_lvtpc;
2057 unsigned int apic_lvt0;
2058 unsigned int apic_lvt1;
2059 unsigned int apic_lvterr;
2060 unsigned int apic_tmict;
2061 unsigned int apic_tdcr;
2062 unsigned int apic_thmr;
2063} apic_pm_state;
2064
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002065static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066{
2067 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002068 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069
2070 if (!apic_pm_state.active)
2071 return 0;
2072
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002073 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002074
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002075 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2077 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2078 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2079 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2080 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002081 if (maxlvt >= 4)
2082 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2084 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2085 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2086 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2087 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002088#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002089 if (maxlvt >= 5)
2090 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2091#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002092
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002093 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002095
Fenghua Yub24696b2009-03-27 14:22:44 -07002096 if (intr_remapping_enabled)
2097 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002098
Linus Torvalds1da177e2005-04-16 15:20:36 -07002099 local_irq_restore(flags);
2100 return 0;
2101}
2102
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002103static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104{
2105 unsigned int l, h;
2106 unsigned long flags;
Suresh Siddha31dce142011-05-18 16:31:33 -07002107 int maxlvt;
Fenghua Yub24696b2009-03-27 14:22:44 -07002108
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002110 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
Fenghua Yub24696b2009-03-27 14:22:44 -07002112 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002113 if (intr_remapping_enabled) {
Suresh Siddha31dce142011-05-18 16:31:33 -07002114 /*
2115 * IO-APIC and PIC have their own resume routines.
2116 * We just mask them here to make sure the interrupt
2117 * subsystem is completely quiet while we enable x2apic
2118 * and interrupt-remapping.
2119 */
2120 mask_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08002121 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002122 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002123
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002124 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002125 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002126 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002127 /*
2128 * Make sure the APICBASE points to the right address
2129 *
2130 * FIXME! This will be wrong if we ever support suspend on
2131 * SMP! We'll need to do this as part of the CPU restore!
2132 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002133 rdmsr(MSR_IA32_APICBASE, l, h);
2134 l &= ~MSR_IA32_APICBASE_BASE;
2135 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2136 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002137 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002138
Fenghua Yub24696b2009-03-27 14:22:44 -07002139 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2141 apic_write(APIC_ID, apic_pm_state.apic_id);
2142 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2143 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2144 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2145 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2146 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2147 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002148#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002149 if (maxlvt >= 5)
2150 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2151#endif
2152 if (maxlvt >= 4)
2153 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2155 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2156 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2157 apic_write(APIC_ESR, 0);
2158 apic_read(APIC_ESR);
2159 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2160 apic_write(APIC_ESR, 0);
2161 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002162
Suresh Siddha31dce142011-05-18 16:31:33 -07002163 if (intr_remapping_enabled)
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002164 reenable_intr_remapping(x2apic_mode);
Suresh Siddha31dce142011-05-18 16:31:33 -07002165
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167}
2168
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002169/*
2170 * This device has no shutdown method - fully functioning local APICs
2171 * are needed on every CPU up until machine_halt/restart/poweroff.
2172 */
2173
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002174static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175 .resume = lapic_resume,
2176 .suspend = lapic_suspend,
2177};
2178
Ashok Raje6982c62005-06-25 14:54:58 -07002179static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180{
2181 apic_pm_state.active = 1;
2182}
2183
2184static int __init init_lapic_sysfs(void)
2185{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002187 if (cpu_has_apic)
2188 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002189
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002190 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191}
Fenghua Yub24696b2009-03-27 14:22:44 -07002192
2193/* local apic needs to resume before other devices access its registers. */
2194core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195
2196#else /* CONFIG_PM */
2197
2198static void apic_pm_activate(void) { }
2199
2200#endif /* CONFIG_PM */
2201
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002202#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002203
2204static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002205{
2206 int i, clusters, zeros;
2207 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002208 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2210
Mike Travis23ca4bb2008-05-12 21:21:12 +02002211 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002212 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002213
Mike Travis168ef542008-12-16 17:34:01 -08002214 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002215 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002216 if (bios_cpu_apicid) {
2217 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302218 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002219 if (cpu_present(i))
2220 id = per_cpu(x86_bios_cpu_apicid, i);
2221 else
2222 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302223 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002224 break;
2225
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 if (id != BAD_APICID)
2227 __set_bit(APIC_CLUSTERID(id), clustermap);
2228 }
2229
2230 /* Problem: Partially populated chassis may not have CPUs in some of
2231 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002232 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2233 * Since clusters are allocated sequentially, count zeros only if
2234 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002235 */
2236 clusters = 0;
2237 zeros = 0;
2238 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2239 if (test_bit(i, clustermap)) {
2240 clusters += 1 + zeros;
2241 zeros = 0;
2242 } else
2243 ++zeros;
2244 }
2245
Yinghai Lue0e42142009-04-26 23:39:38 -07002246 return clusters;
2247}
2248
2249static int __cpuinitdata multi_checked;
2250static int __cpuinitdata multi;
2251
2252static int __cpuinit set_multi(const struct dmi_system_id *d)
2253{
2254 if (multi)
2255 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002256 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002257 multi = 1;
2258 return 0;
2259}
2260
2261static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2262 {
2263 .callback = set_multi,
2264 .ident = "IBM System Summit2",
2265 .matches = {
2266 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2267 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2268 },
2269 },
2270 {}
2271};
2272
2273static void __cpuinit dmi_check_multi(void)
2274{
2275 if (multi_checked)
2276 return;
2277
2278 dmi_check_system(multi_dmi_table);
2279 multi_checked = 1;
2280}
2281
2282/*
2283 * apic_is_clustered_box() -- Check if we can expect good TSC
2284 *
2285 * Thus far, the major user of this is IBM's Summit2 series:
2286 * Clustered boxes may have unsynced TSC problems if they are
2287 * multi-chassis.
2288 * Use DMI to check them
2289 */
2290__cpuinit int apic_is_clustered_box(void)
2291{
2292 dmi_check_multi();
2293 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002294 return 1;
2295
Yinghai Lue0e42142009-04-26 23:39:38 -07002296 if (!is_vsmp_box())
2297 return 0;
2298
Linus Torvalds1da177e2005-04-16 15:20:36 -07002299 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002300 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2301 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002302 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002303 if (apic_cluster_num() > 1)
2304 return 1;
2305
2306 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002307}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002308#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002309
2310/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002311 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002313static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002314{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002315 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002316 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002317 return 0;
2318}
2319early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002321/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002322static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002323{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002324 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002325}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002326early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002328static int __init parse_lapic_timer_c2_ok(char *arg)
2329{
2330 local_apic_timer_c2_ok = 1;
2331 return 0;
2332}
2333early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2334
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002335static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002336{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002338 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002339}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002340early_param("noapictimer", parse_disable_apic_timer);
2341
2342static int __init parse_nolapic_timer(char *arg)
2343{
2344 disable_apic_timer = 1;
2345 return 0;
2346}
2347early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002348
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002349static int __init apic_set_verbosity(char *arg)
2350{
2351 if (!arg) {
2352#ifdef CONFIG_X86_64
2353 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002354 return 0;
2355#endif
2356 return -EINVAL;
2357 }
2358
2359 if (strcmp("debug", arg) == 0)
2360 apic_verbosity = APIC_DEBUG;
2361 else if (strcmp("verbose", arg) == 0)
2362 apic_verbosity = APIC_VERBOSE;
2363 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002364 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002365 " use apic=verbose or apic=debug\n", arg);
2366 return -EINVAL;
2367 }
2368
2369 return 0;
2370}
2371early_param("apic", apic_set_verbosity);
2372
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002373static int __init lapic_insert_resource(void)
2374{
2375 if (!apic_phys)
2376 return -1;
2377
2378 /* Put local APIC into the resource map. */
2379 lapic_resource.start = apic_phys;
2380 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2381 insert_resource(&iomem_resource, &lapic_resource);
2382
2383 return 0;
2384}
2385
2386/*
2387 * need call insert after e820_reserve_resources()
2388 * that is using request_resource
2389 */
2390late_initcall(lapic_insert_resource);