blob: 4ae9a961c33c046ecb06a33ce3a54424481a88b5 [file] [log] [blame]
Andi Kleena32073b2006-06-26 13:56:40 +02001/*
2 * Shared support code for AMD K8 northbridges and derivates.
3 * Copyright 2006 Andi Kleen, SUSE Labs. Subject to GPLv2.
4 */
Andi Kleena32073b2006-06-26 13:56:40 +02005#include <linux/types.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09006#include <linux/slab.h>
Andi Kleena32073b2006-06-26 13:56:40 +02007#include <linux/init.h>
8#include <linux/errno.h>
9#include <linux/module.h>
10#include <linux/spinlock.h>
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +020011#include <asm/amd_nb.h>
Andi Kleena32073b2006-06-26 13:56:40 +020012
Andi Kleena32073b2006-06-26 13:56:40 +020013static u32 *flush_words;
14
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020015struct pci_device_id amd_nb_misc_ids[] = {
Joerg Roedelcf169702008-09-02 13:13:40 +020016 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_K8_NB_MISC) },
17 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_10H_NB_MISC) },
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020018 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_MISC) },
Andi Kleena32073b2006-06-26 13:56:40 +020019 {}
20};
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020021EXPORT_SYMBOL(amd_nb_misc_ids);
Andi Kleena32073b2006-06-26 13:56:40 +020022
Hans Rosenfeld41b26102011-01-24 16:05:42 +010023static struct pci_device_id amd_nb_link_ids[] = {
24 { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_15H_NB_LINK) },
25 {}
26};
27
Jan Beulich24d9b702011-01-10 16:20:23 +000028const struct amd_nb_bus_dev_range amd_nb_bus_dev_ranges[] __initconst = {
29 { 0x00, 0x18, 0x20 },
30 { 0xff, 0x00, 0x20 },
31 { 0xfe, 0x00, 0x20 },
32 { }
33};
34
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +020035struct amd_northbridge_info amd_northbridges;
36EXPORT_SYMBOL(amd_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +020037
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020038static struct pci_dev *next_northbridge(struct pci_dev *dev,
39 struct pci_device_id *ids)
Andi Kleena32073b2006-06-26 13:56:40 +020040{
41 do {
42 dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev);
43 if (!dev)
44 break;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020045 } while (!pci_match_id(ids, dev));
Andi Kleena32073b2006-06-26 13:56:40 +020046 return dev;
47}
48
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020049int amd_cache_northbridges(void)
Andi Kleena32073b2006-06-26 13:56:40 +020050{
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020051 int i = 0;
52 struct amd_northbridge *nb;
Hans Rosenfeld41b26102011-01-24 16:05:42 +010053 struct pci_dev *misc, *link;
Ben Collins3c6df2a2007-05-23 13:57:43 -070054
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020055 if (amd_nb_num())
Andi Kleena32073b2006-06-26 13:56:40 +020056 return 0;
57
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020058 misc = NULL;
59 while ((misc = next_northbridge(misc, amd_nb_misc_ids)) != NULL)
60 i++;
61
62 if (i == 0)
63 return 0;
64
65 nb = kzalloc(i * sizeof(struct amd_northbridge), GFP_KERNEL);
66 if (!nb)
67 return -ENOMEM;
68
69 amd_northbridges.nb = nb;
70 amd_northbridges.num = i;
71
Hans Rosenfeld41b26102011-01-24 16:05:42 +010072 link = misc = NULL;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020073 for (i = 0; i != amd_nb_num(); i++) {
74 node_to_amd_nb(i)->misc = misc =
75 next_northbridge(misc, amd_nb_misc_ids);
Hans Rosenfeld41b26102011-01-24 16:05:42 +010076 node_to_amd_nb(i)->link = link =
77 next_northbridge(link, amd_nb_link_ids);
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020078 }
Andi Kleena32073b2006-06-26 13:56:40 +020079
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020080 /* some CPU families (e.g. family 0x11) do not support GART */
Andreas Herrmann5c80cc72010-09-30 14:43:16 +020081 if (boot_cpu_data.x86 == 0xf || boot_cpu_data.x86 == 0x10 ||
82 boot_cpu_data.x86 == 0x15)
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +020083 amd_northbridges.flags |= AMD_NB_GART;
Andreas Herrmann900f9ac2010-09-17 18:02:54 +020084
Hans Rosenfeldf658bcf2010-10-29 17:14:32 +020085 /*
86 * Some CPU families support L3 Cache Index Disable. There are some
87 * limitations because of E382 and E388 on family 0x10.
88 */
89 if (boot_cpu_data.x86 == 0x10 &&
90 boot_cpu_data.x86_model >= 0x8 &&
91 (boot_cpu_data.x86_model > 0x9 ||
92 boot_cpu_data.x86_mask >= 0x1))
93 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
94
Hans Rosenfeldb453de02011-01-24 16:05:41 +010095 if (boot_cpu_data.x86 == 0x15)
96 amd_northbridges.flags |= AMD_NB_L3_INDEX_DISABLE;
97
Andi Kleena32073b2006-06-26 13:56:40 +020098 return 0;
99}
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200100EXPORT_SYMBOL_GPL(amd_cache_northbridges);
Andi Kleena32073b2006-06-26 13:56:40 +0200101
102/* Ignores subdevice/subvendor but as far as I can figure out
103 they're useless anyways */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200104int __init early_is_amd_nb(u32 device)
Andi Kleena32073b2006-06-26 13:56:40 +0200105{
106 struct pci_device_id *id;
107 u32 vendor = device & 0xffff;
108 device >>= 16;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200109 for (id = amd_nb_misc_ids; id->vendor; id++)
Andi Kleena32073b2006-06-26 13:56:40 +0200110 if (vendor == id->vendor && device == id->device)
111 return 1;
112 return 0;
113}
114
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200115int amd_cache_gart(void)
116{
117 int i;
118
119 if (!amd_nb_has_feature(AMD_NB_GART))
120 return 0;
121
122 flush_words = kmalloc(amd_nb_num() * sizeof(u32), GFP_KERNEL);
123 if (!flush_words) {
124 amd_northbridges.flags &= ~AMD_NB_GART;
125 return -ENOMEM;
126 }
127
128 for (i = 0; i != amd_nb_num(); i++)
129 pci_read_config_dword(node_to_amd_nb(i)->misc, 0x9c,
130 &flush_words[i]);
131
132 return 0;
133}
134
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200135void amd_flush_garts(void)
Andi Kleena32073b2006-06-26 13:56:40 +0200136{
137 int flushed, i;
138 unsigned long flags;
139 static DEFINE_SPINLOCK(gart_lock);
140
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200141 if (!amd_nb_has_feature(AMD_NB_GART))
Andreas Herrmann900f9ac2010-09-17 18:02:54 +0200142 return;
143
Andi Kleena32073b2006-06-26 13:56:40 +0200144 /* Avoid races between AGP and IOMMU. In theory it's not needed
145 but I'm not sure if the hardware won't lose flush requests
146 when another is pending. This whole thing is so expensive anyways
147 that it doesn't matter to serialize more. -AK */
148 spin_lock_irqsave(&gart_lock, flags);
149 flushed = 0;
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200150 for (i = 0; i < amd_nb_num(); i++) {
151 pci_write_config_dword(node_to_amd_nb(i)->misc, 0x9c,
152 flush_words[i] | 1);
Andi Kleena32073b2006-06-26 13:56:40 +0200153 flushed++;
154 }
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200155 for (i = 0; i < amd_nb_num(); i++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200156 u32 w;
157 /* Make sure the hardware actually executed the flush*/
158 for (;;) {
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200159 pci_read_config_dword(node_to_amd_nb(i)->misc,
Andi Kleena32073b2006-06-26 13:56:40 +0200160 0x9c, &w);
161 if (!(w & 1))
162 break;
163 cpu_relax();
164 }
165 }
166 spin_unlock_irqrestore(&gart_lock, flags);
167 if (!flushed)
168 printk("nothing to flush?\n");
169}
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200170EXPORT_SYMBOL_GPL(amd_flush_garts);
Andi Kleena32073b2006-06-26 13:56:40 +0200171
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200172static __init int init_amd_nbs(void)
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100173{
174 int err = 0;
175
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200176 err = amd_cache_northbridges();
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100177
178 if (err < 0)
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200179 printk(KERN_NOTICE "AMD NB: Cannot enumerate AMD northbridges.\n");
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100180
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +0200181 if (amd_cache_gart() < 0)
182 printk(KERN_NOTICE "AMD NB: Cannot initialize GART flush words, "
183 "GART support disabled.\n");
184
Borislav Petkov0e152cd2010-03-12 15:43:03 +0100185 return err;
186}
187
188/* This has to go after the PCI subsystem */
Hans Rosenfeldeec1d4f2010-10-29 17:14:30 +0200189fs_initcall(init_amd_nbs);